Welcome to **E-XFL.COM** # **Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)**? **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Single ARM® Cortex®-A9 MPCore™ with CoreSight™ | | Flash Size | - | | RAM Size | 64KB | | Peripherals | DMA, POR, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 800MHz | | Primary Attributes | FPGA - 40K Logic Elements | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 484-FBGA | | Supplier Device Package | 484-UBGA (19x19) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5cseba4u19i7sn | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Contents** | Cyclone | V Device Overview | . 3 | |---------|--------------------------------------------------------|-----| | Ke | ey Advantages of Cyclone V Devices | . 3 | | Su | ummary of Cyclone V Features | .4 | | | vclone V Device Variants and Packages | | | • | Cyclone V E | | | | Cyclone V GX | . 7 | | | Cyclone V GT | | | | Cyclone V SE | | | | Cyclone V SX | | | | Cyclone V ST | | | I/0 | O Vertical Migration for Cyclone V Devices | | | - | daptive Logic Module | | | | riable-Precision DSP Block | | | En | nbedded Memory Blocks | 21 | | | Types of Embedded Memory | | | | Embedded Memory Capacity in Cyclone V Devices | | | | Embedded Memory Configurations | 22 | | Cle | ock Networks and PLL Clock Sources | 22 | | FP | PGA General Purpose I/O | 23 | | PC | CIe Gen1 and Gen2 Hard IP | 24 | | Ex | ternal Memory Interface | 24 | | | Hard and Soft Memory Controllers | | | | External Memory Performance | | | | HPS External Memory Performance | | | Lo | w-Power Serial Transceivers | | | | Transceiver Channels | | | | PMA Features | | | | PCS Features | | | Sc | oC with HPS | | | | HPS Features | | | | FPGA Configuration and Processor Booting | | | | Hardware and Software Development | | | Dy | namic and Partial Reconfiguration | | | | Dynamic Reconfiguration | | | | Partial Reconfiguration | | | | hanced Configuration and Configuration via Protocol | | | | wer Management | | | Do | ocument Revision History for Cyclone V Device Overview | 33 | # **Summary of Cyclone V Features** Table 2. **Summary of Features for Cyclone V Devices** | Feature | Description | | | | | | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Technology | <ul><li>TSMC's 28-nm low-p</li><li>1.1 V core voltage</li></ul> | ower (28LP) process technology | | | | | | Packaging | <ul> <li>Wirebond low-halogen packages</li> <li>Multiple device densities with compatible package footprints for seamless migration between different device densities</li> <li>RoHS-compliant and leaded<sup>(1)</sup>options</li> </ul> | | | | | | | High-performance<br>FPGA fabric | Enhanced 8-input ALM v | vith four registers | | | | | | Internal memory<br>blocks | , | (b) memory blocks with soft error correction code (ECC) block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% memory | | | | | | Embedded Hard IP<br>blocks | Variable-precision DSP | <ul> <li>Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul> | | | | | | | Memory controller | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support | | | | | | | Embedded transceiver I/O | PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port | | | | | | Clock networks | , , , | ll clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power | | | | | | Phase-locked loops<br>(PLLs) | Precision clock synth Integer mode and fra | esis, clock delay compensation, and zero delay buffering (ZDB) actional mode | | | | | | FPGA General-purpose I/Os (GPIOs) | 400 MHz/800 Mbps 6 On-chip termination | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter external memory interface (OCT) p to 16 mA drive strength | | | | | | Low-power high-speed serial interface | Transmit pre-emphase | Sbps integrated transceiver speed sis and receiver equalization infiguration of individual channels | | | | | | HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> </ul> | | | | | | | | On-chip RAM and bo | | | | | | | | | continued | | | | | <sup>(1)</sup> Contact Intel for availability. | Feature | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage</li> </ul> | | Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing (2)</li> <li>Partial reconfiguration (3)</li> </ul> | # **Cyclone V Device Variants and Packages** Table 3. Device Variants for the Cyclone V Device Family | Variant | Description | |--------------|----------------------------------------------------------------------------------------------------------------------| | Cyclone V E | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications | | Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications | | Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications | | Cyclone V SE | SoC with integrated Arm-based HPS | | Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers | | Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers | # **Cyclone V E** This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide. #### **Related Information** Product Selector Guide Provides the latest information about Intel products. <sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. <sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel® sales representatives. ### **Available Options** ### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. ### **Maximum Resources** **Table 4.** Maximum Resource Counts for Cyclone V E Devices | Resource | | | | Member Code | | | |--------------------|--------------|--------|--------|-------------|---------|---------| | | | A2 | A4 | A5 | A7 | А9 | | Logic Elements | (LE) (K) | 25 | 49 | 77 | 150 | 301 | | ALM | | 9,430 | 18,480 | 29,080 | 56,480 | 113,560 | | Register | | 37,736 | 73,920 | 116,320 | 225,920 | 454,240 | | Memory (Kb) | M10K | 1,760 | 3,080 | 4,460 | 6,860 | 12,200 | | | MLAB | 196 | 303 | 424 | 836 | 1,717 | | Variable-precision | on DSP Block | 25 | 66 | 150 | 156 | 342 | | 18 x 18 Multipli | er | 50 | 132 | 300 | 312 | 684 | | PLL | | 4 | 4 | 6 | 7 | 8 | | GPIO | | 224 | 224 | 240 | 480 | 480 | | LVDS | Transmitter | 56 | 56 | 60 | 120 | 120 | | | Receiver | 56 | 56 | 60 | 120 | 120 | | Hard Memory C | ontroller | 1 | 1 | 2 | 2 | 2 | ### **Available Options** Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices ### **Maximum Resources** **Table 8.** Maximum Resource Counts for Cyclone V GT Devices | Resource | | | Member Code | | | | | |-----------------------|-------------|---------|-------------|-----------|--|--|--| | | | D5 | D7 | D9 | | | | | Logic Elements (LE) ( | K) | 77 | 150 | 301 | | | | | ALM | | 29,080 | 56,480 | 113,560 | | | | | Register | | 116,320 | 225,920 | 454,240 | | | | | Memory (Kb) | M10K | 4,460 | 6,860 | 12,200 | | | | | | MLAB | 424 | 836 | 1,717 | | | | | Variable-precision DS | P Block | 150 | 156 | 342 | | | | | 18 x 18 Multiplier | | 300 | 312 | 684 | | | | | PLL | | 6 | 7 | 8 | | | | | 6 Gbps Transceiver | | 6 | 9 | 12 | | | | | GPIO <sup>(5)</sup> | | 336 | 480 | 560 | | | | | LVDS | Transmitter | 84 | 120 | 140 | | | | | | , | • | | continued | | | | <sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. #### CV-51001 | 2018.05.07 | Resource | | Member Code | | | | | |------------------------|--|-------------|-----|-----|--|--| | | | D5 | D7 | D9 | | | | Receiver | | 84 | 120 | 140 | | | | PCIe Hard IP Block | | 2 | 2 | 2 | | | | Hard Memory Controller | | 2 | 2 | 2 | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** ### **Table 9.** Package Plan for Cyclone V GT Devices Transceiver counts shown are for transceiver $\leq 5$ Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers. | Member<br>Code | M3<br>(11 i | | M3<br>(13 i | | M4<br>(15 i | | U4<br>(19 i | | |----------------|-------------|------|-------------|------|-------------|------|-------------|------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | D5 | 129 | 4 | 175 | 6 | _ | _ | 224 | 6 | | D7 | _ | _ | _ | _ | 240 | 3 | 240 | 6 | | D9 | _ | _ | _ | _ | _ | _ | 240 | 5 | | Member<br>Code | r F484<br>(23 mm) | | F6<br>(27 I | | F8<br>(31 i | | F11<br>(35 i | 152<br>mm) | |----------------|-------------------|------|-------------|-------|-------------|-------------------|--------------|-------------------| | | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR | | D5 | 240 | 6 | 336 | 6 | _ | - | _ | _ | | D7 | 240 | 6 | 336 | 9 (6) | 480 | 9 (6) | _ | _ | | D9 | 224 | 6 | 336 | 9 (6) | 480 | 12 <sup>(7)</sup> | 560 | 12 <sup>(7)</sup> | ### **Related Information** 6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers Provides more information about 6 Gbps transceiver channel count. <sup>(6)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. <sup>&</sup>lt;sup>(7)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. ### **Cyclone V SE** This section provides the available options, maximum resource counts, and package plan for the Cyclone V SE devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. #### **Related Information** #### **Product Selector Guide** Provides the latest information about Intel products. ### **Available Options** ### Figure 4. Sample Ordering Code and Available Options for Cyclone V SE Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE. | Resource | | Member Code | | | | | | |-----------------------------|----------------|-------------|-----------|------------------|------------------|--|--| | | | C2 | C4 | C5 | C6 | | | | HPS PLL | | 3 | 3 | 3 | 3 | | | | 3 Gbps Transceive | r | 6 | 6 | 9 | 9 | | | | FPGA GPIO (8) | | 145 | 145 | 288 | 288 | | | | HPS I/O | HPS I/O | | 181 | 181 | 181 | | | | LVDS | Transmitter | 32 | 32 | 72 | 72 | | | | | Receiver | 37 | 37 | 72 | 72 | | | | PCIe Hard IP Block | < | 2 | 2 | 2 <sup>(9)</sup> | 2 <sup>(9)</sup> | | | | FPGA Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | HPS Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | Arm Cortex-A9 MF | Core Processor | Dual-core | Dual-core | Dual-core | Dual-core | | | ### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ### **Package Plan** **Table 13.** Package Plan for Cyclone V SX Devices The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. | Member Code | | U672<br>(23 mm) | | | F896<br>(31 mm) | | |-------------|-----------|-----------------|------|-----------|-----------------|------| | | FPGA GPIO | HPS I/O | XCVR | FPGA GPIO | HPS I/O | XCVR | | C2 | 145 | 181 | 6 | _ | _ | _ | | C4 | 145 | 181 | 6 | _ | _ | _ | | C5 | 145 | 181 | 6 | 288 | 181 | 9 | | C6 | 145 | 181 | 6 | 288 | 181 | 9 | # **Cyclone V ST** This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. <sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(9) 1</sup> PCIe Hard IP Block in U672 package. #### CV-51001 | 2018.05.07 | Resource | | Member Code | | | |--------------------------------|--|-------------|-----------|--| | | | D5 | D6 | | | Receiver | | 72 | 72 | | | PCIe Hard IP Block | | 2 | 2 | | | FPGA Hard Memory Controller | | 1 | 1 | | | HPS Hard Memory Controller | | 1 | 1 | | | Arm Cortex-A9 MPCore Processor | | Dual-core | Dual-core | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ### **Package Plan** ### Table 15. Package Plan for Cyclone V ST Devices - The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. - Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers. | Member Code | F896<br>(31 mm) | | | | | |-------------|-----------------|---------|--------|--|--| | | FPGA GPIO | HPS I/O | XCVR | | | | D5 | 288 | 181 | 9 (11) | | | | D6 | 288 | 181 | 9 (11) | | | ### **Related Information** 6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers Provides more information about 6 Gbps transceiver channel count. <sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. # I/O Vertical Migration for Cyclone V Devices ### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins. You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View. Note: To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner. # **Adaptive Logic Module** Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations. | Member | | M10K | | ML | Total RAM Bit | | | |--------------|----|-------|--------------|-------|---------------|--------|--| | Variant | | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | | Cyclone V GT | D5 | 446 | 4,460 | 679 | 424 | 4,884 | | | | D7 | 686 | 6,860 | 1338 | 836 | 7,696 | | | | D9 | 1,220 | 12,200 | 2748 | 1,717 | 13,917 | | | Cyclone V SE | A2 | 140 | 1,400 | 221 | 138 | 1,538 | | | | A4 | 270 | 2,700 | 370 | 231 | 2,460 | | | | A5 | 397 | 3,970 | 768 | 480 | 4,450 | | | | A6 | 553 | 5,530 | 994 | 621 | 6,151 | | | Cyclone V SX | C2 | 140 | 1,400 | 221 | 138 | 1,538 | | | | C4 | 270 | 2,700 | 370 | 231 | 2,460 | | | | C5 | 397 | 3,970 | 768 | 480 | 4,450 | | | | C6 | 553 | 5,530 | 994 | 621 | 6,151 | | | Cyclone V ST | D5 | 397 | 3,970 | 768 | 480 | 4,450 | | | | D6 | 553 | 5,530 | 994 | 621 | 6,151 | | # **Embedded Memory Configurations** ### Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes. | Memory Block | Depth (bits) | Programmable Width | |--------------|--------------|--------------------| | MLAB | 32 | x16, x18, or x20 | | M10K | 256 | x40 or x32 | | | 512 | x20 or x16 | | | 1K | x10 or x8 | | | 2К | x5 or x4 | | | 4K | x2 | | | 8К | ×1 | # **Clock Networks and PLL Clock Sources** 550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs. Note: To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down. #### **PLL Features** The PLLs in the Cyclone V devices support the following features: - Frequency synthesis - On-chip clock deskew - Jitter attenuation - Programmable output clock duty cycles - PLL cascading - Reference clock switchover - Programmable bandwidth - User-mode reconfiguration of PLLs - Low power mode for each fractional PLL - · Dynamic phase shift - Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes #### **Fractional PLL** In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways: - Reduce the number of oscillators that are required on your board by using fractional PLLs - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design. The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric. # FPGA General Purpose I/O Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs: - Programmable bus hold and weak pull-up - $\bullet$ LVDS output buffer with programmable differential output voltage (V $_{\text{OD}}$ ) and programmable pre-emphasis - $\bullet$ On-chip parallel termination (R $_{T}$ OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ### PCIe Gen1 and Gen2 Hard IP Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers. The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible. The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals. Figure 9. PCIe Multifunction for Cyclone V Devices The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device. In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC. # **External Memory Interface** This section provides an overview of the external memory interface in Cyclone V devices. # **Hard and Soft Memory Controllers** Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices. All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility. # **External Memory Performance** ### Table 20. External Memory Interface Performance in Cyclone V Devices The maximum and minimum operating frequencies depend on the memory interface standards and the supported delay-locked loop (DLL) frequency listed in the device datasheet. | Interface | Voltage | Maximum Fre | Minimum Frequency | | |--------------|---------|-----------------|-------------------|-------| | | (V) | Hard Controller | Soft Controller | (MHz) | | DDR3 SDRAM | 1.5 | 400 | 303 | 303 | | | 1.35 | 400 | 303 | 303 | | DDR2 SDRAM | 1.8 | 400 | 300 | 167 | | LPDDR2 SDRAM | 1.2 | 333 | 300 | 167 | #### **Related Information** #### External Memory Interface Spec Estimator For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool. ## **HPS External Memory Performance** ### **Table 21. HPS External Memory Interface Performance** The hard processor system (HPS) is available in Cyclone V SoC devices only. | Interface | Voltage (V) | HPS Hard Controller (MHz) | |--------------|-------------|---------------------------| | DDR3 SDRAM | 1.5 | 400 | | | 1.35 | 400 | | DDR2 SDRAM | 1.8 | 400 | | LPDDR2 SDRAM | 1.2 | 333 | #### **Related Information** ### External Memory Interface Spec Estimator For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool. ### **Low-Power Serial Transceivers** Cyclone V devices deliver the industry's lowest power 6.144 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates. ### **Transceiver Channels** The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks. Figure 10. Device Chip Overview for Cyclone V GX and GT Devices The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here. ### **PMA Features** To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL. Table 22. PMA Features of the Transceivers in Cyclone V Devices | Features | Capability | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | Backplane support | Driving capability up to 6.144 Gbps | | PLL-based clock recovery | Superior jitter tolerance | | Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern | | Equalization and pre-emphasis | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> | | Ring oscillator transmit PLLs | 614 Mbps to 6.144 Gbps | | Input reference clock range | 20 MHz to 400 MHz | | Transceiver dynamic reconfiguration | Allows the reconfiguration of a single channel without affecting the operation of other channels | ### **PCS Features** The Cyclone V core logic connects to the PCS through an 8, 10, 16, 20, 32, or 40 bit interface, depending on the transceiver data rate and protocol. Cyclone V devices contain PCS hard IP to support PCIe Gen1 and Gen2, Gbps Ethernet (GbE), Serial RapidIO® (SRIO), and Common Public Radio Interface (CPRI). Most of the standard and proprietary protocols from 614 Mbps to 6.144 Gbps are supported. **Table 23.** Transceiver PCS Features for Cyclone V Devices | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |--------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3-Gbps and 6-Gbps Basic | 0.614 to 6.144 | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Transmitter bit-slip</li> </ul> | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate-match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>Receiver phase compensation FIFO</li> </ul> | | PCIe Gen1<br>(x1, x2, x4) | 2.5 and 5.0 | Dedicated PCIe PHY IP core PIPE 2.0 interface to the core logic | Dedicated PCIe PHY IP core PIPE 2.0 interface to the core logic | | PCIe Gen2<br>( x1, x2, x4) <sup>(12)</sup> | | logic | logic | | GbE | 1.25 | Custom PHY IP core with preset feature GbE transmitter synchronization state machine | Custom PHY IP core with preset feature GbE receiver synchronization state machine | | XAUI (13) | 3.125 | Dedicated XAUI PHY IP core | Dedicated XAUI PHY IP core | | HiGig | 3.75 | XAUI synchronization state<br>machine for bonding four<br>channels | XAUI synchronization state<br>machine for realigning four<br>channels | | SRIO 1.3 and 2.1 | 1.25 to 3.125 | Custom PHY IP core with preset feature SRIO version 2.1-compliant x2 and x4 channel bonding | Custom PHY IP core with preset feature SRIO version 2.1-compliant x2 and x4 deskew state machine | | SDI, SD/HD, and 3G-SDI | 0.27 <sup>(14)</sup> , 1.485,<br>and 2.97 | Custom PHY IP core with preset feature | Custom PHY IP core with preset feature | | JESD204A | 0.3125 <sup>(15)</sup> to<br>3.125 | | | | | , | | continued | <sup>(12)</sup> PCIe Gen2 is supported for Cyclone V GT and ST devices. The PCIe Gen2 x4 support is PCIe-compatible. <sup>(13)</sup> XAUI is supported through the soft PCS. $<sup>^{(14)}</sup>$ The 0.27-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. <sup>(15)</sup> The 0.3125-Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric. | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |---------------------------------|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Serial ATA Gen1 and Gen2 | 1.5 and 3.0 | Custom PHY IP core with preset feature Electrical idle | Custom PHY IP core with preset feature Signal detect Wider spread of asynchronous SSC | | CPRI 4.1 <sup>(16)</sup> | 0.6144 to 6.144 | | Dedicated deterministic latency PHY IP core | | OBSAI RP3 | 0.768 to 3.072 | PHY IP core Transmitter (TX) manual bit-slip mode | Receiver (RX) deterministic latency state machine | | V-by-One HS | Up to 3.75 | Custom PHY IP core | Custom PHY IP core | | DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7 | | Wider spread of asynchronous SSC | # **SoC with HPS** Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates # **HPS Features** The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure. <sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported. <sup>(17)</sup> Pending characterization. CV-51001 | 2018.05.07 Note: Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required. #### **Related Information** Cyclone V Device Family Pin Connection Guidelines Provides detailed information about power supply pin connection guidelines and power regulator sharing. ## **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software. For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team. You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. #### **Related Information** International Altera Sales Support Offices # **Dynamic and Partial Reconfiguration** The Cyclone V devices support dynamic reconfiguration and partial reconfiguration. ### **Dynamic Reconfiguration** The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration. ### **Partial Reconfiguration** Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services. Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption. Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration. Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers. # **Enhanced Configuration and Configuration via Protocol** Cyclone V devices support $1.8\ V$ , $2.5\ V$ , $3.0\ V$ , and $3.3\ V$ programming voltages and several configuration schemes. Table 24. Configuration Schemes and Features Supported by Cyclone V Devices | Mode | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update | |----------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------| | AS through the EPCS and EPCQ serial configuration device | 1 bit, 4 bits | 100 | _ | Yes | Yes | _ | Yes | | PS through CPLD or external microcontroller | 1 bit | 125 | 125 | Yes | Yes | _ | _ | | FPP | 8 bits | 125 | _ | Yes | Yes | _ | Parallel flash | | | 16 bits | 125 | _ | Yes | Yes | Yes | loader | | CvP (PCIe) | x1, x2,<br>and x4<br>lanes | _ | _ | Yes | Yes | Yes | _ | | JTAG | 1 bit | 33 | 33 | _ | _ | _ | _ | Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. ### **Related Information** Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP. <sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. | Date | Version | Changes | |--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated MLAB RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> </ul> </li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows: <ul> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> </ul> </li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows: <ul> <li>Cyclone V GX C4: Updated from 472 to 678</li> <li>Cyclone V GX C5: Updated from 679 to 678</li> </ul> </li> </ul> | | March 2015 | 2015.03.31 | Added internal scrubbing feature under configuration in Summary of Features for Cyclone V Devices table. Added optional suffix "SC: Internal scrubbing support" to the following diagrams: — Sample Ordering Code and Available Options for Cyclone V E Devices — Sample Ordering Code and Available Options for Cyclone V GX Devices — Sample Ordering Code and Available Options for Cyclone V SE Devices — Sample Ordering Code and Available Options for Cyclone V SX Devices | | January 2015 | 2015.01.23 | <ul> <li>Updated Sample Ordering Code and Available Options for Cyclone V ST Devices figure because Cyclone V ST devices are only available in I temperature grade and -7 speed grade. <ul> <li>Operating Temperature: Removed C and A temperature grades</li> <li>FPGA Fabric Speed Grade: Removed -6 and -8 speed grades</li> </ul> </li> <li>Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps: <ul> <li>Device Variants for the Cyclone V Device Family table</li> <li>Sample Ordering Code and Available Options for Cyclone V ST Devices figure</li> <li>Maximum Resource Counts for Cyclone V ST Devices</li> </ul> </li> <li>Updated Maximum Resource Counts for Cyclone V GX Devices table for Cyclone V GX G3 devices. <ul> <li>Logic elements (LE) (K): Updated from 35.7 to 35.5</li> <li>Variable-precision DSP block: Updated from 51 to 57</li> <li>18 x 18 multiplier: Updated from 102 to 114</li> </ul> </li> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices. <ul> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>9 x 9 Multiplier: Updated from 153 to 171</li> <li>18 x 18 Multiplier: Updated from 102 to 114</li> <li>27 x 27 Multiplier: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Mode: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> </ul> </li> <li>Updated Embedded Memory Capacity and Distribution in Cyclone V Devices table for Cyclone V GX G3 devices. <ul> <li>M10K NaM bit (Kb): Updated from 1,190 to 1,350</li> <li>MLAB Block: Updated from 255 to 291</li> <li>MLAB RAM bit (K</li></ul></li></ul> | | October 2014 | 2014.10.06 | Added a footnote to the "Transceiver PCS Features for Cyclone V Devices" table to show that PCIe Gen2 is supported for Cyclone V GT and ST devices. | | | | continued |