



Welcome to **E-XFL.COM** 

**Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems

Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

What are **Embedded - System On Chip (SoC)?** 

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

| Details                 |                                                                                    |
|-------------------------|------------------------------------------------------------------------------------|
| Product Status          | Active                                                                             |
| Architecture            | MCU, FPGA                                                                          |
| Core Processor          | Dual ARM® Cortex®-A9 MPCore™ with CoreSight™                                       |
| Flash Size              | -                                                                                  |
| RAM Size                | 64KB                                                                               |
| Peripherals             | DMA, POR, WDT                                                                      |
| Connectivity            | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG |
| Speed                   | 600MHz                                                                             |
| Primary Attributes      | FPGA - 40K Logic Elements                                                          |
| Operating Temperature   | 0°C ~ 85°C (TJ)                                                                    |
| Package / Case          | 672-FBGA                                                                           |
| Supplier Device Package | 672-UBGA (23x23)                                                                   |
| Purchase URL            | https://www.e-xfl.com/product-detail/intel/5cseba4u23c8n                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Summary of Cyclone V Features**

**Summary of Features for Cyclone V Devices** Table 2.

| Feature                                           |                                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Technology                                        | TSMC's 28-nm low-p 1.1 V core voltage                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Packaging                                         | Multiple device densi<br>different device densi                                                                                         | Multiple device densities with compatible package footprints for seamless migration between different device densities                                                                                                                                                                                                                                                                              |  |  |  |  |
| High-performance<br>FPGA fabric                   | Enhanced 8-input ALM v                                                                                                                  | vith four registers                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Internal memory<br>blocks                         | •                                                                                                                                       | (b) memory blocks with soft error correction code (ECC) block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% memory                                                                                                                                                                                                                                                                  |  |  |  |  |
| Embedded Hard IP<br>blocks                        | Variable-precision DSP                                                                                                                  | <ul> <li>Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the same variable-precision DSP block</li> <li>64-bit accumulator and cascade</li> <li>Embedded internal coefficient memory</li> <li>Preadder/subtractor for improved efficiency</li> </ul>                                                                     |  |  |  |  |
|                                                   | Memory controller DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                                                   | Embedded transceiver I/O PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port |                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| Clock networks                                    |                                                                                                                                         | ol clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Phase-locked loops<br>(PLLs)                      | <ul><li>Precision clock synth</li><li>Integer mode and from</li></ul>                                                                   | esis, clock delay compensation, and zero delay buffering (ZDB) actional mode                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| FPGA General-purpose<br>I/Os (GPIOs)              | 400 MHz/800 Mbps 6     On-chip termination                                                                                              | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter<br>external memory interface<br>(OCT)<br>p to 16 mA drive strength                                                                                                                                                                                                                                                                          |  |  |  |  |
| Low-power high-speed serial interface             | Transmit pre-emphase                                                                                                                    | Sbps integrated transceiver speed sis and receiver equalization infiguration of individual channels                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | support for symmetr  Interface peripherals On-The-GO (OTG) co flash controller, Secunetwork (CAN), seria interfaces                     | Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with ic and asymmetric multiprocessing s—10/100/1000 Ethernet media access control (EMAC), USB 2.0 ontroller, quad serial peripheral interface (QSPI) flash controller, NAND are Digital/MultiMediaCard (SD/MMC) controller, UART, controller area all peripheral interface (SPI), I <sup>2</sup> C interface, and up to 85 HPS GPIO |  |  |  |  |
|                                                   |                                                                                                                                         | -general-purpose timers, watchdog timers, direct memory access (DMA)<br>iguration manager, and clock and reset managers<br>ot ROM                                                                                                                                                                                                                                                                   |  |  |  |  |
|                                                   | ·                                                                                                                                       | continued                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |

<sup>(1)</sup> Contact Intel for availability.



| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | <ul> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>Arm CoreSight™ JTAG debug access port, trace port, and on-chip trace storage</li> </ul>                    |
| Configuration | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8 and x16 configuration options</li> <li>Internal scrubbing (2)</li> <li>Partial reconfiguration (3)</li> </ul> |

# **Cyclone V Device Variants and Packages**

Table 3. Device Variants for the Cyclone V Device Family

| Variant      | Description                                                                                                          |
|--------------|----------------------------------------------------------------------------------------------------------------------|
| Cyclone V E  | Optimized for the lowest system cost and power requirement for a wide spectrum of general logic and DSP applications |
| Cyclone V GX | Optimized for the lowest cost and power requirement for 614 Mbps to 3.125 Gbps transceiver applications              |
| Cyclone V GT | The FPGA industry's lowest cost and lowest power requirement for 6.144 Gbps transceiver applications                 |
| Cyclone V SE | SoC with integrated Arm-based HPS                                                                                    |
| Cyclone V SX | SoC with integrated Arm-based HPS and 3.125 Gbps transceivers                                                        |
| Cyclone V ST | SoC with integrated Arm-based HPS and 6.144 Gbps transceivers                                                        |

# Cyclone V E

This section provides the available options, maximum resource counts, and package plan for the Cyclone V E devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Product Selector Guide.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.

<sup>(2)</sup> The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

<sup>(3)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel® sales representatives.



# **Available Options**

#### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices

The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.



# **Maximum Resources**

**Table 4.** Maximum Resource Counts for Cyclone V E Devices

| Resource           |              |        |        | Member Code |         |         |
|--------------------|--------------|--------|--------|-------------|---------|---------|
|                    |              | A2     | A4     | A5          | A7      | А9      |
| Logic Elements     | (LE) (K)     | 25     | 49     | 77          | 150     | 301     |
| ALM                |              | 9,430  | 18,480 | 29,080      | 56,480  | 113,560 |
| Register           |              | 37,736 | 73,920 | 116,320     | 225,920 | 454,240 |
| Memory (Kb)        | M10K         | 1,760  | 3,080  | 4,460       | 6,860   | 12,200  |
|                    | MLAB         | 196    | 303    | 424         | 836     | 1,717   |
| Variable-precision | on DSP Block | 25     | 66     | 150         | 156     | 342     |
| 18 x 18 Multipli   | er           | 50     | 132    | 300         | 312     | 684     |
| PLL                |              | 4      | 4      | 6           | 7       | 8       |
| GPIO               |              | 224    | 224    | 240         | 480     | 480     |
| LVDS               | Transmitter  | 56     | 56     | 60          | 120     | 120     |
|                    | Receiver     | 56     | 56     | 60          | 120     | 120     |
| Hard Memory C      | ontroller    | 1      | 1      | 2           | 2       | 2       |



#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices
Provides the number of LVDS channels in each device package.

# **Package Plan**

**Table 5.** Package Plan for Cyclone V E Devices

| Member<br>Code | M383<br>(13 mm) | M484<br>(15 mm) | U324<br>(15 mm) | F256<br>(17 mm) | U484<br>(19 mm) | F484<br>(23 mm) | F672<br>(27 mm) | F896<br>(31 mm) |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
|                | GPIO            |
| A2             | 223             | _               | 176             | 128             | 224             | 224             | _               | _               |
| A4             | 223             | _               | 176             | 128             | 224             | 224             | _               | _               |
| A5             | 175             | _               | _               | _               | 224             | 240             | _               | _               |
| A7             | _               | 240             | _               | _               | 240             | 240             | 336             | 480             |
| A9             | _               | _               | _               | _               | 240             | 224             | 336             | 480             |

# **Cyclone V GX**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

# **Related Information**

**Product Selector Guide** 

Provides the latest information about Intel products.



| Resource               |             | Member Code |    |           |     |           |  |  |
|------------------------|-------------|-------------|----|-----------|-----|-----------|--|--|
|                        |             | С3          | C4 | <b>C5</b> | С7  | <b>C9</b> |  |  |
| LVDS                   | Transmitter | 52          | 84 | 84        | 120 | 140       |  |  |
|                        | Receiver    | 52          | 84 | 84        | 120 | 140       |  |  |
| PCIe Hard IP Block     |             | 1           | 2  | 2         | 2   | 2         |  |  |
| Hard Memory Controller |             | 1           | 2  | 2         | 2   | 2         |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

# **Package Plan**

**Table 7.** Package Plan for Cyclone V GX Devices

| Member<br>Code |      |      |      |      |      | M484<br>(15 mm) |      | U324<br>(15 mm) |      | U484<br>(19 mm) |  |
|----------------|------|------|------|------|------|-----------------|------|-----------------|------|-----------------|--|
|                | GPIO | XCVR | GPIO | XCVR | GPIO | XCVR            | GPIO | XCVR            | GPIO | XCVR            |  |
| C3             | _    | _    | _    | _    | _    | _               | 144  | 3               | 208  | 3               |  |
| C4             | 129  | 4    | 175  | 6    | _    | _               | _    | _               | 224  | 6               |  |
| C5             | 129  | 4    | 175  | 6    | _    | _               | _    | _               | 224  | 6               |  |
| C7             | _    | _    | _    | _    | 240  | 3               | _    | _               | 240  | 6               |  |
| C9             | _    | _    | _    | _    | _    | _               | _    | _               | 240  | 5               |  |

| Member<br>Code | F4<br>(23 i |      | F672<br>(27 mm) |      | F896<br>(31 mm) |      | F1152<br>(35 mm) |      |
|----------------|-------------|------|-----------------|------|-----------------|------|------------------|------|
|                | GPIO        | XCVR | GPIO            | XCVR | GPIO            | XCVR | GPIO             | XCVR |
| C3             | 208         | 3    | _               | _    | _               | _    | _                | _    |
| C4             | 240         | 6    | 336             | 6    | _               | _    | _                | _    |
| C5             | 240         | 6    | 336             | 6    | _               | _    | _                | _    |
| C7             | 240         | 6    | 336             | 9    | 480             | 9    | _                | _    |
| С9             | 224         | 6    | 336             | 9    | 480             | 12   | 560              | 12   |

# **Cyclone V GT**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

#### **Related Information**

Product Selector Guide

Provides the latest information about Intel products.



# **Available Options**

Figure 3. Sample Ordering Code and Available Options for Cyclone V GT Devices



#### **Maximum Resources**

**Table 8.** Maximum Resource Counts for Cyclone V GT Devices

| Resource              |             |         | Member Code       |           |  |  |  |  |
|-----------------------|-------------|---------|-------------------|-----------|--|--|--|--|
|                       |             | D5      | D7                | D9        |  |  |  |  |
| Logic Elements (LE) ( | K)          | 77      | 150               | 301       |  |  |  |  |
| ALM                   |             | 29,080  | 56,480            | 113,560   |  |  |  |  |
| Register              |             | 116,320 | 116,320 225,920 4 |           |  |  |  |  |
| Memory (Kb)           | M10K        | 4,460   | 6,860             | 12,200    |  |  |  |  |
|                       | MLAB        | 424     | 836               | 1,717     |  |  |  |  |
| Variable-precision DS | P Block     | 150     | 156               | 342       |  |  |  |  |
| 18 x 18 Multiplier    |             | 300     | 312               | 684       |  |  |  |  |
| PLL                   |             | 6       | 7                 | 8         |  |  |  |  |
| 6 Gbps Transceiver    |             | 6       | 9                 | 12        |  |  |  |  |
| GPIO <sup>(5)</sup>   |             | 336     | 480               | 560       |  |  |  |  |
| LVDS                  | Transmitter | 84      | 120               | 140       |  |  |  |  |
|                       | ,           | •       |                   | continued |  |  |  |  |

<sup>(5)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.



| Resource               |                        | Member Code |     |     |  |  |
|------------------------|------------------------|-------------|-----|-----|--|--|
|                        |                        | D5 D7       |     | D9  |  |  |
|                        | Receiver               | 84          | 120 | 140 |  |  |
| PCIe Hard IP Block     |                        | 2           | 2   | 2   |  |  |
| Hard Memory Controller | Hard Memory Controller |             | 2   | 2   |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

# **Package Plan**

### **Table 9.** Package Plan for Cyclone V GT Devices

Transceiver counts shown are for transceiver  $\leq 5$  Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers.

| Member<br>Code | M3<br>(11 i |      | M3<br>(13 i |      | M4<br>(15 i |      | U4:<br>(19 r |      |
|----------------|-------------|------|-------------|------|-------------|------|--------------|------|
|                | GPIO        | XCVR | GPIO        | XCVR | GPIO        | XCVR | GPIO         | XCVR |
| D5             | 129         | 4    | 175         | 6    | _           | _    | 224          | 6    |
| D7             | _           | _    | _           | _    | 240         | 3    | 240          | 6    |
| D9             | _           | _    | _           | _    | _           | _    | 240          | 5    |

| Member<br>Code | F48<br>(23 I |      | F6<br>(27 I |       | F8<br>(31 : |                   | F11<br>(35 i |                   |
|----------------|--------------|------|-------------|-------|-------------|-------------------|--------------|-------------------|
|                | GPIO         | XCVR | GPIO        | XCVR  | GPIO        | XCVR              | GPIO         | XCVR              |
| D5             | 240          | 6    | 336         | 6     | _           | _                 | _            | _                 |
| D7             | 240          | 6    | 336         | 9 (6) | 480         | 9 (6)             | _            | _                 |
| D9             | 224          | 6    | 336         | 9 (6) | 480         | 12 <sup>(7)</sup> | 560          | 12 <sup>(7)</sup> |

#### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(6)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.

<sup>&</sup>lt;sup>(7)</sup> If you require CPRI (at 6.144 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to three full-duplex transceiver channels for CPRI, and up to eight full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



# **Maximum Resources**

Table 10. **Maximum Resource Counts for Cyclone V SE Devices** 

| Res                            | ource       |                          | Member Code              |                      |                      |  |  |  |
|--------------------------------|-------------|--------------------------|--------------------------|----------------------|----------------------|--|--|--|
|                                |             | A2                       | A4                       | A5                   | A6                   |  |  |  |
| Logic Elements (               | LE) (K)     | 25                       | 40                       | 85                   | 110                  |  |  |  |
| ALM                            |             | 9,430                    | 15,880                   | 32,070               | 41,910               |  |  |  |
| Register                       |             | 37,736                   | 60,376                   | 128,300              | 166,036              |  |  |  |
| Memory (Kb)                    | M10K        | 1,400                    | 2,700                    | 3,970                | 5,570                |  |  |  |
|                                | MLAB        | 138                      | 231                      | 480                  | 621                  |  |  |  |
| Variable-precisio              | n DSP Block | 36                       | 84                       | 87                   | 112                  |  |  |  |
| 18 x 18 Multiplier             |             | 72                       | 168                      | 174                  | 224                  |  |  |  |
| FPGA PLL                       |             | 5                        | 5                        | 6                    | 6                    |  |  |  |
| HPS PLL                        |             | 3                        | 3                        | 3                    | 3                    |  |  |  |
| FPGA GPIO                      |             | 145                      | 145                      | 288                  | 288                  |  |  |  |
| HPS I/O                        |             | 181                      | 181                      | 181                  | 181                  |  |  |  |
| LVDS                           | Transmitter | 32                       | 32                       | 72                   | 72                   |  |  |  |
| Receiver                       |             | 37                       | 37                       | 72                   | 72                   |  |  |  |
| FPGA Hard Memory Controller    |             | 1                        | 1                        | 1                    | 1                    |  |  |  |
| HPS Hard Memory Controller     |             | 1                        | 1                        | 1                    | 1                    |  |  |  |
| Arm Cortex-A9 MPCore Processor |             | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core |  |  |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package.

# **Package Plan**

#### **Package Plan for Cyclone V SE Devices** Table 11.

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U484<br>(19 mm) |         | U672<br>(23 mm) |         | F896<br>(31 mm) |         |
|-------------|-----------------|---------|-----------------|---------|-----------------|---------|
|             | FPGA GPIO       | HPS I/O | FPGA GPIO       | HPS I/O | FPGA GPIO       | HPS I/O |
| A2          | 66              | 151     | 145             | 181     | _               | _       |
| A4          | 66              | 151     | 145             | 181     | _               | _       |
| A5          | 66              | 151     | 145             | 181     | 288             | 181     |
| A6          | 66              | 151     | 145             | 181     | 288             | 181     |



| Resource                    |                          | Member Code |           |           |           |  |
|-----------------------------|--------------------------|-------------|-----------|-----------|-----------|--|
|                             |                          | C2          | C4        | C5        | C6        |  |
| HPS PLL                     |                          | 3           | 3         | 3         | 3         |  |
| 3 Gbps Transceiver          |                          | 6           | 6         | 9         | 9         |  |
| FPGA GPIO (8)               | FPGA GPIO <sup>(8)</sup> |             | 145       | 288       | 288       |  |
| HPS I/O                     |                          | 181         | 181       | 181       | 181       |  |
| LVDS                        | Transmitter              | 32          | 32        | 72        | 72        |  |
|                             | Receiver                 | 37          | 37        | 72        | 72        |  |
| PCIe Hard IP Block          | PCIe Hard IP Block       |             | 2         | 2 (9)     | 2 (9)     |  |
| FPGA Hard Memory Controller |                          | 1           | 1         | 1         | 1         |  |
| HPS Hard Memory Controller  |                          | 1           | 1         | 1         | 1         |  |
| Arm Cortex-A9 MP0           | Core Processor           | Dual-core   | Dual-core | Dual-core | Dual-core |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

#### **Package Plan**

**Table 13.** Package Plan for Cyclone V SX Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Member Code | U672<br>(23 mm) |         |      | F896<br>(31 mm) |         |      |
|-------------|-----------------|---------|------|-----------------|---------|------|
|             | FPGA GPIO       | HPS I/O | XCVR | FPGA GPIO       | HPS I/O | XCVR |
| C2          | 145             | 181     | 6    | _               | _       | _    |
| C4          | 145             | 181     | 6    | _               | _       | _    |
| C5          | 145             | 181     | 6    | 288             | 181     | 9    |
| C6          | 145             | 181     | 6    | 288             | 181     | 9    |

# **Cyclone V ST**

This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*.

<sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>(9) 1</sup> PCIe Hard IP Block in U672 package.



| Reso                        | urce     | Member Code |           |  |
|-----------------------------|----------|-------------|-----------|--|
|                             |          | D5          | D6        |  |
|                             | Receiver | 72          | 72        |  |
| PCIe Hard IP Block          |          | 2           | 2         |  |
| FPGA Hard Memory Controller |          | 1           | 1         |  |
| HPS Hard Memory Controller  |          | 1           | 1         |  |
| Arm Cortex-A9 MPCore Proces | sor      | Dual-core   | Dual-core |  |

#### **Related Information**

True LVDS Buffers in Devices, I/O Features in Cyclone V Devices

Provides the number of LVDS channels in each device package.

### **Package Plan**

#### **Table 15.** Package Plan for Cyclone V ST Devices

- The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
- Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers.

| Member Code | F896<br>(31 mm) |         |        |  |  |  |
|-------------|-----------------|---------|--------|--|--|--|
|             | FPGA GPIO       | HPS I/O | XCVR   |  |  |  |
| D5          | 288             | 181     | 9 (11) |  |  |  |
| D6          | 288             | 181     | 9 (11) |  |  |  |

#### **Related Information**

6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers

Provides more information about 6 Gbps transceiver channel count.

<sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels.



# I/O Vertical Migration for Cyclone V Devices

### Figure 7. Vertical Migration Capability Across Cyclone V Device Packages and Densities

The arrows indicate the vertical migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.



You can achieve the vertical migration shaded in red if you use only up to 175 GPIOs for the M383 package, and 138 GPIOs for the U672 package. These migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

Note:

To verify the pin migration compatibility, use the Pin Migration View window in the Intel Quartus Prime software Pin Planner.

# **Adaptive Logic Module**

Cyclone V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.



Table 16. Variable-Precision DSP Block Configurations for Cyclone V Devices

| Usage Example                                           | Multiplier Size (Bit)       | DSP Block Resource |
|---------------------------------------------------------|-----------------------------|--------------------|
| Low precision fixed point for video applications        | Three 9 x 9                 | 1                  |
| Medium precision fixed point in FIR filters             | Two 18 x 18                 | 1                  |
| FIR filters and general DSP usage                       | Two 18 x 18 with accumulate | 1                  |
| High precision fixed- or floating-point implementations | One 27 x 27 with accumulate | 1                  |

You can configure each DSP block during compilation as independent three 9  $\times$  9, two 18  $\times$  18, or one 27  $\times$  27 multipliers. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently.

**Table 17.** Number of Multipliers in Cyclone V Devices

The table lists the variable-precision DSP resources by bit precision for each Cyclone V device.

| Variant      | Member Variable- Code precision DSP Block |           |                     | dent Input and plications Ope | 18 x 18<br>Multiplier<br>Adder Mode | 18 x 18<br>Multiplier<br>Adder |                                |
|--------------|-------------------------------------------|-----------|---------------------|-------------------------------|-------------------------------------|--------------------------------|--------------------------------|
|              |                                           | DSP Block | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier         | 27 x 27<br>Multiplier               | Adder Mode                     | Summed<br>with 36 bit<br>Input |
| Cyclone V E  | A2                                        | 25        | 75                  | 50                            | 25                                  | 25                             | 25                             |
|              | A4                                        | 66        | 198                 | 132                           | 66                                  | 66                             | 66                             |
|              | A5                                        | 150       | 450                 | 300                           | 150                                 | 150                            | 150                            |
|              | A7                                        | 156       | 468                 | 312                           | 156                                 | 156                            | 156                            |
|              | A9                                        | 342       | 1,026               | 684                           | 342                                 | 342                            | 342                            |
| Cyclone V    | C3                                        | 57        | 171                 | 114                           | 57                                  | 57                             | 57                             |
| GX           | C4                                        | 70        | 210                 | 140                           | 70                                  | 70                             | 70                             |
|              | C5                                        | 150       | 450                 | 300                           | 150                                 | 150                            | 150                            |
|              | C7                                        | 156       | 468                 | 312                           | 156                                 | 156                            | 156                            |
|              | C9                                        | 342       | 1,026               | 684                           | 342                                 | 342                            | 342                            |
| Cyclone V GT | D5                                        | 150       | 450                 | 300                           | 150                                 | 150                            | 150                            |
|              | D7                                        | 156       | 468                 | 312                           | 156                                 | 156                            | 156                            |
|              | D9                                        | 342       | 1,026               | 684                           | 342                                 | 342                            | 342                            |
| Cyclone V SE | A2                                        | 36        | 108                 | 72                            | 36                                  | 36                             | 36                             |
|              | A4                                        | 84        | 252                 | 168                           | 84                                  | 84                             | 84                             |
|              | A5                                        | 87        | 261                 | 174                           | 87                                  | 87                             | 87                             |
|              | A6                                        | 112       | 336                 | 224                           | 112                                 | 112                            | 112                            |
| Cyclone V SX | C2                                        | 36        | 108                 | 72                            | 36                                  | 36                             | 36                             |
|              | C4                                        | 84        | 252                 | 168                           | 84                                  | 84                             | 84                             |
|              | C5                                        | 87        | 261                 | 174                           | 87                                  | 87                             | 87                             |
|              |                                           |           |                     |                               |                                     |                                | continued                      |



### PCIe Gen1 and Gen2 Hard IP

Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers.

The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals.

Figure 9. PCIe Multifunction for Cyclone V Devices



The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device.

In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC.

# **External Memory Interface**

This section provides an overview of the external memory interface in Cyclone V devices.

# **Hard and Soft Memory Controllers**

Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices.

All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility.



# **External Memory Performance**

### Table 20. External Memory Interface Performance in Cyclone V Devices

The maximum and minimum operating frequencies depend on the memory interface standards and the supported delay-locked loop (DLL) frequency listed in the device datasheet.

| Interface    | Voltage | Maximum Fre     | Minimum Frequency |       |
|--------------|---------|-----------------|-------------------|-------|
|              | (V)     | Hard Controller | Soft Controller   | (MHz) |
| DDR3 SDRAM   | 1.5     | 400             | 303               | 303   |
|              | 1.35    | 400             | 303               | 303   |
| DDR2 SDRAM   | 1.8     | 400             | 300               | 167   |
| LPDDR2 SDRAM | 1.2     | 333             | 300               | 167   |

#### **Related Information**

#### External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

# **HPS External Memory Performance**

### **Table 21. HPS External Memory Interface Performance**

The hard processor system (HPS) is available in Cyclone V SoC devices only.

| Interface    | Voltage (V) | HPS Hard Controller (MHz) |
|--------------|-------------|---------------------------|
| DDR3 SDRAM   | 1.5         | 400                       |
|              | 1.35        | 400                       |
| DDR2 SDRAM   | 1.8         | 400                       |
| LPDDR2 SDRAM | 1.2         | 333                       |

#### **Related Information**

### External Memory Interface Spec Estimator

For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool.

### **Low-Power Serial Transceivers**

Cyclone V devices deliver the industry's lowest power 6.144 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates.

### **Transceiver Channels**

The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks.



Figure 10. Device Chip Overview for Cyclone V GX and GT Devices

The figure shows a Cyclone V FPGA with transceivers. Different Cyclone V devices may have a different floorplans than the one shown here.



### **PMA Features**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

Table 22. PMA Features of the Transceivers in Cyclone V Devices

| Features                                        | Capability                                                                                                                        |  |  |
|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Backplane support                               | Driving capability up to 6.144 Gbps                                                                                               |  |  |
| PLL-based clock recovery                        | Superior jitter tolerance                                                                                                         |  |  |
| Programmable deserialization and word alignment | Flexible deserialization width and configurable word alignment pattern                                                            |  |  |
| Equalization and pre-emphasis                   | <ul> <li>Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>No decision feedback equalizer (DFE)</li> </ul> |  |  |
| Ring oscillator transmit PLLs                   | 614 Mbps to 6.144 Gbps                                                                                                            |  |  |
| Input reference clock range                     | 20 MHz to 400 MHz                                                                                                                 |  |  |
| Transceiver dynamic reconfiguration             | Allows the reconfiguration of a single channel without affecting the operation of other channels                                  |  |  |



Figure 11. HPS with Dual-Core Arm Cortex-A9 MPCore Processor



### **System Peripherals and Debug Access Port**

Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals to interface with other devices on your PCB.

The debug access port provides interfaces to industry standard JTAG debug probes and supports Arm CoreSight debug and core traces to facilitate software development.



Note:

Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required.

#### **Related Information**

Cyclone V Device Family Pin Connection Guidelines

Provides detailed information about power supply pin connection guidelines and power regulator sharing.

# **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software.

For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team.

You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

#### **Related Information**

International Altera Sales Support Offices

# **Dynamic and Partial Reconfiguration**

The Cyclone V devices support dynamic reconfiguration and partial reconfiguration.

### **Dynamic Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration.

# **Partial Reconfiguration**

Note:

The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.



| Date         | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |            | <ul> <li>Updated MLAB RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:         <ul> <li>Cyclone V GX C3: Updated from 181 to 182</li> <li>Cyclone V GX C4: Updated from 295 to 424</li> </ul> </li> <li>Updated Total RAM Bit (Kb) in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:         <ul> <li>Cyclone V GX C3: Updated from 1,531 to 1,532</li> <li>Cyclone V GX C4: Updated from 2,795 to 2,924</li> </ul> </li> <li>Updated MLAB Block count in Embedded Memory Capacity and Distribution in Cyclone V Devices table as follows:         <ul> <li>Cyclone V GX C4: Updated from 472 to 678</li> <li>Cyclone V GX C5: Updated from 679 to 678</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| March 2015   | 2015.03.31 | Added internal scrubbing feature under configuration in Summary of Features for Cyclone V Devices table.     Added optional suffix "SC: Internal scrubbing support" to the following diagrams:     — Sample Ordering Code and Available Options for Cyclone V E Devices     — Sample Ordering Code and Available Options for Cyclone V GX Devices     — Sample Ordering Code and Available Options for Cyclone V SE Devices     — Sample Ordering Code and Available Options for Cyclone V SX Devices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| January 2015 | 2015.01.23 | <ul> <li>Updated Sample Ordering Code and Available Options for Cyclone V ST Devices figure because Cyclone V ST devices are only available in I temperature grade and -7 speed grade.</li> <li>Operating Temperature: Removed C and A temperature grades</li> <li>FPGA Fabric Speed Grade: Removed -6 and -8 speed grades</li> <li>Updated the transceiver specification for Cyclone V ST from 5 Gbps to 6.144 Gbps:</li> <li>Device Variants for the Cyclone V Device Family table</li> <li>Sample Ordering Code and Available Options for Cyclone V ST Devices figure</li> <li>Maximum Resource Counts for Cyclone V ST Devices</li> <li>Updated Maximum Resource Counts for Cyclone V GX Devices table for Cyclone V GX G3 devices.</li> <li>Logic elements (LE) (K): Updated from 35.7 to 35.5</li> <li>Variable-precision DSP block: Updated from 51 to 57</li> <li>18 x 18 multiplier: Updated from 102 to 114</li> <li>Updated Number of Multipliers in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>Variableprecision DSP Block: Updated from 51 to 57</li> <li>9 x 9 Multiplier: Updated from 153 to 171</li> <li>18 x 18 Multiplier: Updated from 102 to 114</li> <li>27 x 27 Multiplier: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Mode: Updated from 51 to 57</li> <li>18 x 18 Multiplier Adder Summed with 36 bit Input: Updated from 51 to 57</li> <li>Updated Embedded Memory Capacity and Distribution in Cyclone V Devices table for Cyclone V GX G3 devices.</li> <li>M10K Block: Updated from 119 to 135</li> <li>M10K RAM bit (Kb): Updated from 1,190 to 1,350</li> <li>MLAB BAM bit (Kb): Updated from 159 to 181</li> <li>Total RAM bit (Kb): Updated from 1,349 to 1,531</li> </ul> |
| October 2014 | 2014.10.06 | Added a footnote to the "Transceiver PCS Features for Cyclone V Devices" table to show that PCIe Gen2 is supported for Cyclone V GT and ST devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|              |            | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |            | <ul> <li>Updated HPS I/O for U484 (19 mm) in Table 11 with '151' for A2, A4, A5 and A6.</li> <li>Updated Memory (Kb) for Maximum Resource Counts for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Updated FPGA PLL for Maximum Resource Counts for Cyclone V SE A2, SX C2, devices.</li> <li>Removed '36 x 36' from the Variable-Precision DSP Block.</li> <li>Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.</li> <li>Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.</li> <li>Updated Figure 7 which shows the I/O vertical migration table.</li> <li>Updated Table 17 for Cyclone V SX C4 device.</li> <li>Updated Embedded Memory Capacity and Distribution table for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Removed 'Counter reconfiguration' from the PLL Features.</li> <li>Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.</li> <li>Removed 'Distributed Memory' symbol.</li> <li>Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.</li> <li>Updated Capability in Table 22 of Ring oscillator transmit PLLs with 6.144 Gbps.</li> <li>Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.</li> </ul> |
| December 2012 | 2012.12.28 | <ul> <li>Updated the pin counts for the MBGA packages.</li> <li>Updated the GPIO and transceiver counts for the MBGA packages.</li> <li>Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.</li> <li>Updated the vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E, GX, and GT.</li> <li>Added ordering code for five-transceiver devices for Cyclone V GT and ST.</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| July 2012     | 2.1        | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| June 2012     | 2.0        | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



| Date          | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               |         | <ul> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul>                                                                                                                                                                                                |
| February 2012 | 1.2     | <ul> <li>Updated Table 1-2, Table 1-3, and Table 1-6.</li> <li>Updated "Cyclone V Family Plan" on page 1-4 and "Clock Networks and PLL Clock Sources" on page 1-15.</li> <li>Updated Figure 1-1 and Figure 1-6.</li> </ul>                                                                                                                                                                                                                                           |
| November 2011 | 1.1     | <ul> <li>Updated Table 1-1, Table 1-2, Table 1-3, Table 1-4, Table 1-5, and Table 1-6.</li> <li>Updated Figure 1-4, Figure 1-5, Figure 1-6, Figure 1-7, and Figure 1-8.</li> <li>Updated "System Peripherals" on page 1-18, "HPS-FPGA AXI Bridges" on page 1-19, "HPS SDRAM Controller Subsystem" on page 1-19, "FPGA Configuration and Processor Booting" on page 1-19, and "Hardware and Software Development" on page 1-20.</li> <li>Minor text edits.</li> </ul> |
| October 2011  | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |