Welcome to **E-XFL.COM** **Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications. What are **Embedded - System On Chip (SoC)?** **System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central | Details | | |-------------------------|------------------------------------------------------------------------------------| | Product Status | Active | | Architecture | MCU, FPGA | | Core Processor | Dual ARM® Cortex®-A9 MPCore™ with CoreSight™ | | Flash Size | - | | RAM Size | 64KB | | Peripherals | DMA, POR, WDT | | Connectivity | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG | | Speed | 925MHz | | Primary Attributes | FPGA - 110K Logic Elements | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 672-FBGA | | Supplier Device Package | 672-UBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/5cseba6u23i7nts | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Contents** | Cyclone | V Device Overview | . 3 | |---------|--------------------------------------------------------|-----| | Ke | ey Advantages of Cyclone V Devices | . 3 | | Su | ummary of Cyclone V Features | .4 | | | vclone V Device Variants and Packages | | | • | Cyclone V E | | | | Cyclone V GX | . 7 | | | Cyclone V GT | | | | Cyclone V SE | | | | Cyclone V SX | | | | Cyclone V ST | | | I/0 | O Vertical Migration for Cyclone V Devices | | | - | daptive Logic Module | | | | riable-Precision DSP Block | | | En | nbedded Memory Blocks | 21 | | | Types of Embedded Memory | | | | Embedded Memory Capacity in Cyclone V Devices | | | | Embedded Memory Configurations | 22 | | Cle | ock Networks and PLL Clock Sources | 22 | | FP | PGA General Purpose I/O | 23 | | PC | CIe Gen1 and Gen2 Hard IP | 24 | | Ex | ternal Memory Interface | 24 | | | Hard and Soft Memory Controllers | | | | External Memory Performance | | | | HPS External Memory Performance | | | Lo | w-Power Serial Transceivers | | | | Transceiver Channels | | | | PMA Features | | | | PCS Features | | | Sc | oC with HPS | | | | HPS Features | | | | FPGA Configuration and Processor Booting | | | | Hardware and Software Development | | | Dy | namic and Partial Reconfiguration | | | | Dynamic Reconfiguration | | | | Partial Reconfiguration | | | | hanced Configuration and Configuration via Protocol | | | | wer Management | | | Do | ocument Revision History for Cyclone V Device Overview | 33 | # **Summary of Cyclone V Features** Table 2. **Summary of Features for Cyclone V Devices** | Feature | Description | | | | | |---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Technology | <ul><li>TSMC's 28-nm low-p</li><li>1.1 V core voltage</li></ul> | ower (28LP) process technology | | | | | Packaging | Multiple device densi<br>different device densi | <ul> <li>Wirebond low-halogen packages</li> <li>Multiple device densities with compatible package footprints for seamless migration between different device densities</li> <li>RoHS-compliant and leaded<sup>(1)</sup>options</li> </ul> | | | | | High-performance<br>FPGA fabric | Enhanced 8-input ALM v | vith four registers | | | | | Internal memory<br>blocks | , | (b) memory blocks with soft error correction code (ECC) block (MLAB)—640-bit distributed LUTRAM where you can use up to 25% memory | | | | | Embedded Hard IP<br>blocks | Variable-precision DSP • Native support for up to three signal processing precision levels (three 9 x 9, two 18 x 18, or one 27 x 27 multiplier) in the sam variable-precision DSP block • 64-bit accumulator and cascade • Embedded internal coefficient memory • Preadder/subtractor for improved efficiency | | | | | | | Memory controller | DDR3, DDR2, and LPDDR2 with 16 and 32 bit ECC support | | | | | | Embedded transceiver I/O | PCI Express* (PCIe*) Gen2 and Gen1 (x1, x2, or x4) hard IP with multifunction support, endpoint, and root port | | | | | Clock networks | , , , | ll clock network<br>d peripheral clock networks<br>are not used can be powered down to reduce dynamic power | | | | | Phase-locked loops<br>(PLLs) | Precision clock synth Integer mode and fra | esis, clock delay compensation, and zero delay buffering (ZDB) actional mode | | | | | FPGA General-purpose I/Os (GPIOs) | 400 MHz/800 Mbps 6 On-chip termination | cond (Mbps) LVDS receiver and 840 Mbps LVDS transmitter external memory interface (OCT) p to 16 mA drive strength | | | | | Low-power high-speed serial interface | Transmit pre-emphase | Sbps integrated transceiver speed sis and receiver equalization infiguration of individual channels | | | | | HPS<br>(Cyclone V SE, SX,<br>and ST devices only) | <ul> <li>Single or dual-core Arm Cortex-A9 MPCore processor-up to 925 MHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, controller area network (CAN), serial peripheral interface (SPI), I<sup>2</sup>C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> </ul> | | | | | | | On-chip RAM and bo | | | | | | | | continued | | | | <sup>(1)</sup> Contact Intel for availability. ## **Available Options** ### Figure 1. Sample Ordering Code and Available Options for Cyclone V E Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. ## **Maximum Resources** **Table 4.** Maximum Resource Counts for Cyclone V E Devices | Resource | | | Member Code | | | | | |--------------------|--------------|--------|-------------|---------|---------|---------|--| | | | A2 | A4 | A5 | A7 | А9 | | | Logic Elements | (LE) (K) | 25 | 49 | 77 | 150 | 301 | | | ALM | | 9,430 | 18,480 | 29,080 | 56,480 | 113,560 | | | Register | | 37,736 | 73,920 | 116,320 | 225,920 | 454,240 | | | Memory (Kb) | M10K | 1,760 | 3,080 | 4,460 | 6,860 | 12,200 | | | | MLAB | 196 | 303 | 424 | 836 | 1,717 | | | Variable-precision | on DSP Block | 25 | 66 | 150 | 156 | 342 | | | 18 x 18 Multipli | er | 50 | 132 | 300 | 312 | 684 | | | PLL | | 4 | 4 | 6 | 7 | 8 | | | GPIO | | 224 | 224 | 240 | 480 | 480 | | | LVDS | Transmitter | 56 | 56 | 60 | 120 | 120 | | | | Receiver | 56 | 56 | 60 | 120 | 120 | | | Hard Memory C | ontroller | 1 | 1 | 2 | 2 | 2 | | ## **Available Options** ### Figure 2. Sample Ordering Code and Available Options for Cyclone V GX Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. ## **Maximum Resources** **Table 6.** Maximum Resource Counts for Cyclone V GX Devices | Resource | | Member Code | | | | | | |---------------------|-------------|-------------|--------|---------|---------|-----------|--| | | | С3 | C4 | C5 | C7 | С9 | | | Logic Elements ( | (LE) (K) | 36 | 50 | 77 | 150 | 301 | | | ALM | | 13,460 | 18,860 | 29,080 | 56,480 | 113,560 | | | Register | | 53,840 | 75,440 | 116,320 | 225,920 | 454,240 | | | Memory (Kb) | M10K | 1,350 | 2,500 | 4,460 | 6,860 | 12,200 | | | | MLAB | 182 | 424 | 424 | 836 | 1,717 | | | Variable-precision | n DSP Block | 57 | 70 | 150 | 156 | 342 | | | 18 x 18 Multiplie | er | 114 | 140 | 300 | 312 | 684 | | | PLL | PLL | | 6 | 6 | 7 | 8 | | | 3 Gbps Transceiver | | 3 | 6 | 6 | 9 | 12 | | | GPIO <sup>(4)</sup> | | 208 | 336 | 336 | 480 | 560 | | | | | • | ' | | ' | continued | | <sup>(4)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus® Prime software, the number of user I/Os includes transceiver I/Os. ## **Cyclone V SE** This section provides the available options, maximum resource counts, and package plan for the Cyclone V SE devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. #### **Related Information** #### **Product Selector Guide** Provides the latest information about Intel products. #### **Available Options** ### Figure 4. Sample Ordering Code and Available Options for Cyclone V SE Devices The SEU internal scrubbing feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. Cyclone V SE and SX low-power devices (L power option) offer 30% static power reduction for devices with 25K LE and 40K LE, and 20% static power reduction for devices with 85K LE and 110K LE. ## **Maximum Resources** Table 10. **Maximum Resource Counts for Cyclone V SE Devices** | Res | source | | Me | ember Code | | |-------------------|--------------------|--------------------------|--------------------------|----------------------|----------------------| | | | A2 | A4 | A5 | A6 | | Logic Elements ( | LE) (K) | 25 | 40 | 85 | 110 | | ALM | | 9,430 | 15,880 | 32,070 | 41,910 | | Register | | 37,736 | 60,376 | 128,300 | 166,036 | | Memory (Kb) | M10K | 1,400 | 2,700 | 3,970 | 5,570 | | | MLAB | 138 | 231 | 480 | 621 | | Variable-precisio | n DSP Block | 36 | 84 | 87 | 112 | | 18 x 18 Multiplie | 18 x 18 Multiplier | | 168 | 174 | 224 | | FPGA PLL | | 5 | 5 | 6 | 6 | | HPS PLL | | 3 | 3 | 3 | 3 | | FPGA GPIO | | 145 | 145 | 288 | 288 | | HPS I/O | | 181 | 181 | 181 | 181 | | LVDS | Transmitter | 32 | 32 | 72 | 72 | | | Receiver | 37 | 37 | 72 | 72 | | FPGA Hard Mem | ory Controller | 1 | 1 | 1 | 1 | | HPS Hard Memo | ry Controller | 1 | 1 | 1 | 1 | | Arm Cortex-A9 N | 1PCore Processor | Single- or dual-<br>core | Single- or dual-<br>core | Single- or dual-core | Single- or dual-core | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** #### **Package Plan for Cyclone V SE Devices** Table 11. The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. | Member Code | de U484<br>(19 mm) | | | | F896<br>(31 mm) | | |-------------|--------------------|---------|-----------|---------|-----------------|---------| | | FPGA GPIO | HPS I/O | FPGA GPIO | HPS I/O | FPGA GPIO | HPS I/O | | A2 | 66 | 151 | 145 | 181 | _ | _ | | A4 | 66 | 151 | 145 | 181 | _ | _ | | A5 | 66 | 151 | 145 | 181 | 288 | 181 | | A6 | 66 | 151 | 145 | 181 | 288 | 181 | | Resource | | Member Code | | | | | | |-----------------------------|----------------|-------------|-----------|------------------|------------------|--|--| | | | C2 | C4 | C5 | C6 | | | | HPS PLL | | 3 | 3 | 3 | 3 | | | | 3 Gbps Transceive | r | 6 | 6 | 9 | 9 | | | | FPGA GPIO (8) | | 145 | 145 | 288 | 288 | | | | HPS I/O | HPS I/O | | 181 | 181 | 181 | | | | LVDS | Transmitter | 32 | 32 | 72 | 72 | | | | | Receiver | 37 | 37 | 72 | 72 | | | | PCIe Hard IP Block | < | 2 | 2 | 2 <sup>(9)</sup> | 2 <sup>(9)</sup> | | | | FPGA Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | HPS Hard Memory Controller | | 1 | 1 | 1 | 1 | | | | Arm Cortex-A9 MF | Core Processor | Dual-core | Dual-core | Dual-core | Dual-core | | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ## **Package Plan** **Table 13.** Package Plan for Cyclone V SX Devices The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. | Member Code | U672<br>(23 mm) | | | | | | |-------------|-----------------|---------|------|-----------|---------|------| | | FPGA GPIO | HPS I/O | XCVR | FPGA GPIO | HPS I/O | XCVR | | C2 | 145 | 181 | 6 | _ | _ | _ | | C4 | 145 | 181 | 6 | _ | _ | _ | | C5 | 145 | 181 | 6 | 288 | 181 | 9 | | C6 | 145 | 181 | 6 | 288 | 181 | 9 | ## **Cyclone V ST** This section provides the available options, maximum resource counts, and package plan for the Cyclone V ST devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the *Product Selector Guide*. <sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(9) 1</sup> PCIe Hard IP Block in U672 package. #### CV-51001 | 2018.05.07 | Resource | | Member Code | | | |--------------------------------|--|-------------|-----------|--| | | | | D6 | | | Receiver | | 72 | 72 | | | PCIe Hard IP Block | | 2 | 2 | | | FPGA Hard Memory Controller | | 1 | 1 | | | HPS Hard Memory Controller | | 1 | 1 | | | Arm Cortex-A9 MPCore Processor | | Dual-core | Dual-core | | #### **Related Information** True LVDS Buffers in Devices, I/O Features in Cyclone V Devices Provides the number of LVDS channels in each device package. ### **Package Plan** ### Table 15. Package Plan for Cyclone V ST Devices - The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os. - Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone V Device Handbook Volume 2: Transceivers. | Member Code | | F896<br>(31 mm) | | | | | | |-------------|-----------|-----------------|--------|--|--|--|--| | | FPGA GPIO | HPS I/O | XCVR | | | | | | D5 | 288 | 181 | 9 (11) | | | | | | D6 | 288 | 181 | 9 (11) | | | | | #### **Related Information** 6.144-Gbps Support Capability in Cyclone V GT Devices, Cyclone V Device Handbook Volume 2: Transceivers Provides more information about 6 Gbps transceiver channel count. <sup>(11)</sup> If you require CPRI (at 4.9152 Gbps) and PCIe Gen2 transmit jitter compliance, Intel recommends that you use only up to seven full-duplex transceiver channels for CPRI, and up to six full-duplex channels for PCIe Gen2. The CMU channels are not considered full-duplex channels. Figure 8. ALM for Cyclone V Devices You can configure up to 25% of the ALMs in the Cyclone V devices as distributed memory using MLABs. #### **Related Information** Embedded Memory Capacity in Cyclone V Devices on page 21 Lists the embedded memory capacity for each device. ## **Variable-Precision DSP Block** Cyclone V devices feature a variable-precision DSP block that supports these features: - Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18 and 27 x 27 bits natively - A 64-bit accumulator - A hard preadder that is available in both 18- and 27-bit modes - Cascaded output adders for efficient systolic finite impulse response (FIR) filters - Internal coefficient register banks, 8 deep, for each multiplier in 18- or 27-bit mode - Fully independent multiplier operation - A second accumulator feedback register to accommodate complex multiplyaccumulate functions - Fully independent Efficient support for single-precision floating point arithmetic - The inferability of all modes by the Intel Quartus Prime design software | | Member | | M10K | | MLAB | | |--------------|--------|-------|--------------|-------|--------------|-----------------------| | Variant | Code | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | Total RAM Bit<br>(Kb) | | Cyclone V GT | D5 | 446 | 4,460 | 679 | 424 | 4,884 | | | D7 | 686 | 6,860 | 1338 | 836 | 7,696 | | | D9 | 1,220 | 12,200 | 2748 | 1,717 | 13,917 | | Cyclone V SE | A2 | 140 | 1,400 | 221 | 138 | 1,538 | | | A4 | 270 | 2,700 | 370 | 231 | 2,460 | | | A5 | 397 | 3,970 | 768 | 480 | 4,450 | | | A6 | 553 | 5,530 | 994 | 621 | 6,151 | | Cyclone V SX | C2 | 140 | 1,400 | 221 | 138 | 1,538 | | | C4 | 270 | 2,700 | 370 | 231 | 2,460 | | | C5 | 397 | 3,970 | 768 | 480 | 4,450 | | | C6 | 553 | 5,530 | 994 | 621 | 6,151 | | Cyclone V ST | D5 | 397 | 3,970 | 768 | 480 | 4,450 | | | D6 | 553 | 5,530 | 994 | 621 | 6,151 | ## **Embedded Memory Configurations** ## Table 19. Supported Embedded Memory Block Configurations for Cyclone V Devices This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes. | Memory Block | Depth (bits) | Programmable Width | |--------------|--------------|--------------------| | MLAB | 32 | x16, x18, or x20 | | M10K | 256 | x40 or x32 | | | 512 | x20 or x16 | | | 1K | x10 or x8 | | | 2К | x5 or x4 | | | 4K | x2 | | | 8К | ×1 | ## **Clock Networks and PLL Clock Sources** 550 MHz Cyclone V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Intel's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs. Note: To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down. #### **PLL Features** The PLLs in the Cyclone V devices support the following features: - Frequency synthesis - On-chip clock deskew - Jitter attenuation - Programmable output clock duty cycles - PLL cascading - Reference clock switchover - Programmable bandwidth - User-mode reconfiguration of PLLs - Low power mode for each fractional PLL - · Dynamic phase shift - Direct, source synchronous, zero delay buffer, external feedback, and LVDS compensation modes #### **Fractional PLL** In addition to integer PLLs, the Cyclone V devices use a fractional PLL architecture. The devices have up to eight PLLs, each with nine output counters. You can use the output counters to reduce PLL usage in two ways: - Reduce the number of oscillators that are required on your board by using fractional PLLs - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design. The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric. ## FPGA General Purpose I/O Cyclone V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs: - Programmable bus hold and weak pull-up - $\bullet$ LVDS output buffer with programmable differential output voltage (V $_{\text{OD}}$ ) and programmable pre-emphasis - $\bullet$ On-chip parallel termination (R $_{T}$ OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ## PCIe Gen1 and Gen2 Hard IP Cyclone V GX, GT, SX, and ST devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers. The PCIe hard IP supports PCIe Gen2 and Gen1 end point and root port for up to x4 lane configuration. The PCIe Gen2 x4 support is PCIe-compatible. The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals. Figure 9. PCIe Multifunction for Cyclone V Devices The Cyclone V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Cyclone V device completes loading the programming file for the rest of the device. In addition, the PCIe hard IP in the Cyclone V device provides improved end-to-end datapath protection using ECC. ## **External Memory Interface** This section provides an overview of the external memory interface in Cyclone V devices. ## **Hard and Soft Memory Controllers** Cyclone V devices support up to two hard memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Cyclone V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices. All Cyclone V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices for maximum flexibility. ## **External Memory Performance** ### Table 20. External Memory Interface Performance in Cyclone V Devices The maximum and minimum operating frequencies depend on the memory interface standards and the supported delay-locked loop (DLL) frequency listed in the device datasheet. | Interface | Voltage | Maximum Fre | Minimum Frequency | | |--------------|---------|-----------------|-------------------|-------| | | (V) | Hard Controller | Soft Controller | (MHz) | | DDR3 SDRAM | 1.5 | 400 | 303 | 303 | | | 1.35 | 400 | 303 | 303 | | DDR2 SDRAM | 1.8 | 400 | 300 | 167 | | LPDDR2 SDRAM | 1.2 | 333 | 300 | 167 | #### **Related Information** #### External Memory Interface Spec Estimator For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool. ## **HPS External Memory Performance** ### **Table 21. HPS External Memory Interface Performance** The hard processor system (HPS) is available in Cyclone V SoC devices only. | Interface | Voltage (V) | HPS Hard Controller (MHz) | |--------------|-------------|---------------------------| | DDR3 SDRAM | 1.5 | 400 | | | 1.35 | 400 | | DDR2 SDRAM | 1.8 | 400 | | LPDDR2 SDRAM | 1.2 | 333 | #### **Related Information** ## External Memory Interface Spec Estimator For the latest information and to estimate the external memory system performance specification, use Intel's External Memory Interface Spec Estimator tool. ### **Low-Power Serial Transceivers** Cyclone V devices deliver the industry's lowest power 6.144 Gbps transceivers at an estimated 88 mW maximum power consumption per channel. Cyclone V transceivers are designed to be compliant with a wide range of protocols and data rates. ### **Transceiver Channels** The transceivers are positioned on the left outer edge of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks. | PCS Support | Data Rates<br>(Gbps) | Transmitter Data Path Feature | Receiver Data Path Feature | |---------------------------------|----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------| | Serial ATA Gen1 and Gen2 | 1.5 and 3.0 | Custom PHY IP core with preset feature Electrical idle | Custom PHY IP core with preset feature Signal detect Wider spread of asynchronous SSC | | CPRI 4.1 <sup>(16)</sup> | 0.6144 to 6.144 | Dedicated deterministic latency PHY IP core | Dedicated deterministic latency PHY IP core | | OBSAI RP3 | 0.768 to 3.072 | Transmitter (TX) manual bit-slip<br>mode | Receiver (RX) deterministic latency state machine | | V-by-One HS | Up to 3.75 | Custom PHY IP core | Custom PHY IP core | | DisplayPort 1.2 <sup>(17)</sup> | 1.62 and 2.7 | | Wider spread of asynchronous SSC | ## **SoC with HPS** Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates ## **HPS Features** The HPS consists of a dual-core Arm Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure. <sup>(16)</sup> High-voltage output mode (1000-BASE-CX) is not supported. <sup>(17)</sup> Pending characterization. Figure 11. HPS with Dual-Core Arm Cortex-A9 MPCore Processor ### **System Peripherals and Debug Access Port** Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals to interface with other devices on your PCB. The debug access port provides interfaces to industry standard JTAG debug probes and supports Arm CoreSight debug and core traces to facilitate software development. CV-51001 | 2018.05.07 Note: Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required. #### **Related Information** Cyclone V Device Family Pin Connection Guidelines Provides detailed information about power supply pin connection guidelines and power regulator sharing. ## **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer (Standard) system integration tool in the Intel Quartus Prime software. For software development, the Arm-based SoC devices inherit the rich software development ecosystem available for the Arm Cortex-A9 MPCore processor. The software development process for Intel SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Intel sales team. You can begin device-specific firmware and software development on the Intel SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. #### **Related Information** International Altera Sales Support Offices ## **Dynamic and Partial Reconfiguration** The Cyclone V devices support dynamic reconfiguration and partial reconfiguration. ## **Dynamic Reconfiguration** The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA and PCS blocks with dynamic reconfiguration. ## **Partial Reconfiguration** Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services. Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption. Intel simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Intel Quartus Prime design software. With the Intel solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration. Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers. ## **Enhanced Configuration and Configuration via Protocol** Cyclone V devices support $1.8\ V$ , $2.5\ V$ , $3.0\ V$ , and $3.3\ V$ programming voltages and several configuration schemes. Table 24. Configuration Schemes and Features Supported by Cyclone V Devices | Mode | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompressi<br>on | Design<br>Security | Partial<br>Reconfigurat<br>ion <sup>(18)</sup> | Remote<br>System<br>Update | |----------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------------------|--------------------|------------------------------------------------|----------------------------| | AS through the EPCS and EPCQ serial configuration device | 1 bit, 4 bits | 100 | _ | Yes | Yes | _ | Yes | | PS through CPLD or external microcontroller | 1 bit | 125 | 125 | Yes | Yes | _ | _ | | FPP | 8 bits | 125 | _ | Yes | Yes | _ | Parallel flash | | | 16 bits | 125 | _ | Yes | Yes | Yes | loader | | CvP (PCIe) | x1, x2,<br>and x4<br>lanes | _ | _ | Yes | Yes | Yes | _ | | JTAG | 1 bit | 33 | 33 | _ | _ | _ | _ | Instead of using an external flash or ROM, you can configure the Cyclone V devices through PCIe using CvP. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Cyclone V CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. ### **Related Information** Configuration via Protocol (CvP) Implementation in Intel FPGAs User Guide Provides more information about CvP. <sup>(18)</sup> The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Intel sales representatives. ## **Power Management** Leveraging the FPGA architectural features, process technology advancements, and transceivers that are designed for power efficiency, the Cyclone V devices consume less power than previous generation Cyclone FPGAs: - Total device core power consumption—less by up to 40%. - Transceiver channel power consumption—less by up to 50%. Additionally, Cyclone V devices contain several hard IP blocks that reduce logic resources and deliver substantial power savings of up to 25% less power than equivalent soft implementations. # **Document Revision History for Cyclone V Device Overview** | Document<br>Version | Changes | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2018.05.07 | <ul> <li>Added the low power option ("L" suffix) for Cyclone V SE and Cyclone V SX devices in the Sample Ordering Code and Available Options diagrams.</li> <li>Rebranded as Intel.</li> </ul> | | Date | Version | Changes | |---------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2017 | 2017.12.18 | Updated ALM resources for Cyclone V E, Cyclone V SE, Cyclone V SX, and Cyclone V ST devices. | | June 2016 | 2016.06.10 | Updated Cyclone V GT speed grade to -7 in Sample Ordering Code and Available Options for Cyclone V GT Devices diagram. | | December 2015 | 2015.12.21 | Added descriptions to package plan tables for Cyclone V GT and ST devices. Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i> . | | June 2015 | 2015.06.12 | Replaced a note to partial reconfiguration feature. Note: The partial reconfiguration feature is available for Cyclone V E, GX, SE, and SX devices with the "SC" suffix in the part number. For device availability and ordering, contact your local Altera sales representatives. Updated logic elements (LE) (K) for the following devices: Cyclone V E A7: Updated from 149.5 to 150 Cyclone V GX C3: Updated from 35.5 to 36 Cyclone V GX C7: Updated from 149.7 to 150 Cyclone V GT D7: Updated from 149.5 to 150 Updated MLAB (Kb) in Maximum Resource Counts for Cyclone V GX Devices table as follows: Cyclone V GX C3: Updated from 291 to 182 Cyclone V GX C4: Updated from 678 to 424 Cyclone V GX C5: Updated from 678 to 424 Cyclone V GX C7: Updated from 1,338 to 836 Cyclone V GX C9: Updated from 2,748 to 1,717 | | | 1 | continued | | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated HPS I/O for U484 (19 mm) in Table 11 with '151' for A2, A4, A5 and A6.</li> <li>Updated Memory (Kb) for Maximum Resource Counts for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Updated FPGA PLL for Maximum Resource Counts for Cyclone V SE A2, SX C2, devices.</li> <li>Removed '36 x 36' from the Variable-Precision DSP Block.</li> <li>Updated Variable-precision DSP Blocks and 18 x 18 Multiplier for Maximum Resource Counts for Cyclone V SX C4 device.</li> <li>Updated the HPS I/O counts for Cyclone V SE, SX, and ST devices.</li> <li>Updated Figure 7 which shows the I/O vertical migration table.</li> <li>Updated Table 17 for Cyclone V SX C4 device.</li> <li>Updated Embedded Memory Capacity and Distribution table for Cyclone V SE A4 and A6, SX C4 and C6, ST D6 devices.</li> <li>Removed 'Counter reconfiguration' from the PLL Features.</li> <li>Updated Low-Power Serial Transceivers by replacing 5 Gbps with 6.144 Gbps.</li> <li>Removed 'Distributed Memory' symbol.</li> <li>Updated the Capability in Table 22 of Backplane support to '6.144 Gbps'.</li> <li>Updated the PCS Support in Table 23 from 5 Gbps to '6 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of 3 Gbps and 6 Gbps Basic to '6.144 Gbps'.</li> <li>Updated the Data Rates (Gbps) in Table 23 of CPRI 4.1 to '6.144 Gbps'.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.</li> </ul> | | December 2012 | 2012.12.28 | <ul> <li>Updated the pin counts for the MBGA packages.</li> <li>Updated the GPIO and transceiver counts for the MBGA packages.</li> <li>Updated the GPIO counts for the U484 package of the Cyclone V E A9, GX C9, and GT D9 devices.</li> <li>Updated the vertical migration table for vertical migration of the U484 packages.</li> <li>Updated the MLAB supported programmable widths at 32 bits depth.</li> </ul> | | November 2012 | 2012.11.19 | <ul> <li>Added new MBGA packages and additional U484 packages for Cyclone V E, GX, and GT.</li> <li>Added ordering code for five-transceiver devices for Cyclone V GT and ST.</li> <li>Updated the vertical migration table to add MBGA packages.</li> <li>Added performance information for HPS memory controller.</li> <li>Removed DDR3U support.</li> <li>Updated Cyclone V ST speed grade information.</li> <li>Added information on maximum transceiver channel usage restrictions for PCI Gen2 and CPRI at 4.9152 Gbps transmit jitter compliance.</li> <li>Added note on the differences between GPIO reported in Overview with User I/O numbers shown in the Quartus II software.</li> <li>Updated template.</li> </ul> | | July 2012 | 2.1 | Added support for PCIe Gen2 x4 lane configuration (PCIe-compatible) | | June 2012 | 2.0 | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory Configurations" sections.</li> <li>Added Table 1, Table 3, Table 16, Table 19, and Table 20.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9, Table 10, Table 11, Table 12, Table 13, Table 14, Table 17, and Table 18.</li> </ul> | ## CV-51001 | 2018.05.07 | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, and Figure 10.</li> <li>Updated the "FPGA Configuration and Processor Booting" and "Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul> | | February 2012 | 1.2 | <ul> <li>Updated Table 1-2, Table 1-3, and Table 1-6.</li> <li>Updated "Cyclone V Family Plan" on page 1-4 and "Clock Networks and PLL Clock Sources" on page 1-15.</li> <li>Updated Figure 1-1 and Figure 1-6.</li> </ul> | | November 2011 | 1.1 | <ul> <li>Updated Table 1-1, Table 1-2, Table 1-3, Table 1-4, Table 1-5, and Table 1-6.</li> <li>Updated Figure 1-4, Figure 1-5, Figure 1-6, Figure 1-7, and Figure 1-8.</li> <li>Updated "System Peripherals" on page 1-18, "HPS-FPGA AXI Bridges" on page 1-19, "HPS SDRAM Controller Subsystem" on page 1-19, "FPGA Configuration and Processor Booting" on page 1-19, and "Hardware and Software Development" on page 1-20.</li> <li>Minor text edits.</li> </ul> | | October 2011 | 1.0 | Initial release. |