



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E-XF

| Product Status             | Active                                                       |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | HC08                                                         |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 8MHz                                                         |
| Connectivity               | -                                                            |
| Peripherals                | LVD, POR, PWM                                                |
| Number of I/O              | 5                                                            |
| Program Memory Size        | 1.5KB (1.5K x 8)                                             |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | -                                                            |
| RAM Size                   | 128 x 8                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                  |
| Data Converters            | A/D 4x8b                                                     |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                            |
| Mounting Type              | Through Hole                                                 |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                       |
| Supplier Device Package    | 8-PDIP                                                       |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc68hc908qt2cpe |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MC68HC908QY4 MC68HC908QT4 MC68HC908QY2 MC68HC908QT2 MC68HC908QY1 MC68HC908QT1

**Data Sheet** 

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. This product incorporates SuperFlash® technology licensed from SST.

© Freescale Semiconductor, Inc., 2005–2010. All rights reserved.



#### General Description

- On-chip in-application programmable FLASH memory (with internal program/erase voltage generation)
  - MC68HC908QY4 and MC68HC908QT4 4096 bytes
  - MC68HC908QY2, MC68HC908QY1, MC68HC908QT2, and MC68HC908QT1 1536 bytes
  - 128 bytes of on-chip random-access memory (RAM)
- 2-channel, 16-bit timer interface module (TIM)
- 4-channel, 8-bit analog-to-digital converter (ADC) on MC68HC908QY2, MC68HC908QY4, MC68HC908QT2, and MC68HC908QT4
- 5 or 13 bidirectional input/output (I/O) lines and one input only:
  - Six shared with keyboard interrupt function and ADC
  - Two shared with timer channels
  - One shared with external interrupt (IRQ)
  - Eight extra I/O lines on 16-pin package only
  - High current sink/source capability on all port pins
  - Selectable pullups on all ports, selectable on an individual bit basis
  - Three-state ability on all port pins
- 6-bit keyboard interrupt with wakeup feature (KBI)
- Low-voltage inhibit (LVI) module features:
  - Software selectable trip point in CONFIG register
- System protection features:
  - Computer operating properly (COP) watchdog
  - Low-voltage detection with reset
  - Illegal opcode detection with reset
  - Illegal address detection with reset
- External asynchronous interrupt pin with internal pullup (IRQ) shared with general-purpose input pin
- Master asynchronous reset pin (RST) shared with general-purpose input/output (I/O) pin
- Power-on reset
- Internal pullups on IRQ and RST to reduce external components
- Memory mapped I/O registers
- Power saving stop and wait modes
- MC68HC908QY4, MC68HC908QY2, and MC68HC908QY1 are available in these packages:
  - 16-pin plastic dual in-line package (PDIP)
  - 16-pin small outline integrated circuit (SOIC) package
  - 16-pin thin shrink small outline package (TSSOP)
- MC68HC908QT4, MC68HC908QT2, and MC68HC908QT1 are available in these packages:
  - 8-pin PDIP
  - 8-pin SOIC
  - 8-pin dual flat no lead (DFN) package



Memory

#### **ERASE** — Erase Control Bit

This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Erase operation selected
- 0 = Erase operation unselected

#### PGM — Program Control Bit

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Program operation selected
- 0 = Program operation unselected

### 2.6.2 FLASH Page Erase Operation

Use the following procedure to erase a page of FLASH memory. A page consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80, or \$XXC0. The 48-byte user interrupt vectors area also forms a page. Any FLASH memory page can be erased alone.

- 1. Set the ERASE bit and clear the MASS bit in the FLASH control register.
- 2. Read the FLASH block protect register.
- 3. Write any data to any FLASH location within the address range of the block to be erased.
- 4. Wait for a time,  $t_{NVS}$  (minimum 10  $\mu$ s).
- 5. Set the HVEN bit.
- 6. Wait for a time, t<sub>Erase</sub> (minimum 1 ms or 4 ms).
- 7. Clear the ERASE bit.
- 8. Wait for a time,  $t_{NVH}$  (minimum 5  $\mu$ s).
- 9. Clear the HVEN bit.
- 10. After time,  $t_{RCV}$  (typical 1  $\mu$ s), the memory can be accessed in read mode again.

#### NOTE

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.

#### CAUTION

A page erase of the vector page will erase the internal oscillator trim values at \$FFC0 and \$FFC1.

In applications that require more than 1000 program/erase cycles, use the 4 ms page erase specification to get improved long-term reliability. Any application can use this 4 ms page erase specification. However, in applications where a FLASH location will be erased and reprogrammed less than 1000 times, and speed is important, use the 1 ms page erase specification to get a shorter cycle time.



#### FLASH Memory (FLASH)







**Functional Description** 







Computer Operating Properly (COP)



**Central Processor Unit (CPU)** 

## 7.7 Instruction Set Summary

Table 7-1 provides a summary of the M68HC08 instruction set.

| Sourco                                                                                         |                                                         |                                                                     |   |   | Eff | ec | t<br>P |   | SSS                                                                                                      | de                                               | and                                                         | S                               |
|------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------|---|---|-----|----|--------|---|----------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------|---------------------------------|
| Form                                                                                           | Operation                                               | Description                                                         | v | ы |     |    | 7      | c | ddre<br>ode                                                                                              | bco                                              | pera                                                        | ycle                            |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry                                          | A ← (A) + (M) + (C)                                                 | ţ | ţ | -   | ţ  | ţ      | ¢ | ¥≦<br>IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                                | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | O     ii     dd     hh II     ee ff     ff     ff     ee ff | <b>O</b> 23443245               |
| ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,SP<br>ADD opr,SP           | Add without Carry                                       | A ← (A) + (M)                                                       | ţ | ţ | _   | ţ  | ţ      | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                                      | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff                   | 2<br>3<br>4<br>3<br>2<br>4<br>5 |
| AIS #opr                                                                                       | Add Immediate Value (Signed) to SP                      | $SP \leftarrow (SP) + (16 \ \ M)$                                   | - | - | -   | -  | -      | - | IMM                                                                                                      | A7                                               | ii                                                          | 2                               |
| AIX #opr                                                                                       | Add Immediate Value (Signed) to H:X                     | $H:X \leftarrow (H:X) + (16 \ \mbox{M})$                            | - | - | -   | -  | -      | - | IMM                                                                                                      | AF                                               | ii                                                          | 2                               |
| AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND                                             | A ← (A) & (M)                                                       | 0 | - | _   | ţ  | ţ      | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                                      | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff             | 2 3 4 4 3 2 4 5                 |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL ,X<br>ASL opr,SP                         | Arithmetic Shift Left<br>(Same as LSL)                  | C ← 0 b7 b0                                                         | ţ | _ | _   | ţ  | ţ      | ţ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                                    | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                                              | 4<br>1<br>4<br>3<br>5           |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                                | Arithmetic Shift Right                                  |                                                                     | ţ | _ | _   | ţ  | ţ      | ţ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                                    | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                                              | 4<br>1<br>4<br>3<br>5           |
| BCC rel                                                                                        | Branch if Carry Bit Clear                               | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$                            | — | — | —   | -  | -      | - | REL                                                                                                      | 24                                               | rr                                                          | 3                               |
| BCLR n, opr                                                                                    | Clear Bit n in M                                        | Mn ← 0                                                              | _ | _ | _   | _  | _      | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F     | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd          | 4<br>4<br>4<br>4<br>4<br>4<br>4 |
| BCS rel                                                                                        | Branch if Carry Bit Set (Same as BLO)                   | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 1$                   | - | - | -   | -  | -      | - | REL                                                                                                      | 25                                               | rr                                                          | 3                               |
| BEQ rel                                                                                        | Branch if Equal                                         | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) = 1$                   | - | - | -   | -  | _      | - | REL                                                                                                      | 27                                               | rr                                                          | 3                               |
| BGE opr                                                                                        | Branch if Greater Than or Equal To<br>(Signed Operands) | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N \oplus V) = 0$          | _ | - | _   | -  | -      | - | REL                                                                                                      | 90                                               | rr                                                          | 3                               |
| BGT opr                                                                                        | Branch if Greater Than (Signed<br>Operands)             | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) \mid (N \oplus V) = 0$ | - | - | -   | -  | -      | - | REL                                                                                                      | 92                                               | rr                                                          | 3                               |
| BHCC rel                                                                                       | Branch if Half Carry Bit Clear                          | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (H) = 0$                   | - | - | -   | -  | _      | _ | REL                                                                                                      | 28                                               | rr                                                          | 3                               |
| BHCS rel                                                                                       | Branch if Half Carry Bit Set                            | $PC \leftarrow (PC) + 2 + rel? (H) = 1$                             | - | - | -   | -  | -      | - | REL                                                                                                      | 29                                               | rr                                                          | 3                               |
| BHI <i>rel</i>                                                                                 | Branch if Higher                                        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) \mid (Z) = 0$          | — | - | -   | -  | -      | — | REL                                                                                                      | 22                                               | rr                                                          | 3                               |

### Table 7-1. Instruction Set Summary (Sheet 1 of 6)



# Chapter 8 External Interrupt (IRQ)

## 8.1 Introduction

The IRQ pin (external interrupt), shared with PTA2 (general purpose input) and keyboard interrupt (KBI), provides a maskable interrupt input

## 8.2 Features

Features of the IRQ module include the following:

- External interrupt pin, IRQ
- IRQ interrupt control bits
- Programmable edge-only or edge and level interrupt sensitivity
- Automatic interrupt acknowledge
- Selectable internal pullup resistor

## 8.3 Functional Description

IRQ pin functionality is enabled by setting configuration register 2 (CONFIG2) IRQEN bit accordingly. A zero disables the IRQ function and PTA2 will assume the other shared functionalities. A one enables the IRQ function.

A low level applied to the external interrupt request (IRQ) pin can latch a CPU interrupt request. Figure 8-2 shows the structure of the IRQ module.

Interrupt signals on the IRQ pin are latched into the IRQ latch. The IRQ latch remains set until one of the following actions occurs:

- IRQ vector fetch An IRQ vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ latch.
- Software clear Software can clear the IRQ latch by writing a 1 to the ACK bit in the interrupt status and control register (INTSCR).
- Reset A reset automatically clears the IRQ latch.

The external interrupt pin is falling-edge-triggered out of reset and is software-configurable to be either falling-edge or falling-edge and low-level triggered. The MODE bit in INTSCR controls the triggering sensitivity of the IRQ pin.

#### **Oscillator Module (OSC)**



ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

### Figure 11-1. Block Diagram Highlighting OSC Block and Pins

### 11.3.1 Internal Oscillator

The internal oscillator circuit is designed for use with no external components to provide a clock source with tolerance less than  $\pm 25\%$  untrimmed. An 8-bit trimming register allows adjustment to a tolerance of less than  $\pm 5\%$ .

The internal oscillator will generate a clock of 12.8 MHz typical (INTCLK) resulting in a bus speed (internal clock  $\div$  4) of 3.2 MHz. 3.2 MHz came from the maximum bus speed guaranteed at 3 V which is 4 MHz.Since the internal oscillator will have a ±25% tolerance (pre-trim), then the +25% case should not allow a frequency higher than 4 MHz:

3.2 MHz + 25% = 4 MHz

Figure 11-3 shows how BUSCLKX4 is derived from INTCLK and, like the RC oscillator, OSC2 can output BUSCLKX4 by setting OSC2EN in PTAPUE register. See Chapter 12 Input/Output Ports (PORTS)



#### 11.3.1.1 Internal Oscillator Trimming

The 8-bit trimming register, OSCTRIM, allows a clock period adjust of +127 and -128 steps. Increasing OSCTRIM value increases the clock period. Trimming allows the internal clock frequency to be set to 12.8 MHz  $\pm$  5%.

All devices are factory programmed with trim values in reserved FLASH memory locations \$FFC0 and \$FFC1. The trim value is not automatically loaded into the OSCTRIM register. User software must copy the trim value from \$FFC0 or \$FFC1 into OSCTRIM if needed. The factory trim value provides the accuracy required for communication using forced monitor mode. Some production programmers erase the factory trim values, so confirm with your programmer vendor that the trim values at \$FFC0 and \$FFC1 are preserved, or are re-trimmed. Trimming the device in the user application board will provide the most accurate trim value.

#### 11.3.1.2 Internal to External Clock Switching

When external clock source (external OSC, RC, or XTAL) is desired, the user must perform the following steps:

- 1. For external crystal circuits only, OSCOPT[1:0] = 1:1: To help precharge an external crystal oscillator, set PTA4 (OSC2) as an output and drive high for several cycles. This may help the crystal circuit start more robustly.
- Set CONFIG2 bits OSCOPT[1:0] according to . The oscillator module control logic will then set OSC1 as an external clock input and, if the external crystal option is selected, OSC2 will also be set as the clock output.
- 3. Create a software delay to wait the stabilization time needed for the selected clock source (crystal, resonator, RC) as recommended by the component manufacturer. A good rule of thumb for crystal oscillators is to wait 4096 cycles of the crystal frequency, i.e., for a 4-MHz crystal, wait approximately 1 msec.
- 4. After the manufacturer's recommended delay has elapsed, the ECGON bit in the OSC status register (OSCSTAT) needs to be set by the user software.
- 5. After ECGON set is detected, the OSC module checks for oscillator activity by waiting two external clock rising edges.
- 6. The OSC module then switches to the external clock. Logic provides a glitch free transition.
- 7. The OSC module first sets the ECGST bit in the OSCSTAT register and then stops the internal oscillator.

#### NOTE

Once transition to the external clock is done, the internal oscillator will only be reactivated with reset. No post-switch clock monitor feature is implemented (clock does not switch back to internal if external clock dies).

#### 11.3.2 External Oscillator

The external clock option is designed for use when a clock signal is available in the application to provide a clock source to the microcontroller. The OSC1 pin is enabled as an input by the oscillator module. The clock signal is used directly to create BUSCLKX4 and also divided by two to create BUSCLKX2.

In this configuration, the OSC2 pin cannot output BUSCLKX4.So the OSC2EN bit in the port A pullup enable register will be clear to enable PTA4 I/O functions on the pin



### 13.5.2 SIM Counter During Stop Mode Recovery

The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the configuration register 1 (CONFIG1). If the SSREC bit is a 1, then the stop recovery is reduced from the normal delay of 4096 BUSCLKX4 cycles down to 32 BUSCLKX4 cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared in the configuration register 1 (CONFIG1).

#### 13.5.3 SIM Counter and Reset States

External reset has no effect on the SIM counter (see 13.7.2 Stop Mode for details.) The SIM counter is free-running after all reset states. See 13.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences.

## **13.6 Exception Control**

Normal sequential program execution can be changed in three different ways:

- 1. Interrupts
  - a. Maskable hardware CPU interrupts
  - b. Non-maskable software interrupt instruction (SWI)
- 2. Reset
- 3. Break interrupts

#### 13.6.1 Interrupts

An interrupt temporarily changes the sequence of program execution to respond to a particular event. Figure 13-7 flow charts the handling of system interrupts.

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared).

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 13-8 shows interrupt entry timing. Figure 13-9 shows interrupt recovery timing.



System Integration Module (SIM)



Figure 13-7. Interrupt Processing





control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

#### NOTE

In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.

### 14.4.4 Pulse Width Modulation (PWM)

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal

As Figure 14-3 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1 (ELSxA = 0). Program the TIM to set the pin if the state of the PWM pulse is logic 0 (ELSxA = 1).

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is 000. See 14.9.1 TIM Status and Control Register.

The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%.



Figure 14-3. PWM Period and Pulse Width



#### **15.3.1 Functional Description**

Figure 15-9 shows a simplified diagram of monitor mode entry.

The monitor module receives and executes commands from a host computer. Figure 15-10, Figure 15-11, and Figure 15-12 show example circuits used to enter monitor mode and communicate with a host computer via a standard RS-232 interface.



Figure 15-9. Simplified Monitor Mode Entry Flowchart



**Electrical Specifications** 

## 16.12 3-V Oscillator Characteristics

| Characteristic                                                                                                                                                                               | Symbol              | Min | Тур                | Max    | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|--------------------|--------|------|
| Internal oscillator frequency <sup>(1)</sup>                                                                                                                                                 | f <sub>INTCLK</sub> | —   | 12.8               |        | MHz  |
| Deviation from trimmed Internal oscillator $^{(2)(3)}$<br>12.8 MHz, fixed voltage, fixed temp<br>12.8 MHz, V <sub>DD</sub> ± 10%, 0 to 70°C<br>12.8 MHz, V <sub>DD</sub> ± 10%, -40 to 125°C | ACC <sub>INT</sub>  |     | ±0.4<br>±2<br>—    | <br>±5 | %    |
| Crystal frequency, XTALCLK <sup>(1)</sup>                                                                                                                                                    | foscxclk            | 1   |                    | 16     | MHz  |
| External RC oscillator frequency, RCCLK (1)                                                                                                                                                  | f <sub>RCCLK</sub>  | 2   | _                  | 10     | MHz  |
| External clock reference frequency <sup>(1) (4)</sup>                                                                                                                                        | foscxclk            | dc  |                    | 16     | MHz  |
| Crystal load capacitance <sup>(5)</sup>                                                                                                                                                      | CL                  | —   | 20                 |        | pF   |
| Crystal fixed capacitance <sup>(3)</sup>                                                                                                                                                     | C <sub>1</sub>      | —   | 2 x C <sub>L</sub> |        | —    |
| Crystal tuning capacitance <sup>(3)</sup>                                                                                                                                                    | C <sub>2</sub>      | —   | 2 x C <sub>L</sub> | —      | —    |
| Feedback bias resistor                                                                                                                                                                       | R <sub>B</sub>      | 0.5 | 1                  | 10     | MΩ   |
| RC oscillator external resistor                                                                                                                                                              | R <sub>EXT</sub>    | S   | ee Figure 16-      | 8      | —    |
| Crystal series damping resistor<br>$f_{OSCXCLK} = 1 \text{ MHz}$<br>$f_{OSCXCLK} = 4 \text{ MHz}$<br>$f_{OSCXCLK} = > 8 \text{ MHz}$                                                         | R <sub>S</sub>      |     | 10<br>5<br>0       |        | kΩ   |

Bus frequency, f<sub>OP</sub>, is oscillator frequency divided by 4.
 Deviation values assumes trimming @25•C and midpoint of voltage range.
 Values are based on characterization results, not tested in production.

4. No more than 10% duty cycle deviation from 50%

5. Consult crystal vendor data sheet



Figure 16-8. RC versus Frequency (3 Volts @ 25•C)



**Electrical Specifications** 











|                                                                                                                                                                                                   | MECHANICAL OUTLINES       | DOCUMENT NO: 98ASB42567B |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|
| Treescale     somiconductor     or FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.                                                                                                             | DICTIONARY                | PAGE: 751G               |
| ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED<br>VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED<br>COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: E                   |

#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 4. THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 5. THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- 6. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| TITLE:                     | CASE NUMBER: 751G-05             |
|----------------------------|----------------------------------|
| 16LD SOIC W/B, 1.27 PIICH, | STANDARD: JEDEC MS-013AA         |
|                            | PACKAGE CODE: 2003 SHEET: 2 OF 3 |

|                                                                                                                                                                                                 | MECHANICAL DUTLINES                           |                                                | DOCUME             | NT ND: 98ASH70247A      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------|--------------------|-------------------------|
| © EPEFSCALE SEMICINALIZATION NO. ALL DIGHTS DESERVED                                                                                                                                            | DICTI                                         | INARY                                          | PAGE:              | 948F                    |
| LECTRINIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED<br>DIRCTLY FROM THE DOCUMENT CONTROL REPOSITORY. PRINTED<br>(FRSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED<br>COPY" IN RED. | DO NOT SCALE                                  | THIS DRAWING                                   | REV:               | В                       |
| NOTES :                                                                                                                                                                                         |                                               |                                                |                    |                         |
| 1. CONTROLLING DIMENSI                                                                                                                                                                          | ON: MILLIMETE                                 | R                                              |                    |                         |
| 2. DIMENSIONS AND TOLE                                                                                                                                                                          | RANCES PER AN                                 | NSI Y14.5M-19                                  | 82.                |                         |
| DIMENSION DOES NOT<br>BURRS. MOLD FLASH C                                                                                                                                                       | INCLUDE MOLD<br>NR GATE BURRS                 | FLASH, PROTRI<br>SHALL NOT EX                  | JSIONS<br>CEED 0   | OR GATE<br>15 PER SIDE. |
| DIMENSION DOES NOT<br>INTERLEAD FLASH OR                                                                                                                                                        | INCLUDE INTER<br>PROTRUSION SH                | RLEAD FLASH O<br>IALL NOT EXCEI                | r prote<br>Ed 0.25 | RUSION.<br>5 PER SIDE.  |
| 5 DIMENSION DOES NOT<br>DAMBAR PROTRUSION S<br>THE DIMENSION AT MA                                                                                                                              | INCLUDE DAMB<br>HALL BE 0.08<br>AXIMUM MATERI | AR PROTRUSION<br>TOTAL IN EXC<br>AL CONDITION. | N. ALLO<br>ESS OF  | DWABLE                  |
| 6. TERMINAL NUMBERS AR                                                                                                                                                                          | RE SHOWN FOR F                                | REFERENCE ONL                                  | Υ.                 |                         |
| $\overline{2}$ dimensions are to b                                                                                                                                                              | e determined                                  | AT DATUM PLAN                                  | NE -W-             | ].                      |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
|                                                                                                                                                                                                 |                                               |                                                |                    |                         |
| ITLE:                                                                                                                                                                                           |                                               | CASE NUMBER: S                                 | 948F-01            |                         |
| ITLE:                                                                                                                                                                                           | 0.65MM                                        | CASE NUMBER: S<br>Standard: Jede               | 948F-01            |                         |

