



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | HC08                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 8MHz                                                                    |
| Connectivity               | -                                                                       |
| Peripherals                | LVD, POR, PWM                                                           |
| Number of I/O              | 5                                                                       |
| Program Memory Size        | 4KB (4K x 8)                                                            |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 128 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                             |
| Data Converters            | A/D 4x8b                                                                |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Through Hole                                                            |
| Package / Case             | 8-DIP (0.300", 7.62mm)                                                  |
| Supplier Device Package    | 8-PDIP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68hc908qt4cpe |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MC68HC908QY4 MC68HC908QT4 MC68HC908QY2 MC68HC908QT2 MC68HC908QY1 MC68HC908QT1

**Data Sheet** 

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. This product incorporates SuperFlash® technology licensed from SST.

© Freescale Semiconductor, Inc., 2005–2010. All rights reserved.



**Revision History** 

# **Revision History (Sheet 3 of 3)**

| Date              | Revision<br>Level                                            | Description                                                                                                                                     | Page<br>Number(s) |  |
|-------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--|
|                   |                                                              | Reformatted to meet current documentation standards                                                                                             | Throughout        |  |
|                   |                                                              | 6.3.1 BUSCLKX4 — Clarified description of BUSCLKX4                                                                                              | 58                |  |
|                   |                                                              | Chapter 7 Central Processor Unit (CPU) — In 7.7 Instruction Set Summary:<br>Reworked definitions for STOP instruction<br>Added WAIT instruction | 70<br>71          |  |
| November,<br>2004 | 4.0                                                          | 13.8.1 SIM Reset Status Register — Clarified SRSR flag setting                                                                                  | 117               |  |
| 2001              |                                                              | 14.9.1 TIM Status and Control Register — Added information to TSTOP note                                                                        | 127               |  |
|                   |                                                              | 16.8 5-V Oscillator Characteristics — Added values for deviation from trimmed inernal oscillator                                                | 155               |  |
|                   |                                                              | 16.12 3-V Oscillator Characteristics — Added values for deviation from trimmed inernal oscillator                                               | 158               |  |
|                   |                                                              | Figure 5-2. Configuration Register 1 (CONFIG1) — Clarified bit definitions for COPRS.                                                           | 54                |  |
| July,             | 5.0                                                          | Chapter 8 External Interrupt (IRQ) — Reworked for clarification.                                                                                | 73                |  |
| 2005              | 5.0                                                          | 11.3.4 RC Oscillator — Improved RC oscillator wording.                                                                                          | 93                |  |
|                   |                                                              | 12.1 Introduction — Added note pertaining to non-bonded port pins.                                                                              | 97                |  |
|                   |                                                              | 17.3 Package Dimensions — Updated package information.                                                                                          | 165               |  |
| March,<br>2010    | 6.0 U U Jarity Internal oscillator trim redister information |                                                                                                                                                 |                   |  |



### **Table of Contents**

| 13.8   | SIM Registers               | 116 |
|--------|-----------------------------|-----|
|        | SIM Reset Status Register   |     |
| 13.8.2 | Break Flag Control Register | 118 |

# Chapter 14 Timer Interface Module (TIM)

| 14.1    | Introduction                                    | 119 |
|---------|-------------------------------------------------|-----|
| 14.2    | Features 1                                      | 119 |
| 14.3    | Pin Name Conventions 1                          | 119 |
| 14.4    | Functional Description 1                        | 121 |
| 14.4.1  | TIM Counter Prescaler 1                         |     |
| 14.4.2  | Input Capture                                   |     |
| 14.4.3  | Output Compare                                  |     |
| 14.4.3. |                                                 |     |
| 14.4.3. |                                                 |     |
| 14.4.4  | Pulse Width Modulation (PWM) 1                  |     |
| 14.4.4. |                                                 |     |
| 14.4.4. | · · · · · · · · · · · · · · · · ·               |     |
| 14.4.4. | 3 PWM Initialization 1                          | 125 |
| 14.5    | Interrupts 1                                    | 125 |
| 14.6    | Wait Mode 1                                     | 126 |
| 14.7    | TIM During Break Interrupts 1                   | 126 |
| 14.8    | Input/Output Signals 1                          | 126 |
| 14.8.1  | TIM Clock Pin (PTA2/TCLK) 1                     | 126 |
| 14.8.2  | TIM Channel I/O Pins (PTA0/TCH0 and PTA1/TCH1)1 | 126 |
| 14.9    | Input/Output Registers 1                        | 126 |
| 14.9.1  | TIM Status and Control Register 1               | 127 |
| 14.9.2  | TIM Counter Registers 1                         | 128 |
| 14.9.3  | TIM Counter Modulo Registers 1                  | 129 |
| 14.9.4  | TIM Channel Status and Control Registers 1      |     |
| 14.9.5  | TIM Channel Registers 1                         | 132 |
|         |                                                 |     |

# Chapter 15 Development Support

| 15.1    | Introduction                                 | 3 |
|---------|----------------------------------------------|---|
| 15.2    | Break Module (BRK) 13                        | 3 |
| 15.2.1  | Functional Description                       | 3 |
| 15.2.1. | 1 Flag Protection During Break Interrupts 13 | 5 |
| 15.2.1. | 2 TIM During Break Interrupts 13             | 5 |
| 15.2.1. | 3 COP During Break Interrupts 13             | 5 |
| 15.2.2  | Break Module Registers                       | 5 |
| 15.2.2. | 1 Break Status and Control Register 13       | 6 |
| 15.2.2. | 2 Break Address Registers 13                 | 6 |
| 15.2.2. | 3 Break Auxiliary Register 13                | 7 |
| 15.2.2. | 4 Break Status Register                      | 7 |
| 15.2.2. | 5 Break Flag Control Register 13             | 8 |
| 15.2.3  | Low-Power Modes                              | 8 |

### **General Description**



RST, IRQ: Pins have internal (about 30K Ohms) pull up

PTA[0:5]: High current sink and source capability

PTA[0:5]: Pins have programmable keyboard interrupt and pull up

PTB[0:7]: Not available on 8-pin devices – MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 (see note in 12.1 Introduction)

ADC: Not available on the MC68HC908QY1 and MC68HC908QT1

## Figure 1-1. Block Diagram



# Chapter 2 Memory

# 2.1 Introduction

The central processor unit (CPU08) can address 64 Kbytes of memory space. The memory map, shown in Figure 2-1, includes:

- 4096 bytes of user FLASH for MC68HC908QT4 and MC68HC908QY4
- 1536 bytes of user FLASH for MC68HC908QT2, MC68HC908QT1, MC68HC908QY2, and MC68HC908QY1
- 128 bytes of random access memory (RAM)
- 48 bytes of user-defined vectors, located in FLASH
- 416 bytes of monitor read-only memory (ROM)
- 1536 bytes of FLASH program and erase routines, located in ROM

# 2.2 Unimplemented Memory Locations

Accessing an unimplemented location can have unpredictable effects on MCU operation. In Figure 2-1 and in register figures in this document, unimplemented locations are shaded.

# 2.3 Reserved Memory Locations

Accessing a reserved location can have unpredictable effects on MCU operation. In Figure 2-1 and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R.

NP

### Memory

| Addr.                 | Register Name                                        |                  | Bit 7    | 6                                 | 5       | 4                       | 3                | 2        | 1           | Bit 0            |
|-----------------------|------------------------------------------------------|------------------|----------|-----------------------------------|---------|-------------------------|------------------|----------|-------------|------------------|
| \$0006                | Unimplemented                                        |                  |          |                                   |         |                         |                  |          |             |                  |
| ↓<br>\$000A           |                                                      |                  |          |                                   |         |                         |                  |          |             |                  |
| 4000A                 | Unimplemented                                        |                  |          |                                   |         |                         |                  |          |             |                  |
| \$000B                | Port A Input Pullup Enable<br>Register (PTAPUE)      | Read:<br>Write:  | OSC2EN   | 0                                 | PTAPUE5 | PTAPUE4                 | PTAPUE3          | PTAPUE2  | PTAPUE1     | PTAPUE0          |
|                       | See page 99.                                         | Reset:           | 0        | 0                                 | 0       | 0                       | 0                | 0        | 0           | 0                |
| \$000C                | Port B Input Pullup Enable<br>Register (PTBPUE)      | Read:<br>Write:  | PTBPUE7  | PTBPUE6                           | PTBPUE5 | PTBPUE4                 | PTBPUE3          | PTBPUE2  | PTBPUE1     | PTBPUE0          |
|                       | See page 102.                                        | Reset:           | 0        | 0                                 | 0       | 0                       | 0                | 0        | 0           | 0                |
| \$000D<br>↓<br>\$0019 | Unimplemented                                        |                  |          |                                   |         |                         |                  |          |             |                  |
|                       | Keykeerd Otatus and                                  | Read:            | 0        | 0                                 | 0       | 0                       | KEYF             | 0        |             |                  |
| \$001A                | Keyboard Status and<br>Control Register (KBSCR)      | Write:           | •        | Ŭ                                 | Ŭ       | Ŭ                       | ILE II           | ACKK     | IMASKK      | MODEK            |
| ,                     | See page 83.                                         | Reset:           | 0        | 0                                 | 0       | 0                       | 0                | 0        | 0           | 0                |
| \$001B                | Keyboard Interrupt<br>Enable Register (KBIER)        | Read:<br>Write:  | 0        | AWUIE                             | KBIE5   | KBIE4                   | KBIE3            | KBIE2    | KBIE1       | KBIE0            |
|                       | See page 84.                                         | Reset:           | 0        | 0                                 | 0       | 0                       | 0                | 0        | 0           | 0                |
| \$001C                | Unimplemented                                        |                  |          |                                   |         |                         |                  |          |             |                  |
|                       |                                                      | 1                |          | -                                 | -       | -                       |                  |          |             | 1                |
| ¢001D                 | IRQ Status and Control                               | Read:            | 0        | 0                                 | 0       | 0                       | IRQF             | 0<br>ACK | IMASK       | MODE             |
| \$001D                | Register (INTSCR)<br>See page 77.                    | Write:<br>Reset: | 0        | 0                                 | 0       | 0                       | 0                | ACK<br>0 | 0           | 0                |
| \$001E                | Configuration Register 2<br>(CONFIG2) <sup>(1)</sup> | Read:<br>Write:  | IRQPUD   | IRQEN                             | R       | OSCOPT1                 | OSCOPT0          | R        | R           | RSTEN            |
| \$001E                | See page 53.                                         | Reset:           | 0        | 0                                 | 0       | 0                       | 0                | 0        | 0           | 0 <sup>(2)</sup> |
|                       |                                                      |                  |          | writable regis<br>eset to 0 by a  |         | reset.<br>et (POR) only | <b>.</b>         |          |             |                  |
| \$001F                | Configuration Register 1<br>(CONFIG1) <sup>(1)</sup> | Read:<br>Write:  | COPRS    | LVISTOP                           | LVIRSTD | LVIPWRD                 | LVI5OR3          | SSREC    | STOP        | COPD             |
|                       | See page 54.                                         | Reset:           | 0        | 0                                 | 0       | 0                       | 0 <sup>(2)</sup> | 0        | 0           | 0                |
|                       |                                                      |                  |          | writable regis<br>reset to 0 by a |         | reset.<br>eset (POR) on | ly.              |          |             |                  |
| \$0020                | TIM Status and Control<br>Register (TSC)             | Read:<br>Write:  | TOF<br>0 | TOIE                              | TSTOP   | 0<br>TRST               | 0                | PS2      | PS1         | PS0              |
|                       | See page 127.                                        | Reset:           | 0        | 0                                 | 1       | 0                       | 0                | 0        | 0           | 0                |
|                       | TIM Counter Register High                            | Read:            | Bit 15   | Bit 14                            | Bit 13  | Bit 12                  | Bit 11           | Bit 10   | Bit 9       | Bit 8            |
| \$0021                | (TCNTH)<br>See page 128.                             | Write:           |          |                                   |         |                         |                  |          |             |                  |
|                       | 000 paye 120.                                        | Reset:           | 0        | 0<br>Linimalam                    | 0       | 0                       | 0<br>Decented    | 0        | 0<br>Factor | 0                |
|                       |                                                      |                  |          | = Unimplem                        | lentea  | R                       | = Reserved       | U = Unaf | lected      |                  |

Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 5)

NP

### Memory

| Addr.                 | Register Name                              |                 | Bit 7        | 6            | 5          | 4           | 3              | 2        | 1                  | Bit 0 |
|-----------------------|--------------------------------------------|-----------------|--------------|--------------|------------|-------------|----------------|----------|--------------------|-------|
| \$0039<br>↓<br>\$003B | Unimplemented                              |                 |              |              |            |             |                |          |                    |       |
|                       |                                            |                 |              |              |            |             |                |          |                    |       |
| \$003C                | ADC Status and Control<br>Register (ADSCR) | Read:<br>Write: | COCO<br>R    | AIEN         | ADCO       | CH4         | СНЗ            | CH2      | CH1                | CH0   |
|                       | See page 45.                               | Reset:          | 0            | 0            | 0          | 1           | 1              | 1        | 1                  | 1     |
| \$003D                | Unimplemented                              |                 |              |              |            |             |                |          |                    |       |
|                       |                                            |                 |              | 1            | 1          | 1           | 1              |          |                    |       |
| \$003E                | ADC Data Register<br>(ADR)                 | Read:<br>Write: | Bit 7        | Bit 6        | Bit 5      | Bit 4       | Bit 3          | Bit 2    | Bit 1              | Bit 0 |
|                       | See page 47.                               | Reset:          |              |              |            | Indetermina | te after reset |          |                    |       |
| \$003F                | ADC Input Clock Register<br>(ADICLK)       | Read:<br>Write: | ADIV2        | ADIV1        | ADIV0      | 0           | 0              | 0        | 0                  | 0     |
|                       | See page 47.                               | Reset:          | 0            | 0            | 0          | 0           | 0              | 0        | 0                  | 0     |
| \$FE00                | Break Status Register<br>(BSR)             | Read:<br>Write: | R            | R            | R          | R           | R              | R        | SBSW<br>See note 1 | R     |
|                       | See page 137.                              | Reset:          |              |              |            |             |                |          | 0                  |       |
|                       |                                            |                 | 1. Writing a | 0 clears SBS | <i>N</i> . |             |                |          |                    |       |
|                       | SIM Reset Status Register                  | Read:           | POR          | PIN          | COP        | ILOP        | ILAD           | MODRST   | LVI                | 0     |
| \$FE01                | (SRSR)                                     | Write:          |              |              |            |             |                |          |                    |       |
|                       | See page 117.                              | POR:            | 1            | 0            | 0          | 0           | 0              | 0        | 0                  | 0     |
|                       | Break Auxiliary                            | Read:           | 0            | 0            | 0          | 0           | 0              | 0        | 0                  | BDCOP |
| \$FE02                | Register (BRKAR)                           | Write:          |              |              |            |             |                |          |                    | 55001 |
|                       | See page 137.                              | Reset:          | 0            | 0            | 0          | 0           | 0              | 0        | 0                  | 0     |
| \$FE03                | Break Flag Control<br>Register (BFCR)      | Read:<br>Write: | BCFE         | R            | R          | R           | R              | R        | R                  | R     |
|                       | See page 138.                              | Reset:          | 0            |              |            |             |                |          |                    |       |
|                       | Interrupt Status Register 1                | Read:           | 0            | IF5          | IF4        | IF3         | 0              | IF1      | 0                  | 0     |
| \$FE04                | (INT1)                                     | Write:          | R            | R            | R          | R           | R              | R        | R                  | R     |
|                       | See page 77.                               | Reset:          | 0            | 0            | 0          | 0           | 0              | 0        | 0                  | 0     |
|                       | Interrupt Status Register 2                | Read:           | IF14         | 0            | 0          | 0           | 0              | 0        | 0                  | 0     |
| \$FE05                | (INT2)                                     | Write:          | R            | R            | R          | R           | R              | R        | R                  | R     |
|                       | See page 77.                               | Reset:          | 0            | 0            | 0          | 0           | 0              | 0        | 0                  | 0     |
| <b>AFF22</b>          | Interrupt Status Register 3                | Read:           | 0            | 0            | 0          | 0           | 0              | 0        | 0                  | IF15  |
| \$FE06                | (INT3)<br>See page 77.                     | Write:          | R            | R            | R          | R           | R              | R        | R                  | R     |
| ¢EE07                 |                                            | Reset:          | 0            | 0            | 0<br>R     | 0           | 0              | 0        | 0                  | 0     |
| \$FE07                | Reserved                                   |                 | R            | R            | п          | R           | R              | R        | R                  | R     |
|                       |                                            |                 |              | = Unimplem   | nented     | R           | = Reserved     | U = Unaf | fected             |       |

Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 5)



### Input/Output (I/O) Section

| Addr.                 | Register Name                           |                 | Bit 7  | 6      | 5      | 4         | 3          | 2      | 1     | Bit 0 |
|-----------------------|-----------------------------------------|-----------------|--------|--------|--------|-----------|------------|--------|-------|-------|
|                       | FLASH Control Register                  | Read:           | 0      | 0      | 0      | 0         | HVEN       | MASS   | ERASE | PGM   |
| \$FE08                | (FLCR)                                  | Write:          |        |        |        |           |            | MAGO   | LINOL |       |
|                       | See page 34.                            | Reset:          | 0      | 0      | 0      | 0         | 0          | 0      | 0     | 0     |
| \$FE09                | Break Address High<br>Register (BRKH)   | Read:<br>Write: | Bit 15 | Bit 14 | Bit 13 | Bit 12    | Bit 11     | Bit 10 | Bit 9 | Bit 8 |
|                       | See page 136.                           | Reset:          | 0      | 0      | 0      | 0         | 0          | 0      | 0     | 0     |
| \$FE0A                | Break Address low<br>Register (BRKL)    | Read:<br>Write: | Bit 7  | Bit 6  | Bit 5  | Bit 4     | Bit 3      | Bit 2  | Bit 1 | Bit 0 |
|                       | See page 136.                           | Reset:          | 0      | 0      | 0      | 0         | 0          | 0      | 0     | 0     |
|                       | Break Status and Control                | Read:           | BRKE   | BRKA   | 0      | 0         | 0          | 0      | 0     | 0     |
| \$FE0B                | Register (BRKSCR)                       | Write:          | DAKE   | DHNA   |        |           |            |        |       |       |
|                       | See page 136.                           | Reset:          | 0      | 0      | 0      | 0         | 0          | 0      | 0     | 0     |
|                       | LVI Status Register                     | Read:           | LVIOUT | 0      | 0      | 0         | 0          | 0      | 0     | R     |
| \$FE0C                | (LVISR)                                 | Write:          |        |        |        |           |            |        |       |       |
|                       | See page 87.                            | Reset:          | 0      | 0      | 0      | 0         | 0          | 0      | 0     | 0     |
| \$FE0D<br>↓<br>\$FE0F | Reserved for FLASH Test                 |                 | R      | R      | R      | R         | R          | R      | R     | R     |
|                       |                                         | Dood:           |        |        |        |           |            | L.     |       |       |
| \$FFBE                | FLASH Block Protect<br>Register (FLBPR) | Read:<br>Write: | BPR7   | BPR6   | BPR5   | BPR4      | BPR3       | BPR2   | BPR1  | BPR0  |
|                       | See page 39.                            | Reset:          |        |        |        | Unaffecte | d by reset |        |       |       |
| \$FFBF                | Reserved                                |                 | R      | R      | R      | R         | R          | R      | R     | R     |

| \$FFC0 | Internal Oscillator Trim<br>(Factory Programmed, | Read:<br>Write:            | TRIM7 | TRIM6               | TRIM5 | TRIM4 | TRIM3 | TRIM2 | TRIM1 | TRIM0 |  |  |
|--------|--------------------------------------------------|----------------------------|-------|---------------------|-------|-------|-------|-------|-------|-------|--|--|
|        | VDD = 5.0 V)                                     | Reset:                     |       | Unaffected by reset |       |       |       |       |       |       |  |  |
| \$FFC1 | Internal Oscillator Trim<br>(Factory Programmed, | Read:<br>Write:            | TRIM7 | TRIM6               | TRIM5 | TRIM4 | TRIM3 | TRIM2 | TRIM1 | TRIM0 |  |  |
|        | VDD = 3.0 V)                                     | Reset: Unaffected by reset |       |                     |       |       |       |       |       |       |  |  |



Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 5)





# 3.5.2 Stop Mode

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before using ADC data after exiting stop mode.

# 3.6 Input/Output Signals

The ADC module has four channels that are shared with I/O port A.

ADC voltage in (ADCVIN) is the input voltage signal from one of the four ADC channels to the ADC module.

# 3.7 Input/Output Registers

These I/O registers control and monitor ADC operation:

- ADC status and control register (ADSCR)
- ADC data register (ADR)
- ADC clock register (ADICLK)

# 3.7.1 ADC Status and Control Register

The following paragraphs describe the function of the ADC status and control register (ADSCR). When a conversion is in process and the ADSCR is written, the current conversion data should be discarded to prevent an incorrect reading.



Figure 3-3. ADC Status and Control Register (ADSCR)

## COCO — Conversions Complete Bit

In non-interrupt mode (AIEN = 0), COCO is a read-only bit that is set at the end of each conversion. COCO will stay set until cleared by a read of the ADC data register. Reset clears this bit.

In interrupt mode (AIEN = 1), COCO is a read-only bit that is not set at the end of a conversion. It always reads as a 0.

1 = Conversion completed (AIEN = 0)

0 = Conversion not completed (AIEN = 0) or CPU interrupt enabled (AIEN = 1)

### NOTE

The write function of the COCO bit is reserved. When writing to the ADSCR register, always have a 0 in the COCO bit position.



Computer Operating Properly (COP)



**Central Processor Unit (CPU)** 

# 7.7 Instruction Set Summary

Table 7-1 provides a summary of the M68HC08 instruction set.

| Source                                                                                           | Operation                                               | Description                                                         |     |   | Effect<br>on CCR |   |   |           | Address<br>Mode                                                                                          | Opcode                                           | Operand                                            | es                                   |
|--------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------|-----|---|------------------|---|---|-----------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------|--------------------------------------|
| Form                                                                                             |                                                         |                                                                     | ۷   | н | -                | Ν | z | С         | Add<br>Mod                                                                                               | Opc                                              | Ope                                                | Cycles                               |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC opr,SP<br>ADC opr,SP             | Add with Carry                                          | A ← (A) + (M) + (C)                                                 | ţ   | ţ | _                | ţ | ţ | ţ         | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                                      | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff          | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD ,X<br>ADD opr,SP       | Add without Carry                                       | A ← (A) + (M)                                                       | t   | ţ | -                | ţ | ţ | ţ         | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                                      | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff          | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| AIS #opr                                                                                         | Add Immediate Value (Signed) to SP                      | $SP \leftarrow (SP) + (16 \ \ensuremath{M})$                        | -   | - | Ι                | - | - | -         | IMM                                                                                                      | A7                                               | ii                                                 | 2                                    |
| AIX #opr                                                                                         | Add Immediate Value (Signed) to H:X                     | $H:X \leftarrow (H:X) + (16 \ \ M)$                                 | -   | - | Ι                | - | - | -         | IMM                                                                                                      | AF                                               | ii                                                 | 2                                    |
| AND #opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND                                             | A ← (A) & (M)                                                       | 0   | _ | _                | ţ | ţ | _         | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                                      | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff    | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP                                     | Arithmetic Shift Left<br>(Same as LSL)                  | C ←                                                                 | ţ   | _ | _                | ţ | ţ | ţ         | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                                    | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                                     | 4<br>1<br>4<br>3<br>5                |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                                  | Arithmetic Shift Right                                  |                                                                     | t   | _ | -                | ţ | ţ | ţ         | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                                    | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                                     | 4<br>1<br>4<br>3<br>5                |
| BCC rel                                                                                          | Branch if Carry Bit Clear                               | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$                            | -   | - | -                | - | - | -         | REL                                                                                                      | 24                                               | rr                                                 | 3                                    |
| BCLR n, opr                                                                                      | Clear Bit n in M                                        | Mn ← 0                                                              | -   | _ | _                | _ | _ | _         | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F     | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4 4 4 4 4 4 4 4                      |
| BCS rel                                                                                          | Branch if Carry Bit Set (Same as BLO)                   | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 1$                   | -   | - | Ι                | - | - | -         | REL                                                                                                      | 25                                               | rr                                                 | 3                                    |
| BEQ rel                                                                                          | Branch if Equal                                         | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) = 1$                   | [-  | - | _                | - | - | -         | REL                                                                                                      | 27                                               | rr                                                 | 3                                    |
| BGE opr                                                                                          | Branch if Greater Than or Equal To<br>(Signed Operands) | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (N \oplus V) = 0$          | -   | - | _                | - | - | -         | REL                                                                                                      | 90                                               | rr                                                 | 3                                    |
| BGT opr                                                                                          | Branch if Greater Than (Signed<br>Operands)             | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) \mid (N \oplus V) = 0$ | -   | - | _                | _ | - | -         | REL                                                                                                      | 92                                               | rr                                                 | 3                                    |
| BHCC rel                                                                                         | Branch if Half Carry Bit Clear                          | $PC \leftarrow (PC) + 2 + rel? (H) = 0$                             | [-  | - | -                | _ | - | <u> -</u> | REL                                                                                                      | 28                                               | rr                                                 | 3                                    |
| BHCS rel                                                                                         | Branch if Half Carry Bit Set                            | $PC \leftarrow (PC) + 2 + rel? (H) = 1$                             | [-  | - | -                | - | - | -         | REL                                                                                                      | 29                                               | rr                                                 | 3                                    |
| BHI rel                                                                                          | Branch if Higher                                        | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) \mid (Z) = 0$          | [ - | - | -                | - | - | -         | REL                                                                                                      | 22                                               | rr                                                 | 3                                    |

# Table 7-1. Instruction Set Summary (Sheet 1 of 6)



# Chapter 10 Low-Voltage Inhibit (LVI)

# **10.1 Introduction**

This section describes the low-voltage inhibit (LVI) module, which monitors the voltage on the  $V_{DD}$  pin and can force a reset when the  $V_{DD}$  voltage falls below the LVI trip falling voltage,  $V_{TRIPF}$ .

# **10.2 Features**

Features of the LVI module include:

- Programmable LVI reset
- Programmable power consumption
- Selectable LVI trip voltage
- Programmable stop mode operation

# **10.3 Functional Description**

Figure 10-1 shows the structure of the LVI module. LVISTOP, LVIPWRD, LVI5OR3, and LVIRSTD are user selectable options found in the configuration register (CONFIG1). See Chapter 5 Configuration Register (CONFIG).



## Figure 10-1. LVI Module Block Diagram

The LVI is enabled out of reset. The LVI module contains a bandgap reference circuit and comparator. Clearing the LVI power disable bit, LVIPWRD, enables the LVI to monitor  $V_{DD}$  voltage. Clearing the LVI reset disable bit, LVIRSTD, enables the LVI module to generate a reset when  $V_{DD}$  falls below a voltage,



# Chapter 13 System Integration Module (SIM)

# **13.1 Introduction**

This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. Together with the central processor unit (CPU), the SIM controls all microcontroller unit (MCU) activities. A block diagram of the SIM is shown in Figure 13-1. The SIM is a system state controller that coordinates CPU and exception timing.

The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals
  - Stop/wait/reset/break entry and recovery
  - Internal clock control
- Master reset control, including power-on reset (POR) and computer operating properly (COP) timeout
- Interrupt control:
  - Acknowledge timing
  - Arbitration control timing
  - Vector address generation
- CPU enable/disable timing

| Signal Name                                                                                                                                                    | Description                                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| BUSCLKX4                                                                                                                                                       | Buffered clock from the internal, RC or XTAL oscillator circuit. |
| BUSCLKX2The BUSCLKX4 frequency divided by two. This signal is again divided by two in the<br>generate the internal bus clocks (bus clock = BUSCLKX4 $\div$ 4). |                                                                  |
| Address bus                                                                                                                                                    | Internal address bus                                             |
| Data bus                                                                                                                                                       | Internal data bus                                                |
| PORRST                                                                                                                                                         | Signal from the power-on reset module to the SIM                 |
| IRST                                                                                                                                                           | Internal reset signal                                            |
| R/W                                                                                                                                                            | Read/write signal                                                |

## Table 13-1. Signal Name Conventions



### System Integration Module (SIM)

## 13.4.2.2 Computer Operating Properly (COP) Reset

An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources.

To prevent a COP module time out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12–5 of the SIM counter. The SIM counter output, which occurs at least every 4080 BUSCLKX4 cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time out.

The COP module is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR).

## 13.4.2.3 Illegal Opcode Reset

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset.

If the stop enable bit, STOP, in the mask option register is 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST pin for all internal reset sources.

## 13.4.2.4 Illegal Address Reset

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. See Figure 2-1. Memory Map for memory ranges.

## 13.4.2.5 Low-Voltage Inhibit (LVI) Reset

The LVI asserts its output to the SIM when the V<sub>DD</sub> voltage falls to the LVI trip voltage V<sub>TRIPF</sub>. The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin (RST) is held low while the SIM counter counts out 4096 BUSCLKX4 cycles after V<sub>DD</sub> rises above V<sub>TRIPR</sub>. Sixty-four BUSCLKX4 cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the (RST) pin for all internal reset sources.

# 13.5 SIM Counter

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of BUSCLKX4.

## 13.5.1 SIM Counter During Power-On Reset

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine.



# 14.4 Functional Description

Figure 14-2 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The two TIM channels are programmable independently as input capture or output compare channels.



Figure 14-2. TIM Block Diagram



### Timer Interface Module (TIM)



## Figure 14-7. TIM Channel Status and Control Registers (TSC0:TSC1)

## CHxF — Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

Clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing a 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a 1 to CHxF has no effect.

1 = Input capture or output compare on channel x

0 = No input capture or output compare on channel x

## CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit.

1 = Channel x CPU interrupt requests enabled

0 = Channel x CPU interrupt requests disabled

### MSxB — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register.

Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O.

Reset clears the MSxB bit.

1 = Buffered output compare/PWM operation enabled

0 = Buffered output compare/PWM operation disabled

### MSxA — Mode Select Bit A

When ELSxB:A  $\neq$  00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See Table 14-3.

1 = Unbuffered output compare/PWM operation

0 = Input capture operation



#### **Input/Output Registers**

When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin (see Table 14-3). Reset clears the MSxA bit.

1 = Initial output level low

0 = Initial output level high

### NOTE

Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

| MSxB | MSxA | ELSxB | ELSxA | Mode            | Configuration                                     |
|------|------|-------|-------|-----------------|---------------------------------------------------|
| Х    | 0    | 0     | 0     | Output preset   | Pin under port control; initial output level high |
| Х    | 1    | 0     | 0     |                 | Pin under port control; initial output level low  |
| 0    | 0    | 0     | 1     |                 | Capture on rising edge only                       |
| 0    | 0    | 1     | 0     | Input capture   | Capture on falling edge only                      |
| 0    | 0    | 1     | 1     |                 | Capture on rising or falling edge                 |
| 0    | 1    | 0     | 0     |                 | Software compare only                             |
| 0    | 1    | 0     | 1     | Output compare  | Toggle output on compare                          |
| 0    | 1    | 1     | 0     | or PWM          | Clear output on compare                           |
| 0    | 1    | 1     | 1     |                 | Set output on compare                             |
| 1    | Х    | 0     | 1     | Buffered output | Toggle output on compare                          |
| 1    | Х    | 1     | 0     | compare or      | Clear output on compare                           |
| 1    | Х    | 1     | 1     | buffered PWM    | Set output on compare                             |

Table 14-3. Mode, Edge, and Level Selection

### ELSxB and ELSxA — Edge/Level Select Bits

When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.

When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.

When ELSxB and ELSxA are both clear, channel x is not connected to an I/O port, and pin TCHx is available as a general-purpose I/O pin. Table 14-3 shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.

### NOTE

After initially enabling a TIM channel register for input capture operation and selecting the edge sensitivity, clear CHxF to ignore any erroneous edge detection flags.

### TOVx — Toggle-On-Overflow Bit

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect Reset clears the TOVx bit.

1 = Channel x pin toggles on TIM counter overflow.

0 = Channel x pin does not toggle on TIM counter overflow.

### NOTE

When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.



Development Support

| Mode                           | IRQ<br>(PTA2)           | RST<br>(PTA3) | Reset<br>Vector   | Serial<br>Communi-<br>cation | Mode<br>Selection |              | СОР      | Communication<br>Speed |                      |              | Comments                           |
|--------------------------------|-------------------------|---------------|-------------------|------------------------------|-------------------|--------------|----------|------------------------|----------------------|--------------|------------------------------------|
|                                |                         |               |                   | PTA0                         | PTA1              | PTA4         |          | External<br>Clock      | Bus<br>Frequency     | Baud<br>Rate |                                    |
| Normal<br>Monitor              | V <sub>TST</sub>        | $V_{DD}$      | х                 | 1                            | 1                 | 0            | Disabled | 9.8304<br>MHz          | 2.4576<br>MHz        | 9600         | Provide external<br>clock at OSC1. |
| Forced<br>Monitor              | V <sub>DD</sub>         | Х             | \$FFFF<br>(blank) | 1                            | Х                 | х            | Disabled | 9.8304<br>MHz          | 2.4576<br>MHz        | 9600         | Provide external<br>clock at OSC1. |
|                                | V <sub>SS</sub>         | Х             | \$FFFF<br>(blank) | 1                            | Х                 | х            | Disabled | х                      | 3.2 MHz<br>(Trimmed) | 9600         | Internal clock<br>is active.       |
| User                           | Х                       | Х             | Not<br>\$FFFF     | Х                            | Х                 | х            | Enabled  | Х                      | Х                    | Х            |                                    |
| MON08<br>Function<br>[Pin No.] | V <sub>TST</sub><br>[6] | RST<br>[4]    |                   | COM<br>[8]                   | MOD0<br>[12]      | MOD1<br>[10] |          | OSC1<br>[13]           |                      |              |                                    |

 Table 15-1. Monitor Mode Signal Requirements and Options

1. PTA0 must have a pullup resistor to  $V_{DD}$  in monitor mode.

2. Communication speed in the table is an example to obtain a baud rate of 9600. Baud rate using external oscillator is bus frequency / 256 and baud rate using internal oscillator is bus frequency / 335.

3. External clock is a 9.8304 MHz oscillator on OSC1.

4. X = don't care

5. MON08 pin refers to P&E Microcomputer Systems' MON08-Cyclone 2 by 8-pin connector.

| NC       | 1  | 2  | GND  |
|----------|----|----|------|
| NC       | 3  | 4  | RST  |
| NC       | 5  | 6  | IRQ  |
| NC       | 7  | 8  | PTA0 |
| NC       | 9  | 10 | PTA4 |
| NC       | 11 | 12 | PTA1 |
| OSC1     | 13 | 14 | NC   |
| $V_{DD}$ | 15 | 16 | NC   |

The rising edge of the internal RST signal latches the monitor mode. Once monitor mode is latched, the values on PTA1 and PTA4 pins can be changed.

Once out of reset, the MCU waits for the host to send eight security bytes (see 15.3.2 Security). After the security bytes, the MCU sends a break signal (10 consecutive logic 0s) to the host, indicating that it is ready to receive a command.

## 15.3.1.1 Normal Monitor Mode

RST and OSC1 functions will be active on the PTA3 and PTA5 pins respectively as long as  $V_{TST}$  is applied to the IRQ pin. If the IRQ pin is lowered (no longer  $V_{TST}$ ) then the chip will still be operating in monitor mode, but the pin functions will be determined by the settings in the configuration registers (see Chapter 5 Configuration Register (CONFIG)) when  $V_{TST}$  was lowered. With  $V_{TST}$  lowered, the BIH and BIL instructions will read the IRQ pin state only if IRQEN is set in the CONFIG2 register.



