Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | LVD, POR, PWM | | Number of I/O | 5 | | Program Memory Size | 1.5KB (1.5K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 8-SOIC (0.209", 5.30mm Width) | | Supplier Device Package | 8-SO | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mchc908qt1cdwer | #### **Revision History** ## **Revision History (Sheet 3 of 3)** | Date | e Revision Description | | Page<br>Number(s) | |-------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------| | | | Reformatted to meet current documentation standards | Throughout | | | | 6.3.1 BUSCLKX4 — Clarified description of BUSCLKX4 | 58 | | | | Chapter 7 Central Processor Unit (CPU) — In 7.7 Instruction Set Summary: Reworked definitions for STOP instruction Added WAIT instruction | 70<br>71 | | November,<br>2004 | 4.0 | 13.8.1 SIM Reset Status Register — Clarified SRSR flag setting | 117 | | | | 14.9.1 TIM Status and Control Register — Added information to TSTOP note | 127 | | | | 16.8 5-V Oscillator Characteristics — Added values for deviation from trimmed inernal oscillator | 155 | | | | 16.12 3-V Oscillator Characteristics — Added values for deviation from trimmed inernal oscillator | 158 | | | 5.0 | Figure 5-2. Configuration Register 1 (CONFIG1) — Clarified bit definitions for COPRS. | 54 | | July, | | Chapter 8 External Interrupt (IRQ) — Reworked for clarification. | 73 | | 2005 | | 11.3.4 RC Oscillator — Improved RC oscillator wording. | 93 | | | | 12.1 Introduction — Added note pertaining to non-bonded port pins. | 97 | | | | 17.3 Package Dimensions — Updated package information. | 165 | | March,<br>2010 | 6.0 | Clarify internal oscillator trim register information. | 26, 27, 31,<br>34, 35, 38,<br>91, 96 | **List of Chapters** ## Chapter 7 Central Processor Unit (CPU) | 7.1 | Introduction | 61 | |-------|--------------------------------------------|-----------| | 7.2 | Features | 61 | | 7.3 | CPU Registers | 61 | | 7.3.1 | Accumulator | 62 | | 7.3.2 | Index Register | | | 7.3.3 | Stack Pointer | | | 7.3.4 | Program Counter | | | 7.3.5 | Condition Code Register | | | 7.4 | Arithmetic/Logic Unit (ALU) | | | 7.5 | Low-Power Modes | | | 7.5.1 | Wait Mode | | | 7.5.2 | Stop Mode | | | 7.6 | CPU During Break Interrupts | | | 7.7 | Instruction Set Summary | | | 7.8 | Opcode Map | 71 | | | Chapter 8 | | | | External Interrupt (IRQ) | | | 8.1 | Introduction | 73 | | 8.2 | Features | 73 | | 8.3 | Functional Description | | | 8.3.1 | MODE = 1 | | | 8.3.2 | MODE = 0 | 75 | | 8.4 | Interrupts | 76 | | 8.5 | Low-Power Modes | 76 | | 8.5.1 | Wait Mode | <b>76</b> | | 8.5.2 | Stop Mode | <b>76</b> | | 8.6 | IRQ Module During Break Interrupts | 76 | | 8.7 | I/O Signals | 76 | | 8.7.1 | IRQ Input Pins (IRQ) | <b>77</b> | | 8.8 | Registers | 77 | | | Chapter 9 | | | | Keyboard Interrupt Module (KBI) | | | 9.1 | Introduction | 79 | | 9.2 | Features | | | 9.3 | Functional Description | | | 9.3.1 | Keyboard Operation | | | 9.3.2 | Keyboard Initialization | | | 9.4 | Wait Mode | | | 9.5 | Stop Mode | | | 9.6 | Keyboard Module During Break Interrupts. | | | 5.5 | 1.63,000.0 Modelo Duning Broak interrupto. | <u>ي</u> | MC68HC908QY/QT Family Data Sheet, Rev. 6 ## Chapter 1 General Description #### 1.1 Introduction The MC68HC908QY4 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is a Complex Instruction Set Computer (CISC) with a Von Neumann architecture. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. | Device | FLASH<br>Memory Size | Analog-to-Digital<br>Converter | Pin<br>Count | | |-------------------------|----------------------|--------------------------------|--------------|--| | MC68HC908QT1 1536 bytes | | _ | 8 pins | | | MC68HC908QT2 | 1536 bytes | 4 ch, 8 bit | 8 pins | | | MC68HC908QT4 | 4096 bytes | 4 ch, 8 bit | 8 pins | | | MC68HC908QY1 | 1536 bytes | _ | 16 pins | | | MC68HC908QY2 | 1536 bytes | 4 ch, 8 bit | 16 pins | | | MC68HC908QY4 | 4096 bytes | 4 ch, 8 bit | 16 pins | | **Table 1-1. Summary of Device Variations** #### 1.2 Features #### Features include: - High-performance M68HC08 CPU core - Fully upward-compatible object code with M68HC05 Family - 5-V and 3-V operating voltages (V<sub>DD</sub>) - 8-MHz internal bus operation at 5 V, 4-MHz at 3 V - Trimmable internal oscillator - 3.2 MHz internal bus operation - 8-bit trim capability allows 0.4% accuracy<sup>(1)</sup> - ± 25% untrimmed - Auto wakeup from STOP capability - Configuration (CONFIG) register for MCU configuration options, including: - Low-voltage inhibit (LVI) trip point - In-system FLASH programming - FLASH security<sup>(2)</sup> <sup>1.</sup> The oscillator frequency is guaranteed to ±5% over temperature and voltage range after trimming. <sup>2.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the FLASH difficult for unauthorized users. #### Memory | \$0000<br>↓ | I/O REGISTERS | | | |------------------|------------------------------------------------------------------------------|---------|------------------------------------------| | \$003F | 64 BYTES | | | | \$0040 | RESERVED <sup>(1)</sup> | | | | ↓<br>\$007F | 64 BYTES | Note 1. | | | \$0071 | | | s to execute code from addresses in this | | $\downarrow$ | RAM<br>128 BYTES | range w | ill generate an illegal address reset. | | \$00FF | 120 811120 | | | | \$0100 | UNIMPLEMENTED <sup>(1)</sup> | | | | \$27FF | 9984 BYTES | | | | \$2800 | AUXILIARY ROM | | | | ↓<br>\$2DFF | 1536 BYTES | | | | \$2E00 | | | \$2E00 | | , <b>\</b> | UNIMPLEMENTED <sup>(1)</sup><br>49152 BYTES | | UNIMPLEMENTED | | \$EDFF | 40 102 BT 1E0 | | 51712 BYTES | | \$EE00 | FLASH MEMORY | | \$F7FF | | ↓<br>↑ | MC68HC908QT4 AND MC68HC908QY4 | | FLASH MEMORY \$F800 | | \$FDFF | 4096 BYTES | | 1536 BYTES \$FDFF | | \$FE00 | BREAK STATUS REGISTER (BSR) | 1 | MC68HC908QT1, MC68HC908QT2, | | \$FE01 | RESET STATUS REGISTER (SRSR) | 1 | MC68HC908QY1, and MC68HC908QY2 | | \$FE02 | BREAK AUXILIARY REGISTER (BRKAR) | | Memory Map | | \$FE03 | BREAK FLAG CONTROL REGISTER (BFCR) | | | | \$FE04 | INTERRUPT STATUS REGISTER 1 (INT1) | | | | \$FE05 | INTERRUPT STATUS REGISTER 2 (INT2) | | | | \$FE06 | INTERRUPT STATUS REGISTER 3 (INT3) | | | | \$FE07 | RESERVED FOR FLASH TEST CONTROL REGISTER (FLTCR) | | | | \$FE08 | FLASH CONTROL REGISTER (FLCR) | | | | \$FE09<br>\$FE0A | BREAK ADDRESS HIGH REGISTER (BRKH) | _ | | | \$FE0B | BREAK ADDRESS LOW REGISTER (BRKL) BREAK STATUS AND CONTROL REGISTER (BRKSCR) | | | | \$FE0C | LVISR | | | | \$FE0D | · | | | | , ↓ | RESERVED FOR FLASH TEST<br>3 BYTES | | | | \$FE0F | 0.81120 | | | | \$FE10 | MONITOR ROM 416 BYTES | | | | \$FFAF | MONTO ITTO MATO BITES | | | | \$FFB0 | FLASH | | | | ↓<br>\$FFBD | 14 BYTES | | | | \$FFBE | FLASH BLOCK PROTECT REGISTER (FLBPR) | _ | | | \$FFBF | RESERVED FLASH | | | | \$FFC0 | INTERNAL OSCILLATOR TRIM VALUE (VDD = 5.0 V) | | | | \$FFC1 | INTERNAL OSCILLATOR TRIM VALUE (VDD = 3.0 V) | 1 | | | \$FFC2 | , , | † | | | $\downarrow$ | FLASH<br>14 BYTES | | | | \$FFCF | | _ | | | \$FFD0<br>↓ | USER VECTORS | | | | \$FFFF | 48 BYTES | | | Figure 2-1. Memory Map MC68HC908QY/QT Family Data Sheet, Rev. 6 #### Memory Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 5) MC68HC908QY/QT Family Data Sheet, Rev. 6 #### **Auto Wakeup Module (AWU)** #### Bits 7-4 — Not used These read-only bits always read as 0s. #### **KEYF** — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending on port A or auto wakeup. Reset clears the KEYF bit. - 1 = Keyboard/auto wakeup interrupt pending - 0 = No keyboard/auto wakeup interrupt pending #### ACKK — Keyboard Acknowledge Bit Writing a 1 to this write-only bit clears the keyboard/auto wakeup interrupt request on port A and auto wakeup logic. ACKK always reads as 0.Reset clears ACKK. #### **IMASKK**— Keyboard Interrupt Mask Bit Writing a 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A or auto wakeup. Reset clears the IMASKK bit. - 1 = Keyboard/auto wakeup interrupt requests masked - 0 = Keyboard/auto wakeup interrupt requests not masked #### NOTE MODEK is not used in conjuction with the auto wakeup feature. To see a description of this bit, see 9.7.1 Keyboard Status and Control Register. #### 4.6.3 Keyboard Interrupt Enable Register The keyboard interrupt enable register (KBIER) enables or disables the auto wakeup to operate as a keyboard/auto wakeup interrupt input. Figure 4-4. Keyboard Interrupt Enable Register (KBIER) #### **AWUIE** — Auto Wakeup Interrupt Enable Bit This read/write bit enables the auto wakeup interrupt input to latch interrupt requests. Reset clears AWUIE. - 1 = Auto wakeup enabled as interrupt input - 0 = Auto wakeup not enabled as interrupt input #### NOTE KBIE5–KBIE0 bits are not used in conjuction with the auto wakeup feature. To see a description of these bits, see 9.7.2 Keyboard Interrupt Enable Register. ## **Chapter 7 Central Processor Unit (CPU)** #### 7.1 Introduction The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture. #### 7.2 Features Features of the CPU include: - Object code fully upward-compatible with M68HC05 Family - 16-bit stack pointer with stack manipulation instructions - 16-bit index register with x-register manipulation instructions - 8-MHz CPU internal bus frequency - 64-Kbyte program/data memory space - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes - Low-power stop and wait modes ## 7.3 CPU Registers Figure 7-1 shows the five CPU registers. CPU registers are not part of the memory map. ### 8.7.1 IRQ Input Pins (IRQ) The IRQ pin provides a maskable external interrupt source. The IRQ pin contains an internal pullup device. ### 8.8 Registers The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. See Chapter 5 Configuration Register (CONFIG). The INTSCR has the following functions: - Shows the state of the IRQ flag - Clears the IRQ latch - Masks the IRQ interrupt request - Controls triggering sensitivity of the IRQ interrupt pin Figure 8-3. IRQ Status and Control Register (INTSCR) #### IRQF — IRQ Flag This read-only status bit is set when the IRQ interrupt is pending. - $1 = \overline{IRQ}$ interrupt pending - $0 = \overline{IRQ}$ interrupt not pending #### ACK — IRQ Interrupt Request Acknowledge Bit Writing a 1 to this write-only bit clears the IRQ latch. ACK always reads as 0. #### IMASK — IRQ Interrupt Mask Bit Writing a 1 to this read/write bit disables the IRQ interrupt request. - 1 = IRQ interrupt request disabled - 0 = IRQ interrupt request enabled #### MODE — IRQ Edge/Level Select Bit This read/write bit controls the triggering sensitivity of the $\overline{IRQ}$ pin. - $1 = \overline{IRQ}$ interrupt request on falling edges and low levels - $0 = \overline{IRQ}$ interrupt request on falling edges only **Keyboard Interrupt Module (KBI)** #### 9.7.2 Keyboard Interrupt Enable Register The port A keyboard interrupt enable register (KBIER) enables or disables each port A pin or auto wakeup to operate as a keyboard interrupt input. Figure 9-4. Keyboard Interrupt Enable Register (KBIER) #### KBIE5-KBIE0 — Port A Keyboard Interrupt Enable Bits Each of these read/write bits enables the corresponding keyboard interrupt pin on port A to latch interrupt requests. Reset clears the keyboard interrupt enable register. - 1 = KBlx pin enabled as keyboard interrupt pin - 0 = KBIx pin not enabled as keyboard interrupt pin #### NOTE AWUIE bit is not used in conjunction with the keyboard interrupt feature. To see a description of this bit, see Chapter 4 Auto Wakeup Module (AWU). # **Chapter 11 Oscillator Module (OSC)** #### 11.1 Introduction The oscillator module is used to provide a stable clock source for the microcontroller system and bus. The oscillator module generates two output clocks, BUSCLKX2 and BUSCLKX4. The BUSCLKX4 clock is used by the system integration module (SIM) and the computer operating properly module (COP). The BUSCLKX2 clock is divided by two in the SIM to be used as the bus clock for the microcontroller. Therefore the bus frequency will be one fourth of the BUSCLKX4 frequency. #### 11.2 Features The oscillator has these four clock source options available: - 1. Internal oscillator: An internally generated, fixed frequency clock, trimmable to ±5%. This is the default option out of reset. - 2. External oscillator: An external clock that can be driven directly into OSC1. - 3. External RC: A built-in oscillator module (RC oscillator) that requires an external R connection only. The capacitor is internal to the chip. - 4. External crystal: A built-in oscillator module (XTAL oscillator) that requires an external crystal or ceramic-resonator. ## 11.3 Functional Description The oscillator contains these major subsystems: - Internal oscillator circuit - Internal or external clock switch control - External clock circuit - External crystal circuit - External RC clock circuit again in the SIM and results in the internal bus frequency being one fourth of either the XTALCLK, RCCLK, or INTCLK frequency. #### 11.5 Low Power Modes The WAIT and STOP instructions put the MCU in low-power consumption standby modes. #### 11.5.1 Wait Mode The WAIT instruction has no effect on the oscillator logic. BUSCLKX2 and BUSCLKX4 continue to drive to the SIM module. #### 11.5.2 Stop Mode The STOP instruction disables either the XTALCLK, the RCCLK, or INTCLK output, hence BUSCLKX2 and BUSCLKX4. ### 11.6 Oscillator During Break Mode The oscillator continues to drive BUSCLKX2 and BUSCLKX4 when the device enters the break state. ### 11.7 CONFIG2 Options Two CONFIG2 register options affect the operation of the oscillator module: OSCOPT1 and OSCOPT0. All CONFIG2 register bits will have a default configuration. Refer to Chapter 5 Configuration Register (CONFIG) for more information on how the CONFIG2 register is used. Table 11-2 shows how the OSCOPT bits are used to select the oscillator clock source. OSCOPT1 OSCOPT0 Oscillator Modes 0 0 Internal oscillator 0 1 External oscillator 1 0 External RC 1 1 External crystal Table 11-2. Oscillator Modes ## 11.8 Input/Output (I/O) Registers The oscillator module contains these two registers: - 1. Oscillator status register (OSCSTAT) - 2. Oscillator trim register (OSCTRIM) Freescale Semiconductor 95 MC68HC908QY/QT Family Data Sheet, Rev. 6 # **Chapter 12 Input/Output Ports (PORTS)** #### 12.1 Introduction The MC68HC908QT1, MC68HC908QT2, and MC68HC908QT4 have five bidirectional input-output (I/O) pins and one input only pin. The MC68HC908QY1, MC68HC908QY2, and MC68HC908QY4 have thirteen bidirectional pins and one input only pin. All I/O pins are programmable as inputs or outputs. #### NOTE Connect any unused I/O pins to an appropriate logic level, either $V_{\rm DD}$ or $V_{\rm SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. 8-pin devices have non-bonded pins. These pins should be configured either as outputs driving low or high, or as inputs with internal pullups enabled. Configuring these non-bonded pins in this manner will prevent any excess current consumption caused by floating inputs. #### 12.2 Port A Port A is a 6-bit special function port that shares all six of its pins with the keyboard interrupt (KBI) module (see Chapter 9 Keyboard Interrupt Module (KBI)). Each port A pin also has a software configurable pullup device if the corresponding port pin is configured as an input port. #### NOTE PTA2 is input only. When the $\overline{IRQ}$ function is enabled in the configuration register 2 (CONFIG2), bit 2 of the port A data register (PTA) will always read a 0. In this case, the BIH and BIL instructions can be used to read the logic level on the PTA2 pin. When the $\overline{IRQ}$ function is disabled, these instructions will behave as if the PTA2 pin is a logic 1. However, reading bit 2 of PTA will read the actual logic level on the pin. Input/Output Ports (PORTS) #### 12.3.3 Port B Input Pullup Enable Register The port B input pullup enable register (PTBPUE) contains a software configurable pullup device for each of the eight port B pins. Each bit is individually configurable and requires the corresponding data direction register, DDRBx, be configured as input. Each pullup device is automatically and dynamically disabled when its corresponding DDRBx bit is configured as output. Figure 12-8. Port B Input Pullup Enable Register (PTBPUE) #### PTBPUE[7:0] — Port B Input Pullup Enable Bits These read/write bits are software programmable to enable pullup devices on port B pins - 1 = Corresponding port B pin configured to have internal pull if its DDRB bit is set to 0 - 0 = Pullup device is disconnected on the corresponding port B pin regardless of the state of its DDRB bit. Table 12-3 summarizes the operation of the port B pins. Table 12-3. Port B Pin Functions | PTBPUE | DDRB | РТВ | I/O Pin | Accesses to DDRB | Access | ses to PTB | |--------|------|------------------|---------------------------------------|------------------|-----------|--------------------------| | Bit | Bit | Bit | Mode | Read/Write | Read | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRB7-DDRB0 | Pin | PTB7-PTB0 <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRB7-DDRB0 | Pin | PTB7-PTB0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRB7-DDRB0 | PTB7-PTB0 | PTB7-PTB0 | - 1. X = don't care - 2. I/O pin pulled to $V_{\mbox{\scriptsize DD}}$ by internal pullup. - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = high impedance Figure 13-2. SIM Clock Signals #### 13.3.1 Bus Timing In user mode, the internal bus frequency is the oscillator frequency (BUSCLKX4) divided by four. #### 13.3.2 Clock Start-Up from POR When the power-on reset module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 BUSCLKX4 cycle POR time out has completed. The IBUS clocks start upon completion of the time out. #### 13.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode by an interrupt or reset, the SIM allows BUSCLKX4 to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay time out. This time out is selectable as 4096 or 32 BUSCLKX4 cycles. See 13.7.2 Stop Mode. In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. ## 13.4 Reset and System Initialization The MCU has these reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Low-voltage inhibit module (LVI) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE-FFFF (\$FEFE-FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see 13.5 SIM Counter), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). See 13.8 SIM Registers. **Timer Interface Module (TIM)** #### CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at a 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 14-8 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 14-8. CHxMAX Latency #### 14.9.5 TIM Channel Registers These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. Figure 14-9. TIM Channel Registers (TCH0H/L:TCH1H/L) MC68HC908QY/QT Family Data Sheet, Rev. 6 #### **Electrical Specifications** ## **16.10 Typical 3.0-V Output Drive Characteristics** Figure 16-5. Typical 3-Volt Output High Voltage versus Output High Current (25•C) Figure 16-6. Typical 3-Volt Output Low Voltage versus Output Low Current (25•C) ## Chapter 17 Ordering Information and Mechanical Specifications #### 17.1 Introduction This section contains order numbers for the MC68HC908QY1, MC68HC908QY2, MC68HC908QY4, MC68HC908QT1, MC68HC908QT2, and MC69HC908QT4. Dimensions are given for: - 8-pin plastic dual in-line package (PDIP) - 8-pin small outline integrated circuit (SOIC) package - 8-pin dual flat no lead (DFN) package - 16-pin PDIP - 16-pin SOIC - 16-pin thin shrink small outline package (TSSOP) #### 17.2 MC Order Numbers **Table 17-1. MC Order Numbers** | MC Order Number | ADC | FLASH Memory | Package | |-----------------|-----|--------------|-------------| | MC908QY1 | _ | 1536 bytes | 16-pins | | MC908QY2 | Yes | 1536 bytes | PDIP, SOIC, | | MC908QY4 | Yes | 4096 bytes | and TSSOP | | MC908QT1 | _ | 1536 bytes | 8-pins | | MC908QT2 | Yes | 1536 bytes | PDIP, SOIC, | | MC908QT4 | Yes | 4096 bytes | and DFN | Temperature and package designators: $C = -40 \cdot C \text{ to } +85 \cdot C$ $V = -40 \cdot C \text{ to } +105 \cdot C$ $M = -40 \cdot C \text{ to } + 125 \cdot C$ P = Plastic dual in-line package (PDIP) DW = Small outline integrated circuit package (SOIC) DT = Thin shrink small outline package (TSSOP) FQ = Dual flat no lead (DFN) Figure 17-1. Device Numbering System ## 17.3 Package Dimensions Refer to the following pages for detailed package dimensions. MC68HC908QY/QT Family Data Sheet, Rev. 6 © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DISCUMENT CONTROL REPOSITIORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN FED. | MECHANICAL | DUTLINES | |------------|----------| | חורדוחו | JARY | DO NOT SCALE THIS DRAWING | DOCUMENT | N□: | 98ASH70107A | | |----------|-----|-------------|--| | PAGE: | | 968 | | | | | | | REV: | TITLE: | CASE NUMBER: 968-02 | | | |------------|----------------------------------|--|--| | 8 LEAD MFP | STANDARD: EIAJ | | | | | PACKAGE CODE: 6003 SHEET: 2 OF 4 | | | #### MECHANICAL OUTLINES DICTIONARY DO NOT SCALE THIS DRAWING DOCUMENT NO: 98ASB42567B 751G PAGE: REV: Ε NOTES: DIMENSIONS ARE IN MILLIMETERS. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. /6\ THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm. TITLE: 16LD SOIC W/B, 1.27 PITCH, CASE OUTLINE CASE NUMBER: 751G-05 STANDARD: JEDEC MS-013AA PACKAGE CODE: 2003 SHEET: 2 OF 3