Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Not For New Designs | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | LVD, POR, PWM | | Number of I/O | 13 | | Program Memory Size | 1.5KB (1.5K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 4x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 16-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 16-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mchc908qy2cdwer | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Chapter 12 Input/Output Ports (PORTS) | 12.1 | Introduction | . 97 | |-------------------|---------------------------------------|------| | 12.2 | Port A | 97 | | 12.2.1 | Port A Data Register | | | 12.2.2 | Data Direction Register A | | | 12.2.3 | Port A Input Pullup Enable Register | . 99 | | 12.3 | Port B | 100 | | 12.3.1 | Port B Data Register | | | 12.3.2 | Data Direction Register B | | | 12.3.3 | Port B Input Pullup Enable Register | 102 | | | Chapter 13 | | | | System Integration Module (SIM) | | | 13.1 | Introduction | 103 | | 13.2 | RST and IRQ Pins Initialization | | | 13.3 | SIM Bus Clock Control and Generation | | | 13.3.1 | Bus Timing | | | 13.3.2 | Clock Start-Up from POR. | | | 13.3.3 | Clocks in Stop Mode and Wait Mode | | | 13.4 | Reset and System Initialization | | | 13.4.1 | External Pin Reset | | | 13.4.2 | Active Resets from Internal Sources | 106 | | 13.4.2. | | | | 13.4.2. | | | | 13.4.2. | <b>3</b> 1 | | | 13.4.2. | | | | 13.4.2. | | | | | SIM Counter | | | 13.5.1 | SIM Counter During Power-On Reset | | | 13.5.2 | SIM Counter During Stop Mode Recovery | | | 13.5.3 | SIM Counter and Reset States | | | 13.6 | Exception Control. | | | 13.6.1 | Interrupts | | | 13.6.1. | · · · · · · · · · · · · · · · · · · · | | | 13.6.1.<br>13.6.2 | 2 SWI Instruction | | | 13.6.2. | Interrupt Status Registers | | | 13.6.2. | | | | 13.6.2. | | | | 13.6.2. | Reset | | | 13.6.4 | Break Interrupts | | | 13.6.5 | Status Flag Protection in Break Mode | | | | Low-Power Modes | | | 13.7.1 | Wait Mode | | | 13.7.2 | Stop Mode | | MC68HC908QY/QT Family Data Sheet, Rev. 6 | T-1- | 1 | | | | |------|------|----|------|------| | ıab | ne o | ΤL | onte | ents | | 13.8 | SIM Registers | 116 | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|--| | 13.8.1 | SIM Reset Status Register | 117 | | | 13.8.2 | Break Flag Control Register | 118 | | | | Chanter 14 | | | | 13.8.1 SIM Reset Status Register 117 13.8.2 Break Flag Control Register 118 Chapter 14 Timer Interface Module (TIM) 14.1 Introduction 119 14.2 Features 119 14.3 Pin Name Conventions 119 14.4 Functional Description 121 14.4.1 TIM Counter Prescaler 122 14.4.2 Input Capture 122 14.4.3 Output Compare 122 14.4.3.1 Unbuffered Output Compare 122 14.4.3.2 Buffered Output Compare 122 14.4.3.2 Buffered Output Compare 122 14.4.4 Pulse Width Modulation (PWM) 123 14.4.4 Unbuffered PWM Signal Generation 124 14.4.2 Buffered PWM Signal Generation 124 14.4.3 PWM Initialization 125 14.5 Interrupts 125 14.5 Interrupts 126 14.6 Wait Mode 126 14.8 Input/Output Signals 126 14.8 Input/Output Signals 126 14.8 Input/Output Registers 126 14.8 Input/Output Registers 126 14.9 Input/Output Registers 126 14.9 Input/Output Registers 127 14.9 Input/Output Registers 128 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Status and Control Registers 129 14.9 TIM Channel Registers 129 14.9 TIM C | | | | | 14.1 | • • | 119 | | | 14.2 | Features | 119 | | | 14.3 | Pin Name Conventions | 119 | | | 14.4 | | | | | 14.4.1 | · · · · · · · · · · · · · · · · · · · | | | | 14.4.2 | Input Capture | 122 | | | 14.4.3 | Output Compare | 122 | | | 14.4.3. | 1 Unbuffered Output Compare | 122 | | | 14.4.3. | 2 Buffered Output Compare | 122 | | | 14.4.4 | Pulse Width Modulation (PWM) | 123 | | | 14.4.4. | 1 Unbuffered PWM Signal Generation | 124 | | | 14.4.4. | 2 Buffered PWM Signal Generation | 124 | | | 14.4.4. | 3 PWM Initialization | 125 | | | 14.5 | Interrupts | 125 | | | 14.6 | Wait Mode | 126 | | | 14.7 | TIM During Break Interrupts | 126 | | | 14.8 | | | | | 14.8.1 | | | | | 14.8.2 | | | | | 14.9 | · | | | | 14.9.1 | | | | | 14.9.2 | | | | | 14.9.3 | | | | | 14.9.4 | | | | | 14.9.5 | | | | | | Chantar 45 | | | | | <u> </u> | | | | 15.1 | · | 133 | | | 15.2 | Break Module (BRK) | | | | 15.2.1 | Functional Description | | | | 15.2.1. | · | | | | 15.2.1. | | | | | 15.2.1. | | | | | 15.2.2 | Break Module Registers | | | | 15.2.2. | | | | | 15.2.2. | | | | | 15.2.2. | | | | | 15.2.2. | | | | | 15.2.2. | 5 Break Flag Control Register | 138 | | | 15.2.3 | Low-Power Modes | 138 | | MC68HC908QY/QT Family Data Sheet, Rev. 6 # **1.6 Pin Function Priority** Table 1-3 is meant to resolve the priority if multiple functions are enabled on a single pin. # NOTE Upon reset all pins come up as input ports regardless of the priority table. **Table 1-3. Function Priority in Shared Pins** | Pin Name | Highest-to-Lowest Priority Sequence | |----------|-------------------------------------------------------------------------------------------------| | PTA0 | $AD0 \rightarrow TCH0 \rightarrow KBI0 \rightarrow PTA0$ | | PTA1 | AD1 $\rightarrow$ TCH1 $\rightarrow$ KBI1 $\rightarrow$ PTA1 | | PTA2 | $\overline{\text{IRQ}} \rightarrow \text{KBI2} \rightarrow \text{TCLK} \rightarrow \text{PTA2}$ | | PTA3 | $\overline{RST} \to KBI3 \to PTA3$ | | PTA4 | $OSC2 \rightarrow AD2 \rightarrow KBI4 \rightarrow PTA4$ | | PTA5 | $OSC1 \to AD3 \to KBI5 \to PTA5$ | #### Memory Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 5) MC68HC908QY/QT Family Data Sheet, Rev. 6 # 3.7.2 ADC Data Register One 8-bit result register is provided. This register is updated each time an ADC conversion completes. Figure 3-4. ADC Data Register (ADR) # 3.7.3 ADC Input Clock Register This register selects the clock frequency for the ADC. Figure 3-5. ADC Input Clock Register (ADICLK) #### ADIV2-ADIV0 — ADC Clock Prescaler Bits ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. Table 3-2 shows the available clock configurations. The ADC clock frequency should be set between $f_{ADIC(MIN)}$ and $f_{ADIC(MAX)}$ . The analog input level should remain stable for the entire conversion time (maximum = 17 ADC clock cycles). Table 3-2. ADC Clock Divide Ratio | ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate | | | |-------|-------|-------|----------------|--|--| | 0 | 0 | 0 | Bus clock ÷ 1 | | | | 0 | 0 | 1 | Bus clock ÷ 2 | | | | 0 | 1 | 0 | Bus clock ÷ 4 | | | | 0 | 1 | 1 | Bus clock ÷ 8 | | | | 1 | Х | Х | Bus clock ÷ 16 | | | X = don't care # Chapter 4 Auto Wakeup Module (AWU) # 4.1 Introduction This section describes the auto wakeup module (AWU). The AWU generates a periodic interrupt during stop mode to wake the part up without requiring an external signal. Figure 4-1 is a block diagram of the AWU. ## 4.2 Features Features of the auto wakeup module include: - One internal interrupt with separate interrupt enable bit, sharing the same keyboard interrupt vector and keyboard interrupt mask bit - Exit from low-power stop mode without external signals - · Selectable timeout periods - Dedicated low-power internal oscillator separate from the main system clock sources # 4.3 Functional Description The function of the auto wakeup logic is to generate periodic wakeup requests to bring the microcontroller unit (MCU) out of stop mode. The wakeup requests are treated as regular keyboard interrupt requests, with the difference that instead of a pin, the interrupt signal is generated by an internal logic. Writing the AWUIE bit in the keyboard interrupt enable register enables or disables the auto wakeup interrupt input (see Figure 4-1). A logic 1 applied to the AWUIREQ input with auto wakeup interrupt request enabled, latches an auto wakeup interrupt request. Auto wakeup latch, AWUL, can be read directly from the bit 6 position of port A data register (PTA). This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data direction or PTA6 pullup exist for this bit. Entering stop mode will enable the auto wakeup generation logic. An internal RC oscillator (exclusive for the auto wakeup feature) drives the wakeup request generator. Once the overflow count is reached in the generator counter, a wakeup request, AWUIREQ, is latched and sent to the KBI logic. See Figure 4-1. Wakeup interrupt requests will only be serviced if the associated interrupt enable bit, AWUIE, in KBIER is set. The AWU shares the keyboard interrupt vector. The overflow count can be selected from two options defined by the COPRS bit in CONFIG1. This bit was "borrowed" from the computer operating properly (COP) using the fact that the COP feature is idle (no MCU clock available) in stop mode. The typical values of the periodic wakeup request are (at room temperature): - COPRS = 0: 650 ms @ 5 V, 875 ms @ 3 V - COPRS = 1: 16 ms @ 5 V, 22 ms @ 3 V MC68HC908QY/QT Family Data Sheet, Rev. 6 #### **Auto Wakeup Module (AWU)** Figure 4-1. Auto Wakeup Interrupt Request Generation Logic The auto wakeup RC oscillator is highly dependent on operating voltage and temperature. This feature is not recommended for use as a time-keeping function. The wakeup request is latched to allow the interrupt source identification. The latched value, AWUL, can be read directly from the bit 6 position of PTA data register. This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data, PTA6 direction, and PTA6 pullup exist for this bit. The latch can be cleared by writing to the ACKK bit in the KBSCR register. Reset also clears the latch. AWUIE bit in KBI interrupt enable register (see Figure 4-1) has no effect on AWUL reading. The AWU oscillator and counters are inactive in normal operating mode and become active only upon entering stop mode. #### 4.4 Wait Mode The AWU module remains inactive in wait mode. # 4.5 Stop Mode When the AWU module is enabled (AWUIE = 1 in the keyboard interrupt enable register) it is activated automatically upon entering stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. The AWU counters start from '0' each time stop mode is entered. **Configuration Register (CONFIG)** **Central Processor Unit (CPU)** # 7.3.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to 1. The following paragraphs describe the functions of the condition code register. Figure 7-6. Condition Code Register (CCR) ### V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. - 1 = Overflow - 0 = No overflow # H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. - 1 = Carry between bits 3 and 4 - 0 = No carry between bits 3 and 4 # I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. - 1 = Interrupts disabled - 0 = Interrupts enabled #### **NOTE** To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). #### N — Negative Flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result Low-Voltage Inhibit (LVI) # 11.3.1.1 Internal Oscillator Trimming The 8-bit trimming register, OSCTRIM, allows a clock period adjust of +127 and -128 steps. Increasing OSCTRIM value increases the clock period. Trimming allows the internal clock frequency to be set to $12.8 \text{ MHz} \pm 5\%$ . All devices are factory programmed with trim values in reserved FLASH memory locations \$FFC0 and \$FFC1. The trim value is not automatically loaded into the OSCTRIM register. User software must copy the trim value from \$FFC0 or \$FFC1 into OSCTRIM if needed. The factory trim value provides the accuracy required for communication using forced monitor mode. Some production programmers erase the factory trim values, so confirm with your programmer vendor that the trim values at \$FFC0 and \$FFC1 are preserved, or are re-trimmed. Trimming the device in the user application board will provide the most accurate trim value. ## 11.3.1.2 Internal to External Clock Switching When external clock source (external OSC, RC, or XTAL) is desired, the user must perform the following steps: - 1. For external crystal circuits only, OSCOPT[1:0] = 1:1: To help precharge an external crystal oscillator, set PTA4 (OSC2) as an output and drive high for several cycles. This may help the crystal circuit start more robustly. - 2. Set CONFIG2 bits OSCOPT[1:0] according to . The oscillator module control logic will then set OSC1 as an external clock input and, if the external crystal option is selected, OSC2 will also be set as the clock output. - Create a software delay to wait the stabilization time needed for the selected clock source (crystal, resonator, RC) as recommended by the component manufacturer. A good rule of thumb for crystal oscillators is to wait 4096 cycles of the crystal frequency, i.e., for a 4-MHz crystal, wait approximately 1 msec. - 4. After the manufacturer's recommended delay has elapsed, the ECGON bit in the OSC status register (OSCSTAT) needs to be set by the user software. - 5. After ECGON set is detected, the OSC module checks for oscillator activity by waiting two external clock rising edges. - 6. The OSC module then switches to the external clock. Logic provides a glitch free transition. - 7. The OSC module first sets the ECGST bit in the OSCSTAT register and then stops the internal oscillator. #### NOTE Once transition to the external clock is done, the internal oscillator will only be reactivated with reset. No post-switch clock monitor feature is implemented (clock does not switch back to internal if external clock dies). #### 11.3.2 External Oscillator The external clock option is designed for use when a clock signal is available in the application to provide a clock source to the microcontroller. The OSC1 pin is enabled as an input by the oscillator module. The clock signal is used directly to create BUSCLKX4 and also divided by two to create BUSCLKX2. In this configuration, the OSC2 pin cannot output BUSCLKX4.So the OSC2EN bit in the port A pullup enable register will be clear to enable PTA4 I/O functions on the pin **Oscillator Module (OSC)** ## 11.3.3 XTAL Oscillator The XTAL oscillator circuit is designed for use with an external crystal or ceramic resonator to provide an accurate clock source. In this configuration, the OSC2 pin is dedicated to the external crystal circuit. The OSC2EN bit in the port A pullup enable register has no effect when this clock mode is selected. In its typical configuration, the XTAL oscillator is connected in a Pierce oscillator configuration, as shown in Figure 11-2. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>B</sub> - Series resistor, R<sub>s</sub> (optional) #### NOTE The series resistor ( $R_{\rm S}$ ) is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information. Note 1. R<sub>S</sub> can be zero (shorted) when used with higher-frequency crystals. Refer to manufacturer's data. See Chapter 16 Electrical Specifications for component value recommendations. Figure 11-2. XTAL Oscillator External Connections #### Input/Output Ports (PORTS) ## PTAPUE[5:0] — Port A Input Pullup Enable Bits These read/write bits are software programmable to enable pullup devices on port A pins. - 1 = Corresponding port A pin configured to have internal pull if its DDRA bit is set to 0 - 0 = Pullup device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit Table 12-1 summarizes the operation of the port A pins. Table 12-1. Port A Pin Functions | PTAPUE | TAPUE DDRA PTA I/O Pin | | Accesses to DDRA | Access | ses to PTA | | |--------|------------------------|------------------|---------------------------------------|-------------|------------|--------------------------| | Bit | Bit | Bit | Mode | Read/Write | Read | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA5-DDRA0 | PTA5-PTA0 | PTA5-PTA0 <sup>(5)</sup> | - 1. X = don't care - 2. I/O pin pulled to V<sub>DD</sub> by internal pullup. - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = high impedance - 5. Output does not apply to PTA2 ## 12.3 Port B Port B is an 8-bit general purpose I/O port. Port B is only available on the MC68HC908QY1, MC68HC908QY2, and MC68HC908QY4. # 12.3.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the eight port B pins. Figure 12-5. Port B Data Register (PTB) #### PTB[7:0] — Port B Data Bits These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. #### **System Integration Module (SIM)** Figure 13-1. SIM Block Diagram # 13.2 RST and IRQ Pins Initialization RST and IRQ pins come out of reset as PTA3 and PTA2 respectively. RST and IRQ functions can be activated by programing CONFIG2 accordingly. Refer to Chapter 5 Configuration Register (CONFIG). #### 13.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, BUSCLKX2, as shown in Figure 13-2. ## **System Integration Module (SIM)** Figure 13-7. Interrupt Processing #### **System Integration Module (SIM)** The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. Figure 13-17 shows stop mode entry timing and Figure 13-18 shows the stop mode recovery time from interrupt or break. #### NOTE To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0. NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction. Figure 13-17. Stop Mode Entry Timing Figure 13-18. Stop Mode Recovery from Interrupt # 13.8 SIM Registers The SIM has three memory mapped registers. Table 13-4 shows the mapping of these registers. Table 13-4. SIM Registers | Address | Register | Access Mode | |---------|----------|-------------| | \$FE00 | BSR | User | | \$FE01 | SRSR | User | | \$FE03 | BFCR | User | Table 15-7. READSP (Read Stack Pointer) Command | Description | Reads stack pointer | | | | | |------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--| | Operand | None | | | | | | Data Returned | Returned Returns incremented stack pointer value (SP + 1) in high-byte:low-byte order | | | | | | Opcode | \$0C | | | | | | | Command Sequence | | | | | | FROM HOST V READSP READSP SP LOW ECHO RETURN | | | | | | Table 15-8. RUN (Run User Program) Command | Description | Executes PULH and RTI instructions | | | | | |------------------------|------------------------------------|--|--|--|--| | Operand | None | | | | | | Data Returned | None | | | | | | Opcode | \$28 | | | | | | | Command Sequence | | | | | | FROM HOST V RUN ECHO | | | | | | The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value, SP + 1. The high and low bytes of the program counter are at addresses SP + 5 and SP + 6. Figure 15-17. Stack Pointer at Monitor Mode Entry MC68HC908QY/QT Family Data Sheet, Rev. 6 # 16.9 3-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|--------------------|-----------------------|------| | Output high voltage I <sub>Load</sub> = -0.6 mA, all I/O pins I <sub>Load</sub> = -4.0 mA, all I/O pins I <sub>Load</sub> = -10.0 mA, PTA0, PTA1, PTA3-PTA5 only | V <sub>ОН</sub> | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -1.0<br>V <sub>DD</sub> -0.8 | | _<br>_<br>_ | V | | Maximum combined I <sub>OH</sub> (all I/O pins) | I <sub>OHT</sub> | _ | _ | 50 | mA | | Output low voltage $I_{Load}$ = 0.5 mA, all I/O pins $I_{Load}$ = 6.0 mA, all I/O pins $I_{Load}$ = 10.0 mA, PTA0, PTA1, PTA3-PTA5 only | V <sub>OL</sub> | _<br>_<br>_ | _<br>_<br>_ | 0.3<br>1.0<br>0.8 | V | | Maximum combined I <sub>OL</sub> (all I/O pins) | l <sub>OLT</sub> | _ | _ | 50 | mA | | Input high voltage PTA0-PTA5, PTB0-PTB7 | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input low voltage<br>PTA0-PTA5, PTB0-PTB7 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.3 x V <sub>DD</sub> | V | | Input hysteresis | V <sub>HYS</sub> | 0.06 x V <sub>DD</sub> | _ | _ | V | | DC injection current, all ports | I <sub>INJ</sub> | -2 | _ | +2 | mA | | Total dc current injection (sum of all I/O) | I <sub>INJTOT</sub> | -25 | _ | +25 | mA | | Ports Hi-Z leakage current | I <sub>IL</sub> | -1 | ±0.1 | +1 | μΑ | | Capacitance Ports (as input) Ports (as input) | C <sub>IN</sub><br>C <sub>OUT</sub> | | _ | 12<br>8 | pF | | POR rearm voltage <sup>(3)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise time ramp rate <sup>(4)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | | Monitor mode entry voltage | V <sub>TST</sub> | V <sub>DD</sub> + 2.5 | _ | V <sub>DD</sub> + 4.0 | V | | Pullup resistors <sup>(5)</sup><br>PTA0–PTA5, PTB0–PTB7 | R <sub>PU</sub> | 16 | 26 | 36 | kΩ | | Low-voltage inhibit reset, trip falling voltage | V <sub>TRIPF</sub> | 2.40 | 2.55 | 2.70 | V | | Low-voltage inhibit reset, trip rising voltage | V <sub>TRIPR</sub> | 2.50 | 2.65 | 2.80 | V | | Low-voltage inhibit reset/recover hysteresis | V <sub>HYS</sub> | _ | 60 | _ | mV | - 1. $V_{DD}$ = 2.7 to 3.3 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25•C only. - 3. Maximum is highest voltage that POR is guaranteed. - 4. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, the LVI will hold the part in reset until minimum $V_{DD}$ is reached. 5. $R_{PU}$ are measured at $V_{DD}$ = 3.0 V ## NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994. - 2. ALL DIMENSIONS ARE IN INCHES. - 3. 626-03 TO 626-06 OBSOLETE. NEW STANDARD 626-07. - A DIMENSION TO CENTER OF LEAD WHEN FORMED PARALLEL. - A PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CONERS). # STYLE 1: PIN 1. AC IN 5. GROUND 2. DC + IN 6. OUTPUT 3. DC - IN 7. AUXILIARY 4. AC IN 8. VCC | ♥ FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|--------------------|--------------|----------------------------|--------| | TITLE: | | DOCUMENT NO | ): 98ASB42420B | REV: N | | 8 LD PDIP | CASE NUMBER | R: 626–06 | 19 MAY 2005 | | | | | STANDARD: NO | N-JEDEC | | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DICOMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED CODY" IN PED. | MECHANICAL | DUTLINES | | | |------------|----------|--|--| | DICTIONARY | | | | DO NOT SCALE THIS DRAWING | REV: | DOCUMENT | N□: | 98ASH70107A | |----------|-----|-------------| | PAGE: | | 968 | | | | | TITLE: 8 LEAD MFP CASE NUMBER: 968-02 STANDARD: EIAJ PACKAGE CODE: 6003 SHEET: 1 OF 4