Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | LVD, POR, PWM | | Number of I/O | 13 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 4x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 16-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 16-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/s908qy4h0cdwer | 6.7.2 6.8 #### **Table of Contents** 3.6 Input/Output Signals ...... 3.7 3.7.1 3.7.2 3.7.3 Chapter 4 **Auto Wakeup Module (AWU)** 4.1 4.2 4.3 4.4 4.5 4.6 4.6.1 Keyboard Status and Control Register......51 4.6.2 4.6.3 Keyboard Interrupt Enable Register..... 52 **Chapter 5** Configuration Register (CONFIG) 5.1 5.2 Chapter 6 **Computer Operating Properly (COP)** 6.1 6.2 6.3 6.3.1 6.3.2 6.3.3 6.3.4 6.3.5 6.3.6 6.3.7 6.4 6.5 6.6 6.7 6.7.1 | T-1- | I | | | | |------|------|------|------|------| | ıan | ie o | T L. | Onte | ents | | 13.8 | SIM Registers | 116 | |---------|------------------------------------------------|-----| | 13.8.1 | SIM Reset Status Register | 117 | | 13.8.2 | Break Flag Control Register | 118 | | | Chapter 14 | | | | Timer Interface Module (TIM) | | | 14.1 | Introduction | 119 | | 14.2 | Features | 119 | | 14.3 | Pin Name Conventions | 119 | | 14.4 | Functional Description | | | 14.4.1 | TIM Counter Prescaler | | | 14.4.2 | Input Capture | 122 | | 14.4.3 | Output Compare | 122 | | 14.4.3. | 1 Unbuffered Output Compare | 122 | | 14.4.3. | 2 Buffered Output Compare | 122 | | 14.4.4 | Pulse Width Modulation (PWM) | 123 | | 14.4.4. | 1 Unbuffered PWM Signal Generation | 124 | | 14.4.4. | | 124 | | 14.4.4. | 3 PWM Initialization | 125 | | 14.5 | Interrupts | 125 | | 14.6 | Wait Mode | 126 | | 14.7 | TIM During Break Interrupts | 126 | | 14.8 | Input/Output Signals | | | 14.8.1 | TIM Clock Pin (PTA2/TCLK) | | | 14.8.2 | TIM Channel I/O Pins (PTA0/TCH0 and PTA1/TCH1) | | | 14.9 | Input/Output Registers | | | 14.9.1 | TIM Status and Control Register | | | 14.9.2 | TIM Counter Registers | | | 14.9.3 | TIM Counter Modulo Registers | | | 14.9.4 | TIM Channel Status and Control Registers | | | 14.9.5 | TIM Channel Registers | | | | Chanton 45 | | | | Chapter 15 Development Support | | | 15.1 | Introduction | 133 | | 15.2 | Break Module (BRK) | | | 15.2.1 | Functional Description | | | 15.2.1. | | | | 15.2.1. | | | | 15.2.1. | | | | 15.2.2 | Break Module Registers | | | 15.2.2. | | | | 15.2.2. | | | | 15.2.2. | | | | 15.2.2. | | | | 15.2.2. | | | | 15.2.3 | Low-Power Modes | 138 | MC68HC908QY/QT Family Data Sheet, Rev. 6 #### 2.6.7 Wait Mode Putting the MCU into wait mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive. The WAIT instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode. # 2.6.8 Stop Mode Putting the MCU into stop mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive. The STOP instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode #### NOTE Standby mode is the power-saving mode of the FLASH module in which all internal control signals to the FLASH are inactive and the current consumption of the FLASH is at a minimum. Memory #### Analog-to-Digital Converter (ADC) # AIEN — ADC Interrupt Enable Bit When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when ADR is read or ADSCR is written. Reset clears the AIEN bit. - 1 = ADC interrupt enabled - 0 = ADC interrupt disabled #### ADCO — ADC Continuous Conversion Bit When set, the ADC will convert samples continuously and update ADR at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit. - 1 = Continuous ADC conversion - 0 = One ADC conversion #### CH[4:0] — ADC Channel Select Bits CH4, CH3, CH2, CH1, and CH0 form a 5-bit field which is used to select one of the four ADC channels. The five select bits are detailed in Table 3-1. Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog signal. The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not used. Reset sets all of these bits to 1. #### NOTE Recovery from the disabled state requires one conversion cycle to stabilize. | CH4 | СНЗ | CH2 | CH1 | СН0 | ADC<br>Channel | Input Select | | |--------------|--------------|----------|--------------|--------------|----------------|---------------------------------|--| | 0 | 0 | 0 | 0 | 0 | ADC0 | PTA0 | | | 0 | 0 | 0 | 0 | 1 | ADC1 | PTA1 | | | 0 | 0 | 0 | 1 | 0 | ADC2 | PTA4 | | | 0 | 0 | 0 | 1 | 1 | ADC3 | PTA5 | | | 0 | 0 | 1 | 0 | 0 | _ | | | | $\downarrow$ | $\downarrow$ | <b>\</b> | $\downarrow$ | $\downarrow$ | _ | Unused <sup>(1)</sup> | | | 1 | 1 | 0 | 1 | 0 | _ | | | | 1 | 1 | 0 | 1 | 1 | _ | Reserved | | | 1 | 1 | 1 | 0 | 0 | _ | Unused | | | 1 | 1 | 1 | 0 | 1 | _ | V <sub>DDA</sub> <sup>(2)</sup> | | | 1 | 1 | 1 | 1 | 0 | _ | V <sub>SSA</sub> <sup>(2)</sup> | | | 1 | 1 | 1 | 1 | 1 | _ | ADC power off | | Table 3-1. MUX Channel Select If any unused channels are selected, the resulting ADC conversion will be unknown. The voltage levels supplied from internal reference nodes, as specified in the table, are used to verify the operation of the ADC converter both in production test and for user applications. # Chapter 4 Auto Wakeup Module (AWU) # 4.1 Introduction This section describes the auto wakeup module (AWU). The AWU generates a periodic interrupt during stop mode to wake the part up without requiring an external signal. Figure 4-1 is a block diagram of the AWU. #### 4.2 Features Features of the auto wakeup module include: - One internal interrupt with separate interrupt enable bit, sharing the same keyboard interrupt vector and keyboard interrupt mask bit - Exit from low-power stop mode without external signals - · Selectable timeout periods - Dedicated low-power internal oscillator separate from the main system clock sources # 4.3 Functional Description The function of the auto wakeup logic is to generate periodic wakeup requests to bring the microcontroller unit (MCU) out of stop mode. The wakeup requests are treated as regular keyboard interrupt requests, with the difference that instead of a pin, the interrupt signal is generated by an internal logic. Writing the AWUIE bit in the keyboard interrupt enable register enables or disables the auto wakeup interrupt input (see Figure 4-1). A logic 1 applied to the AWUIREQ input with auto wakeup interrupt request enabled, latches an auto wakeup interrupt request. Auto wakeup latch, AWUL, can be read directly from the bit 6 position of port A data register (PTA). This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data direction or PTA6 pullup exist for this bit. Entering stop mode will enable the auto wakeup generation logic. An internal RC oscillator (exclusive for the auto wakeup feature) drives the wakeup request generator. Once the overflow count is reached in the generator counter, a wakeup request, AWUIREQ, is latched and sent to the KBI logic. See Figure 4-1. Wakeup interrupt requests will only be serviced if the associated interrupt enable bit, AWUIE, in KBIER is set. The AWU shares the keyboard interrupt vector. The overflow count can be selected from two options defined by the COPRS bit in CONFIG1. This bit was "borrowed" from the computer operating properly (COP) using the fact that the COP feature is idle (no MCU clock available) in stop mode. The typical values of the periodic wakeup request are (at room temperature): - COPRS = 0: 650 ms @ 5 V, 875 ms @ 3 V - COPRS = 1: 16 ms @ 5 V, 22 ms @ 3 V MC68HC908QY/QT Family Data Sheet, Rev. 6 # **Chapter 5 Configuration Register (CONFIG)** ## 5.1 Introduction This section describes the configuration registers (CONFIG1 and CONFIG2). The configuration registers enable or disable the following options: - Stop mode recovery time (32 x BUSCLKX4 cycles or 4096 x BUSCLKX4 cycles) - STOP instruction - Computer operating properly module (COP) - COP reset period (COPRS): 8176 × BUSCLKX4 or 262,128 × BUSCLKX4 - Low-voltage inhibit (LVI) enable and trip voltage selection - OSC option selection - IRQ pin - RST pin - Auto wakeup timeout period # 5.2 Functional Description The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. Most of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU) it is recommended that this register be written immediately after reset. The configuration registers are located at \$001E and \$001F, and may be read at anytime. ## **NOTE** The CONFIG registers are one-time writable by the user after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 5-1 and Figure 5-2. Figure 5-1. Configuration Register 2 (CONFIG2) **Configuration Register (CONFIG)** # **Chapter 11 Oscillator Module (OSC)** ## 11.1 Introduction The oscillator module is used to provide a stable clock source for the microcontroller system and bus. The oscillator module generates two output clocks, BUSCLKX2 and BUSCLKX4. The BUSCLKX4 clock is used by the system integration module (SIM) and the computer operating properly module (COP). The BUSCLKX2 clock is divided by two in the SIM to be used as the bus clock for the microcontroller. Therefore the bus frequency will be one fourth of the BUSCLKX4 frequency. #### 11.2 Features The oscillator has these four clock source options available: - 1. Internal oscillator: An internally generated, fixed frequency clock, trimmable to ±5%. This is the default option out of reset. - 2. External oscillator: An external clock that can be driven directly into OSC1. - 3. External RC: A built-in oscillator module (RC oscillator) that requires an external R connection only. The capacitor is internal to the chip. - 4. External crystal: A built-in oscillator module (XTAL oscillator) that requires an external crystal or ceramic-resonator. # 11.3 Functional Description The oscillator contains these major subsystems: - Internal oscillator circuit - Internal or external clock switch control - External clock circuit - External crystal circuit - External RC clock circuit again in the SIM and results in the internal bus frequency being one fourth of either the XTALCLK, RCCLK, or INTCLK frequency. #### 11.5 Low Power Modes The WAIT and STOP instructions put the MCU in low-power consumption standby modes. #### 11.5.1 Wait Mode The WAIT instruction has no effect on the oscillator logic. BUSCLKX2 and BUSCLKX4 continue to drive to the SIM module. # 11.5.2 Stop Mode The STOP instruction disables either the XTALCLK, the RCCLK, or INTCLK output, hence BUSCLKX2 and BUSCLKX4. # 11.6 Oscillator During Break Mode The oscillator continues to drive BUSCLKX2 and BUSCLKX4 when the device enters the break state. # 11.7 CONFIG2 Options Two CONFIG2 register options affect the operation of the oscillator module: OSCOPT1 and OSCOPT0. All CONFIG2 register bits will have a default configuration. Refer to Chapter 5 Configuration Register (CONFIG) for more information on how the CONFIG2 register is used. Table 11-2 shows how the OSCOPT bits are used to select the oscillator clock source. OSCOPT1 OSCOPT0 Oscillator Modes 0 0 Internal oscillator 0 1 External oscillator 1 0 External RC 1 1 External crystal Table 11-2. Oscillator Modes # 11.8 Input/Output (I/O) Registers The oscillator module contains these two registers: - 1. Oscillator status register (OSCSTAT) - 2. Oscillator trim register (OSCTRIM) Freescale Semiconductor 95 MC68HC908QY/QT Family Data Sheet, Rev. 6 Oscillator Module (OSC) # 11.8.1 Oscillator Status Register The oscillator status register (OSCSTAT) contains the bits for switching from internal to external clock sources. Figure 11-4. Oscillator Status Register (OSCSTAT) #### **ECGON** — External Clock Generator On Bit This read/write bit enables external clock generator, so that the switching process can be initiated. This bit is forced low during reset. This bit is ignored in monitor mode with the internal oscillator bypassed, PTM or CTM mode. - 1 = External clock generator enabled - 0 = External clock generator disabled #### **ECGST** — External Clock Status Bit This read-only bit indicates whether or not an external clock source is engaged to drive the system clock. - 1 = An external clock source engaged - 0 = An external clock source disengaged # 11.8.2 Oscillator Trim Register (OSCTRIM) Figure 11-5. Oscillator Trim Register (OSCTRIM) #### TRIM7-TRIM0 — Internal Oscillator Trim Factor Bits These read/write bits change the size of the internal capacitor used by the internal oscillator. By measuring the period of the internal clock and adjusting this factor accordingly, the frequency of the internal clock can be fine tuned. Increasing (decreasing) this factor by one increases (decreases) the period by approximately 0.2% of the untrimmed period (the period for TRIM = \$80). The trimmed frequency is guaranteed not to vary by more than $\pm 5\%$ over the full specified range of temperature and voltage. The reset value is \$80, which sets the frequency to 12.8 MHz (3.2 MHz bus speed) $\pm 25\%$ . Applications using the internal oscillator should copy the internal oscillator trim value at location \$FFC0 or \$FFC1 into this register to trim the clock source. #### **System Integration Module (SIM)** # 13.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module time out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12–5 of the SIM counter. The SIM counter output, which occurs at least every 4080 BUSCLKX4 cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time out. The COP module is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR). ## 13.4.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset. If the stop enable bit, STOP, in the mask option register is 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST pin for all internal reset sources. #### 13.4.2.4 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. See Figure 2-1. Memory Map for memory ranges. ## 13.4.2.5 Low-Voltage Inhibit (LVI) Reset The LVI asserts its output to the SIM when the $V_{DD}$ voltage falls to the LVI trip voltage $V_{TRIPF}$ . The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin (RST) is held low while the SIM counter counts out 4096 BUSCLKX4 cycles after $V_{DD}$ rises above $V_{TRIPR}$ . Sixty-four BUSCLKX4 cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the (RST) pin for all internal reset sources. ## 13.5 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of BUSCLKX4. #### 13.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine. MC68HC908QY/QT Family Data Sheet, Rev. 6 #### Timer Interface Module (TIM) # 14.4.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 14.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. #### NOTE In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. #### 14.4.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. #### NOTE In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 14.4.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM status and control register (TSC): - a. Stop the TIM counter by setting the TIM stop bit, TSTOP. - b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See Table 14-3. - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (polarity 1 to clear output on compare) or 1:1 (polarity 0 to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See Table 14-3. #### NOTE In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. See 14.9.4 TIM Channel Status and Control Registers. # 14.5 Interrupts The following TIM sources can generate interrupt requests: - TIM overflow flag (TOF) The TOF bit is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register. - TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE =1. CHxF and CHxIE are in the TIM channel x status and control register. MC68HC908QY/QT Family Data Sheet, Rev. 6 ## 15.2.2.3 Break Auxiliary Register The break auxiliary register (BRKAR) contains a bit that enables software to disable the COP while the MCU is in a state of break interrupt with monitor mode. Figure 15-6. Break Auxiliary Register (BRKAR) #### BDCOP — Break Disable COP Bit This read/write bit disables the COP during a break interrupt. Reset clears the BDCOP bit. - 1 = COP disabled during break interrupt - 0 = COP enabled during break interrupt #### 15.2.2.4 Break Status Register The break status register (BSR) contains a flag to indicate that a break caused an exit from wait mode. This register is only used in emulation mode. Figure 15-7. Break Status Register (BSR) # SBSW — SIM Break Stop/Wait SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. - 1 = Wait mode was exited by break interrupt - 0 = Wait mode was not exited by break interrupt # 15.3.1 Functional Description Figure 15-9 shows a simplified diagram of monitor mode entry. The monitor module receives and executes commands from a host computer. Figure 15-10, Figure 15-11, and Figure 15-12 show example circuits used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Figure 15-9. Simplified Monitor Mode Entry Flowchart MC68HC908QY/QT Family Data Sheet, Rev. 6 If monitor mode was entered with $V_{TST}$ on $\overline{IRQ}$ , then the COP is disabled as long as $V_{TST}$ is applied to $\overline{IRQ}$ #### 15.3.1.2 Forced Monitor Mode If entering monitor mode without high voltage on $\overline{IRQ}$ , then startup port pin requirements and conditions, (PTA1/PTA4) are not in effect. This is to reduce circuit requirements when performing in-circuit programming. #### NOTE If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial power-on reset (POR). Once the reset vector has been programmed, the traditional method of applying a voltage, $V_{TST}$ , to $\overline{IRQ}$ must be used to enter monitor mode. If monitor mode was entered as a result of the reset vector being blank, the COP is always disabled regardless of the state of IRQ. If the voltage applied to the $\overline{IRQ}$ is less than $V_{TST}$ , the MCU will come out of reset in user mode. Internal circuitry monitors the reset vector fetches and will assert an internal reset if it detects that the reset vectors are erased (\$FF). When the MCU comes out of reset, it is forced into monitor mode without requiring high voltage on the $\overline{IRQ}$ pin. Once out of reset, the monitor code is initially executing with the internal clock at its default frequency. If $\overline{IRQ}$ is held high, all pins will default to regular input port functions except for PTA0 and PTA5 which will operate as a serial communication port and OSC1 input respectively (refer to Figure 15-10). That will allow the clock to be driven from an external source through OSC1 pin. If $\overline{\text{IRQ}}$ is held low, all pins will default to regular input port function except for PTA0 which will operate as serial communication port. Refer to Figure 15-11. Regardless of the state of the $\overline{IRQ}$ pin, it will not function as a port input pin in monitor mode. Bit 2 of the Port A data register will always read 0. The BIH and BIL instructions will behave as if the $\overline{IRQ}$ pin is enabled, regardless of the settings in the configuration register. See Chapter 5 Configuration Register (CONFIG). The COP module is disabled in forced monitor mode. Any reset other than a power-on reset (POR) will automatically force the MCU to come back to the forced monitor mode. #### 15.3.1.3 Monitor Vectors In monitor mode, the MCU uses different vectors for reset, SWI (software interrupt), and break interrupt than those for user mode. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. #### NOTE Exiting monitor mode after it has been initiated by having a blank reset vector requires a power-on reset (POR). Pulling RST (when RST pin available) low will not exit monitor mode in this situation. Table 15-2 summarizes the differences between user mode and monitor mode regarding vectors. #### **Electrical Specifications** # 16.12 3-V Oscillator Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|--------------------|-------------|------| | Internal oscillator frequency <sup>(1)</sup> | f <sub>INTCLK</sub> | _ | 12.8 | _ | MHz | | Deviation from trimmed Internal oscillator <sup>(2)(3)</sup> 12.8 MHz, fixed voltage, fixed temp 12.8 MHz, V <sub>DD</sub> ± 10%, 0 to 70°C 12.8 MHz, V <sub>DD</sub> ± 10%, –40 to 125°C | ACC <sub>INT</sub> | _<br>_<br>_ | ± 0.4<br>± 2<br>— | <br><br>± 5 | % | | Crystal frequency, XTALCLK <sup>(1)</sup> | foscxclk | 1 | _ | 16 | MHz | | External RC oscillator frequency, RCCLK (1) | f <sub>RCCLK</sub> | 2 | _ | 10 | MHz | | External clock reference frequency <sup>(1)</sup> (4) | foscxclk | dc | _ | 16 | MHz | | Crystal load capacitance <sup>(5)</sup> | CL | _ | 20 | _ | pF | | Crystal fixed capacitance <sup>(3)</sup> | C <sub>1</sub> | _ | 2 x C <sub>L</sub> | _ | _ | | Crystal tuning capacitance <sup>(3)</sup> | C <sub>2</sub> | _ | 2 x C <sub>L</sub> | _ | _ | | Feedback bias resistor | R <sub>B</sub> | 0.5 | 1 | 10 | МΩ | | RC oscillator external resistor | R <sub>EXT</sub> | See Figure 16-8 | | _ | | | Crystal series damping resistor f <sub>OSCXCLK</sub> = 1 MHz f <sub>OSCXCLK</sub> = 4 MHz f <sub>OSCXCLK</sub> = > 8 MHz | R <sub>S</sub> | _<br>_<br>_ | 10<br>5<br>0 | _<br>_<br>_ | kΩ | - Bus frequency, f<sub>OP</sub>, is oscillator frequency divided by 4. Deviation values assumes trimming @25•C and midpoint of voltage range. Values are based on characterization results, not tested in production. - 4. No more than 10% duty cycle deviation from 50% - 5. Consult crystal vendor data sheet Figure 16-8. RC versus Frequency (3 Volts @ 25•C) MC68HC908QY/QT Family Data Sheet, Rev. 6 # Chapter 17 Ordering Information and Mechanical Specifications ## 17.1 Introduction This section contains order numbers for the MC68HC908QY1, MC68HC908QY2, MC68HC908QY4, MC68HC908QT1, MC68HC908QT2, and MC69HC908QT4. Dimensions are given for: - 8-pin plastic dual in-line package (PDIP) - 8-pin small outline integrated circuit (SOIC) package - 8-pin dual flat no lead (DFN) package - 16-pin PDIP - 16-pin SOIC - 16-pin thin shrink small outline package (TSSOP) ## 17.2 MC Order Numbers **Table 17-1. MC Order Numbers** | MC Order Number | ADC | FLASH Memory | Package | |-----------------|-----|--------------|-------------| | MC908QY1 | _ | 1536 bytes | 16-pins | | MC908QY2 | Yes | 1536 bytes | PDIP, SOIC, | | MC908QY4 | Yes | 4096 bytes | and TSSOP | | MC908QT1 | _ | 1536 bytes | 8-pins | | MC908QT2 | Yes | 1536 bytes | PDIP, SOIC, | | MC908QT4 | Yes | 4096 bytes | and DFN | Temperature and package designators: $C = -40 \cdot C \text{ to } +85 \cdot C$ $V = -40 \cdot C \text{ to } +105 \cdot C$ $M = -40 \cdot C \text{ to } + 125 \cdot C$ P = Plastic dual in-line package (PDIP) DW = Small outline integrated circuit package (SOIC) DT = Thin shrink small outline package (TSSOP) FQ = Dual flat no lead (DFN) Figure 17-1. Device Numbering System # 17.3 Package Dimensions Refer to the following pages for detailed package dimensions. MC68HC908QY/QT Family Data Sheet, Rev. 6 © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. # MECHANICAL OUTLINES DICTIONARY DO NOT SCALE THIS DRAWING DOCUMENT NO: 98ASB42567B PAGE: 751G REV: E SECTION A-A TITLE: 16LD SOIC W/B, 1.27 PITCH CASE-OUTLINE CASE NUMBER: 751G-05 STANDARD: JEDEC MS-013AA PACKAGE CODE: 2003 | SHEET: 1 OF 3