



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | SH-2                                                                            |
| Core Size                  | 32-Bit Single-Core                                                              |
| Speed                      | 28.7MHz                                                                         |
| Connectivity               | EBI/EMI, SCI                                                                    |
| Peripherals                | DMA, POR, PWM, WDT                                                              |
| Number of I/O              | 98                                                                              |
| Program Memory Size        | ·                                                                               |
| Program Memory Type        | ROMIess                                                                         |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 4K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                     |
| Data Converters            | A/D 8x10b                                                                       |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -20°C ~ 75°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 144-BFQFP                                                                       |
| Supplier Device Package    | 144-QFP (20x20)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/hd6417041af28v |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Section 1 SH7040 Series Overview

## 1.1 SH7040 Series Overview

The SH7040 Series (SH7040/41/42/43/44/45) CMOS single-chip microprocessors integrate a Renesas-original architecture, high-speed CPU with peripheral functions required for system configuration.

The CPU has a RISC-type instruction set. Most instructions can be executed in one clock cycle, which greatly improves instruction execution speed. In addition, the 32-bit internal-bus architecture enhances data processing power. With this CPU, it has become possible to assemble low cost, high performance/high-functioning systems, even for applications that were previously impossible with microprocessors, such as real-time control, which demands high speeds. In particular, the SH7040 series has a 1-kbyte on-chip cache, which allows an improvement in CPU performance during external memory access.

In addition, the SH7040 Series includes on-chip peripheral functions necessary for system configuration, such as large-capacity ROM and RAM, timers, a serial communication interface (SCI), an A/D converter, an interrupt controller, and I/O ports. Memory or peripheral LSIs can be connected efficiently with an external memory access support function. This greatly reduces system cost.

In addition to the masked-ROM versions of the SH7040 series, the SH7042 and SH7043 have a ZTAT<sup>TM\*1</sup> version with user-programmable on-chip PROM and the SH7044 and SH7045 have an F-ZTAT<sup>TM\*2</sup> version with on-chip flash memory. These versions enable users to respond quickly and flexibly to changing application specifications, growing production volumes, and other conditions.

- Notes: \*1 ZTAT (Zero Turn-Around Time) is a registered trademark of Renesas Technology Corp.
  - \*2 F-ZTAT (Flexible ZTAT) is a trademark of Renesas Technology Corp.

## 1.1.1 SH7040 Series Features

## CPU:

- Original Renesas architecture
- 32-bit internal data bus
- General-register machine
  - Sixteen 32-bit general registers
  - Three 32-bit control registers
  - Four 32-bit system registers
- RISC-type instruction set

| TQFP120 Pin No. | MCU Mode           | PROM Mode       |
|-----------------|--------------------|-----------------|
| 63              | PD10/D10           | NC              |
| 64              | PD9/D9             | NC              |
| 65              | PD8/D8             | NC              |
| 66              | V <sub>ss</sub>    | V <sub>ss</sub> |
| 67              | PD7/D7             | D7              |
| 68              | PD6/D6             | D6              |
| 69              | PD5/D5             | D5              |
| 70              | V <sub>cc</sub>    | V <sub>cc</sub> |
| 71              | PD4/D4             | D4              |
| 72              | PD3/D3             | D3              |
| 73              | PD2/D2             | D2              |
| 74              | PD1/D1             | D1              |
| 75              | PD0/D0             | D0              |
| 76              | V <sub>ss</sub>    | V <sub>ss</sub> |
| 77              | XTAL               | NC              |
| 78              | MD3                | V <sub>cc</sub> |
| 79              | EXTAL              | V <sub>ss</sub> |
| 80              | MD2                | V <sub>cc</sub> |
| 81              | NMI                | A9              |
| 82              | V <sub>cc</sub>    | V <sub>cc</sub> |
| 83              | MD1                | V <sub>cc</sub> |
| 84              | MD0                | V <sub>cc</sub> |
| 85              | PLLV <sub>cc</sub> | V <sub>cc</sub> |
| 86              | PLLCAP             | V <sub>ss</sub> |
| 87              | PLLV <sub>ss</sub> | V <sub>ss</sub> |
| 88              | PA15/CK            | NC              |
| 89              | RES                | V <sub>PP</sub> |
| 90              | NC                 | NC              |
| 91              | NC                 | NC              |
| 92              | PE0/TIOC0A/DREQ0   | NC              |
| 93              | PE1/TIOC0B/DRAK0   | NC              |

 Table 1.3
 Pin Arrangement by Mode for SH7040, SH7042 (TQFP-120 Pin) (cont)

## Table 2.9 Instruction Formats (cont)

|                     | Source Operand                               | Destination              |                           |  |  |
|---------------------|----------------------------------------------|--------------------------|---------------------------|--|--|
| Instruction Formats |                                              | Operand                  | Example                   |  |  |
| d format            | ddddddd:                                     | R0 (Direct register)     | MOV.L                     |  |  |
| 1 <u>5 0</u>        | Indirect GBR                                 |                          | @(disp,GBR),R0            |  |  |
| xxxx xxxx dddd dddd | with<br>displacement                         |                          |                           |  |  |
|                     | R0(Direct                                    | ddddddd: Indirect        | MOV.L                     |  |  |
|                     | register)                                    | GBR with<br>displacement | R0,@(disp,GBR)            |  |  |
|                     | ddddddd: PC<br>relative with<br>displacement | R0 (Direct register)     | MOVA<br>@(disp,PC),R0     |  |  |
|                     | ddddddd: PC<br>relative                      | —                        | BF label                  |  |  |
| d12 format          | dddddddddd:                                  |                          | BRA label                 |  |  |
| 1 <u>5</u> 0        | PC relative                                  |                          | (label = disp +           |  |  |
| xxxx dddd dddd dddd |                                              |                          | PC)                       |  |  |
| nd8 format          | ddddddd: PC                                  | nnnn: Direct             | MOV.L                     |  |  |
| 15 0                | relative with register                       |                          | @(disp,PC),Rn             |  |  |
| xxxx nnnn dddd dddd | displacement                                 |                          |                           |  |  |
| i format            | iiiiiiii: Immediate                          | Indirect indexed         | AND.B                     |  |  |
|                     |                                              | GBR                      | <pre>#imm,@(R0,GBR)</pre> |  |  |
| 1 <u>5 0</u>        | iiiiiiii: Immediate                          | R0 (Direct register)     | AND #imm,R0               |  |  |
| xxxx xxxx iiii iiii |                                              |                          |                           |  |  |
|                     | iiiiiiii: Immediate                          | —                        | TRAPA #imm                |  |  |
| ni format           | iiiiiiii: Immediate                          | nnnn: Direct             | ADD #imm,Rn               |  |  |
| 150                 |                                              | register                 |                           |  |  |
| xxxx nnnn iiii iiii |                                              |                          |                           |  |  |

|          |                |                  |                                                                                                                                      | Execu-<br>tion | T   |
|----------|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|
| Instruct | tion           | Instruction Code | Operation                                                                                                                            | Cycles         | Bit |
| MOV.W    | Rm,@(R0,Rn)    | 0000nnnnmmm0101  | $Rm \rightarrow (R0 + Rn)$                                                                                                           | 1              | _   |
| MOV.L    | Rm,@(R0,Rn)    | 0000nnnnmmm0110  | $Rm \rightarrow (R0 + Rn)$                                                                                                           | 1              | —   |
| MOV.B    | @(R0,Rm),Rn    | 0000nnnnmmm1100  | $(R0 + Rm) \rightarrow Sign$ extension $\rightarrow Rn$                                                                              | 1              | —   |
| MOV.W    | @(R0,Rm),Rn    | 0000nnnnmm1101   | $(R0 + Rm) \rightarrow Sign$ extension $\rightarrow Rn$                                                                              | 1              | —   |
| MOV.L    | @(R0,Rm),Rn    | 0000nnnnmmm1110  | $(R0 + Rm) \rightarrow Rn$                                                                                                           | 1              |     |
| MOV.B    | R0,@(disp,GBR) | 11000000ddddddd  | $\text{R0} \rightarrow (\text{disp + GBR})$                                                                                          | 1              | _   |
| MOV.W    | R0,@(disp,GBR) | 11000001ddddddd  | $\text{R0} \rightarrow (\text{disp} \times \text{2 + GBR})$                                                                          | 1              | —   |
| MOV.L    | R0,@(disp,GBR) | 11000010ddddddd  | $\text{R0} \rightarrow (\text{disp} \times \text{4 + GBR})$                                                                          | 1              | _   |
| MOV.B    | @(disp,GBR),R0 | 11000100ddddddd  | (disp + GBR) $\rightarrow$ Sign extension $\rightarrow$ R0                                                                           | 1              | —   |
| MOV.W    | @(disp,GBR),R0 | 11000101ddddddd  | $\begin{array}{l} (\text{disp} \times 2 + \text{GBR}) \rightarrow \text{Sign} \\ \text{extension} \rightarrow \text{R0} \end{array}$ | 1              |     |
| MOV.L    | @(disp,GBR),R0 | 11000110ddddddd  | $(disp \times 4 + GBR) \to R0$                                                                                                       | 1              | _   |
| MOVA     | @(disp,PC),R0  | 11000111dddddddd | $disp \times 4 + PC \to R0$                                                                                                          | 1              | _   |
| MOVT     | Rn             | 0000nnnn00101001 | $T \rightarrow Rn$                                                                                                                   | 1              | —   |
| SWAP.B   | Rm,Rn          | 0110nnnnmmm1000  | $Rm \rightarrow Swap$ the bottom two bytes $\rightarrow Rn$                                                                          | 1              | _   |
| SWAP.W   | Rm,Rn          | 0110nnnnmmm1001  | $Rm \rightarrow Swap two$ consecutive words $\rightarrow Rn$                                                                         | 1              |     |
| XTRCT    | Rm,Rn          | 0010nnnnmmm1101  | Rm: Middle 32 bits of Rn $\rightarrow$ Rn                                                                                            | 1              | —   |

## Table 2.12 Data Transfer Instructions (cont)



Figure 9.7 Cache Fill Timing in Case of Non-Consecutive Cache Miss from DRAM Space (Normal Mode, TPC = 0, RCD = 0, No Wait)



Figure 9.8 Cache Fill Timing in Case of Consecutive Cache Misses from DRAM Space (RAS Down Mode, TPC = 0, RCD = 0, No Wait)

#### 9.4.4 Cache Hit after Cache Miss

The first cache hit after a cache miss is regarded as a cache miss, and a cache fill without idle cycle generation is performed. The next hit operates as a cache hit.

**Self-Refresh:** When both the RMD and RFSH bits of the RTCSR are set to 1, the  $\overline{CAS}$  signal and  $\overline{RAS}$  signal are output and the DRAM enters self-refresh mode, as shown in figure 10.16. Do not access DRAM during self-refreshes, in order to preserve DRAM data. When performing DRAM accesses, first cancel the self-refresh, then access only after doing individual refreshes for all row addresses within the time prescribed for the particular DRAM.

For external bus right requests during self-refreshes, to preserve DRAM data at the time of releasing the bus rights, only  $\overline{CASx}$ ,  $\overline{RAS}$ , and RDWR are output and the bus rights are released to the external device with the self-refresh maintained. Consequently, do not perform DRAM accesses from external devices at such a time.



Figure 10.16 Self-Refresh Timing



Figure 10.27 16-Bit Data Bus Width SRAM Connection



Figure 11.5 Data Flow in Single Address Mode

Two types of transfers are possible in the single address mode: (a) transfers between external devices with DACK and memory-mapped external devices, and (b) transfers between external devices with DACK and external memory. The only transfer requests for either of these is the external request (DREQ). Figure 11.6 shows the DMA transfer timing for the single address mode.

#### 1st, 2nd bus cycles



The SAR3 value is taken as the address, memory data is read, and the value is stored in the temporary buffer. Since the value read at this time is used as the address, it must be 32 bits. When external connection data bus is 16 bits, two bus cycles are required.

#### 3rd bus cycle



The value in the temporary buffer is taken as the address, and data is read from the transfer source module to the data buffer.

#### 4th bus cycle



The DAR3 value is taken as the address, and the value in the data buffer is written to the transfer destination module.

Note: Memory, transfer source, and transfer destination modules are shown here. In practice, connection can be made anywhere there is address space.

#### Figure 11.9 Dual Address Mode and Indirect Address Operation (When External Memory Space is 16 bits)

**Burst Mode, Single Address, and Level Detection:** DREQ sampling timing in burst mode with single address and level detection is shown in figures 11.21 and 11.22.

In burst mode with single address and level detection, a dummy cycle is inserted as one bus cycle, at the earliest, three cycles after timing of the first sampling. Data during this period is undefined, and the DACK signal is not output. Nor is the number of DMAC transfers counted. The actual DMAC transfer begins after one dummy bus cycle output.

The dummy cycle is not counted either at the start of the second sampling (transfer one bus cycle before the start of the first DMAC transfer). Therefore, the second sampling is not conducted from the bus cycle starting the dummy cycle, but from the start of the CPU(3) bus cycle.

Thereafter, as long the  $\overline{\text{DREQ}}$  is continuously sampled, no dummy cycle is inserted.  $\overline{\text{DREQ}}$  sampling timing during this period begins from the start of the transfer one bus cycle before the start of DMAC transfer, in the same way as with cycle steal mode.

As with the fourth sampling in figure 11.21, once DMAC transfer is interrupted, a dummy cycle is again inserted at the start as soon as DMAC transfer is resumed.

The DACK output period in burst mode is the same as in cycle steal mode.

• Bit 4—Buffer Operation A (BFA): Designates whether to use the TGRA register for normal operation, or buffer operation in combination with the TGRC register. When using TGRC as a buffer register, no TGRC register input capture/output compares are generated.

This bit is reserved in channels 1 and 2, which have no TGRC registers. It is always read as 0, and cannot be modified.

| Bit 4: BFA | Description                            |
|------------|----------------------------------------|
| 0          | TGRA operates normally (initial value) |
| 1          | TGRA and TGRC buffer operation         |

• Bits 3–0—Modes 3–0 (MD3–MD0): These bits set the timer operation mode.

| Bit 3:<br>MD3 | Bit 2:<br>MD2 | Bit 1:<br>MD1 | Bit 0:<br>MD0 | Description                                                     |
|---------------|---------------|---------------|---------------|-----------------------------------------------------------------|
| 0             | 0             | 0             | 0             | Normal operation (initial value)                                |
|               |               |               | 1             | Reserved (do not set)                                           |
|               |               | 1             | 0             | PWM mode 1                                                      |
|               |               |               | 1             | PWM mode 2 <sup>*1</sup>                                        |
|               | 1             | 0             | 0             | Phase counting mode 1 <sup>*2</sup>                             |
|               |               |               | 1             | Phase counting mode 2 <sup>*2</sup>                             |
|               |               | 1             | 0             | Phase counting mode 3 <sup>*2</sup>                             |
|               |               |               | 1             | Phase counting mode 4 <sup>*2</sup>                             |
| 1             | 0             | 0             | 0             | Reset synchronous PWM mode <sup>*3</sup>                        |
|               |               |               | 1             | Reserved (do not set)                                           |
|               |               | 1             | 0             | Reserved (do not set)                                           |
|               |               |               | 1             | Reserved (do not set)                                           |
|               | 1             | 0             | 0             | Reserved (do not set)                                           |
|               |               |               | 1             | Complementary PWM mode 1 (transmit at peak)*3                   |
|               |               | 1             | 0             | Complementary PWM mode 2 (transmit at valley)*3                 |
|               |               |               | 1             | Complementary PWM mode 3 (transmit at peak and valley) $^{*_3}$ |

Notes: \*1 PWM mode 2 can not be set for channels 3, 4.

\*2 Phase measurement mode can not be set for channels 0, 3, 4.

\*3 Reset synchronous PWM mode, complementary PWM mode can only be set for channel 3. When channel 3 is set to reset synchronous PWM mode or complementary PWM mode, the channel 4 settings become ineffective and automatically conform to the channel 3 settings. However, do not set channel 4 to reset synchronous PWM mode or complementary PWM mode. Reset synchronous PWM mode and complementary PWM mode can not be set for channels 0, 1, 2.

#### 12.2.14 Timer Dead Time Data Register (TDDR)

The timer dead time data register (TDDR) is a 16-bit register, used only in complementary PWM mode, that specifies the TCNT3 and TCNT4 counter offset values. In complementary PWM mode, when the TCNT3 and TCNT4 counters are cleared and then restarted, the TDDR register value is loaded into the TCNT3 counter and the count operation starts. The TDDR register is initialized to H'FFFF by a power-on reset or in standby mode. Manual reset does not initialize TDDR. Accessing the TDDR in 8-bit units is prohibited. Always access in 16-bit units.



#### 12.2.15 Timer Period Data Register (TCDR)

The timer period data register (TCDR) is a 16-bit register used only in complementary PWM mode. Set the PWM carrier sync value as the TCDR register value. This register is constantly compared with the TCNTS counter in complementary PWM mode, and when a match occurs the TCNTS counter switches direction (decrement to increment).

The TCDR register is initialized to H'FFFF by a reset or in standby mode. Manual reset does not initialize TCDR. Accessing the TCDR in 8-bit units is prohibited. Always access in 16-bit units.



### Renesas

• A mask operation

For A mask, the above operation is modified as follows:

In complementary PWM mode, buffer register compare-match flags can be set only for compare with three counters (TCNT3, TCNT4, and TCNT5).

Special properties of compare match flag disappear and compare match flags of buffer registers are set to all set values of buffer registers.

Figure 12.92 shows an example when setting the duty setting register to TGR3B, buffer register to TGR3D and Buffer register to TGR3A-Td.



Figure. 12.92 Special Properties of Compare Match Flag in Complementary PWM Mode (for A Mask)

## **12.9 Port Output Enable (POE)**

The port output enable (POE) can be used to establish a high-impedance state for high-current pins, by changing the POE0–POE3 pin input, depending on the output status of the high-current pins (PE09/TIOC3B, PE11/TIOC3D, PE12/TIOC4A, PE13/TIOC4B/MRES, PE14/TIOC4C/DACK0/AH, PE15/TIOC4D/DACK1/IRQOUT). It can also simultaneously generate interrupt requests.

The high-current pins also become high-impedance regardless of whether these pin functions are selected in cases such as when the oscillator stops or in standby mode. Refer to section 4, Clock Pulse Generator (CPG), for details.

## 12.9.1 Features

- Each of the  $\overline{\text{POE0}}$ - $\overline{\text{POE3}}$  input pins can be set for falling edge,  $\phi/8 \times 16$ ,  $\phi/16 \times 16$ , or  $\phi/128 \times 16$  low-level sampling.
- High-current pins can be set to high-impedance state by POE0–POE3 pin falling-edge or low-level sampling.
- High-current pins can be set to high-impedance state when the high-current pin output levels are compared and simultaneous low-level output continues for one cycle or more (except in the 33.3 MHz version).
- Interrupts can be generated by input-level sampling or output-level comparison results.

#### 14.1.2 Block Diagram

Figure 14.1 shows a block diagram of the SCI.



Figure 14.1 SCI Block Diagram

## **19.3 Port B**

Port B is a 10-pin input/output port as listed in table 19.5.

## Table 19.5 Port B

.

| ROM Disabled Extended<br>Mode (Modes 0, 1)                       | ROM Enabled Extended<br>Mode (Mode 2)                            | Single Chip Mode                        |
|------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------|
| PB9 (I/O)/ <del>IRQ7</del> (input)/A21<br>(output)/ADTRG (input) | PB9 (I/O)/ <del>IRQ7</del> (input)/A21<br>(output)/ADTRG (input) | PB9 (I/O)/ĪRQ7 (input)/ADTRG<br>(input) |
| PB8 (I/O)/IRQ6 (input)/A20<br>(output)/WAIT (input)              | PB8 (I/O)/ <del>IRQ6</del> (input)/A20<br>(output)/WAIT (input)  | PB8 (I/O)/IRQ6 (input)                  |
| PB7 (I/O)/IRQ5 (input)/A19<br>(output)/BREQ (input)              | PB7 (I/O)/IRQ5 (input)/A19<br>(output)/BREQ (input)              | PB7 (I/O)/IRQ5 (input)                  |
| PB6 (I/O)/IRQ4 (input)/A18<br>(output)/BACK (output)             | PB6 (I/O)/IRQ4 (input)/A18<br>(output)/BACK (input)              | PB6 (I/O)/IRQ4 (input)                  |
| PB5 (I/O)/IRQ3 (input)/POE3<br>(input)/RDWR (output)             | PB5 (I/O)/IRQ3 (input)/POE3<br>(input)/RDWR (output)             | PB5 (I/O)/IRQ3 (input)/POE3<br>(input)  |
| PB4 (I/O)/IRQ2 (input)/POE2<br>(input)/CASH (output)             | PB4 (I/O)/IRQ2 (input)/POE2<br>(input)/CASH (output)             | PB4 (I/O)/IRQ2 (input)/POE2<br>(input)  |
| PB3 (I/O)/IRQ1 (input)/POE1<br>(input)/CASL (output)             | PB3 (I/O)/IRQ1 (input)/POE1<br>(input)/CASL (output)             | PB3 (I/O)/ĪRQ1 (input)/POE1<br>(input)  |
| PB2 (I/O)/IRQ0 (input)/POE0<br>(input)/RAS (output)              | PB2 (I/O)/IRQ0 (input)/POE0<br>(input)/RAS (output)              | PB2 (I/O)/IRQ0 (input)/POE0<br>(input)  |
| A17 (output)                                                     | PB1 (I/O)/A17 (output)                                           | PB1 (I/O)                               |
| A16 (output)                                                     | PB0 (I/O)/A16 (output)                                           | PB0 (I/O)                               |

## **19.3.1** Register Configuration

Table 19.6 summarizes the port B register.

## Table 19.6Port B Register

| Name                 | Abbreviation | R/W | Initial Value | Address                  | Access Size |
|----------------------|--------------|-----|---------------|--------------------------|-------------|
| Port B data register | PBDR         | R/W | H'0000        | H'FFFF8390<br>H'FFFF8391 | 8, 16, 32   |



Figure 22.15 Flash Memory State Transitions

# Table 25.7Bus Timing (Conditions: $V_{CC} = 5.0 V \pm 10\%$ , $AV_{CC} = 5.0 V \pm 10\%$ , $AV_{CC} = V_{CC} \pm 10\%$ , $AV_{ref} = 4.5 V$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 V$ , Ta = -20 to $+75^{\circ}C$ )

| Item                                    | Symbol              | Min                               | Max | Unit | Figure                             |
|-----------------------------------------|---------------------|-----------------------------------|-----|------|------------------------------------|
| Write address setup time                | t <sub>AS</sub>     | 0                                 | _   | ns   | 25.8–25.9                          |
| Write address hold time                 | t <sub>wR</sub>     | 5                                 | _   | ns   | 25.8, 25.9, 25.19                  |
| Write data hold time                    | t <sub>WRH</sub>    | 0                                 | _   | ns   |                                    |
| Read/write strobe delay time 1          | t <sub>RWD1</sub>   | 2 <sup>*3</sup>                   | 18  | ns   | 25.11–25.16                        |
| Read/write strobe delay time 2          | t <sub>RWD2</sub>   | 2 <sup>*3</sup>                   | 18  | ns   |                                    |
| High-speed page mode CAS precharge time | t <sub>CP</sub>     | t <sub>cyc</sub> – 25             |     | ns   | 25.16                              |
| RAS precharge time                      | t <sub>RP</sub>     | $t_{cyc} \times (TPC + 1.5) - 15$ |     | ns   | 25.11–25.16                        |
| CAS setup time                          | t <sub>CSR</sub>    | 10                                |     | ns   | 25.17, 25.18                       |
| AH delay time 1                         | t <sub>AHD1</sub>   | 2 <sup>*3</sup>                   | 18  | ns   | 25.19                              |
| AH delay time 2                         | t <sub>AHD2</sub>   | 2 <sup>*3</sup>                   | 18  | ns   |                                    |
| Multiplex address delay time            | t <sub>MAD</sub>    | 2 <sup>*3</sup>                   | 18  | ns   |                                    |
| Multiplex address hold time             | t <sub>MAH</sub>    | 0                                 |     | ns   |                                    |
| DACK delay time                         | t <sub>DACKD1</sub> | 2*3                               | 21  | ns   | 25.8, 25.9, 25.11–<br>25.16, 25.19 |

Notes: n is the number of waits. m is 0 when the number of DRAM write cycle waits is 0, and 1 otherwise. RCD is the set value of the RCD bit in DCR. TPC is the set value of the TPC bit in DCR.

- \*1 If the access time is satisfied,  $t_{\text{RDS}}$  need not be satisfied.
- \*2  $t_{WDH}$  (max) is a reference value.
- \*3 The delay time Min values are reference values (typ).
- \*4 t<sub>RDS</sub> is a reference value.
- \*5 When 28.7MHz, tASR=0ns (min)

| Register Bit Names |         |       |       |       |       |       |       | _     |       |        |
|--------------------|---------|-------|-------|-------|-------|-------|-------|-------|-------|--------|
| Address            | Abbr.   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module |
| H'FFFF86DC         | CHCR1   | _     | _     | _     | _     | _     | _     | _     | _     | DMAC   |
| H'FFFF86DD         | -       | _     |       | _     | DI    | RO    | RL    | AM    | AL    | _      |
| H'FFFF86DE         | -       | DM1   | DM0   | SM1   | SM0   | RS3   | RS2   | RS1   | RS0   | _      |
| H'FFFF86DF         | -       | _     | DS    | ТМ    | TS1   | TS0   | IE    | TE    | DE    | _      |
| H'FFFF86E0         | SAR2    |       |       |       |       |       |       |       |       | _      |
| H'FFFF86E1         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86E2         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86E3         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86E4         | DAR2    |       | -14   |       |       |       |       |       |       | _      |
| H'FFFF86E5         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86E6         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86E7         | -       |       | -14   |       |       | -11   |       | -11   |       | _      |
| H'FFFF86E8         | DMATCR2 | _     | _     | _     | _     | _     | _     | _     | _     | _      |
| H'FFFF86E9         |         |       |       |       |       |       |       |       |       | _      |
| H'FFFF86EA         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86EB         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86EC         | CHCR2   | _     | _     | _     | _     | _     | _     | —     | _     | _      |
| H'FFFF86ED         | -       | _     | _     | _     | DI    | RO    | RL    | AM    | AL    | _      |
| H'FFFF86EE         | -       | DM1   | DM0   | SM1   | SM0   | RS3   | RS2   | RS1   | RS0   | _      |
| H'FFFF86EF         | -       | _     | DS    | ТМ    | TS1   | TS0   | IE    | TE    | DE    | _      |
| H'FFFF86F0         | SAR3    |       |       |       |       |       |       |       |       | _      |
| H'FFFF86F1         | -       |       |       |       |       |       |       |       |       | -      |
| H'FFFF86F2         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86F3         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86F4         | DAR3    |       |       |       |       |       |       |       |       |        |
| H'FFFF86F5         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86F6         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86F7         | -       |       |       |       |       |       |       |       |       | -      |
| H'FFFF86F8         | DMATCR3 | _     | _     | _     | _     | _     | _     | _     | _     | _      |
| H'FFFF86F9         |         |       |       |       |       |       |       |       |       | _      |
| H'FFFF86FA         |         |       |       |       |       |       |       |       |       |        |
| H'FFFF86FB         | -       |       |       |       |       |       |       |       |       | _      |
| H'FFFF86FC         | CHCR3   |       |       |       |       |       |       | _     |       | _      |
| H'FFFF86FD         |         |       | _     |       | DI    | RO    | RL    | AM    | AL    | _      |
| H'FFFF86FE         | _       | DM1   | DM0   | SM1   | SM0   | RS3   | RS2   | RS1   | RS0   | _      |
| H'FFFF86FF         | -       | _     | DS    | ТМ    | TS1   | TS0   | IE    | TE    | DE    |        |

## Table A.1 On-Chip I/O Register Addresses (cont)

