



Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Active                                                                    |
|-------------------------|---------------------------------------------------------------------------|
| Туре                    | Dual Core                                                                 |
| Interface               | CAN, EBI/EMI, Ethernet, I <sup>2</sup> C, SPI, SPORT, UART/USART, USB OTG |
| Clock Rate              | 500MHz                                                                    |
| Non-Volatile Memory     | ROM (64kB)                                                                |
| On-Chip RAM             | 808K × 8                                                                  |
| Voltage - I/O           | 1.8V, 3.3V                                                                |
| Voltage - Core          | 1.25V                                                                     |
| Operating Temperature   | 0°C ~ 70°C (TA)                                                           |
| Mounting Type           | Surface Mount                                                             |
| Package / Case          | 349-LFBGA, CSPBGA                                                         |
| Supplier Device Package | 349-CSPBGA (19x19)                                                        |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-bf609kbcz-5      |
|                         |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Internal (Core-Accessible) Memory

The L1 memory system is the highest-performance memory available to the Blackfin processor cores.

Each core has its own private L1 memory. The modified Harvard architecture supports two concurrent 32-bit data accesses along with an instruction fetch at full processor speed which provides high bandwidth processor performance. In each core a 64K-byte block of data memory partners with an 80K-byte memory block for instruction storage. Each data block is multibanked for efficient data exchange through DMA and can be configured as SRAM. Alternatively, 16K bytes of each block can be configured in L1 cache mode. The four-way set-associative instruction cache and the 2 two-way set-associative data caches greatly accelerate memory access performance, especially when accessing external memories.

The L1 memory domain also features a 4K-byte scratchpad SRAM block which is ideal for storing local variables and the software stack. All L1 memory is protected by a multi-parity bit concept, regardless of whether the memory is operating in SRAM or cache mode.

Outside of the L1 domain, L2 and L3 memories are arranged using a Von Neumann topology. The L2 memory domain is a unified instruction and data memory and can hold any mixture of code and data required by the system design. The L2 memory domain is accessible by both Blackfin cores through a dedicated 64-bit interface. It operates at SYSCLK frequency.

The processor features up to 256K bytes of L2 SRAM which is ECC-protected and organized in eight banks. Individual banks can be made private to any of the cores or the DMA subsystem. There is also a 32K-byte single-bank ROM in the L2 domain. It contains boot code and safety functions.

### Static Memory Controller (SMC)

The SMC can be programmed to control up to four banks of external memories or memory-mapped devices, with very flexible timing parameters. Each bank occupies a 64M byte segment regardless of the size of the device used, so that these banks are only contiguous if each is fully populated with 64M bytes of memory.

### Dynamic Memory Controller (DMC)

The DMC includes a controller that supports JESD79-2E compatible double data rate (DDR2) SDRAM and JESD209A low power DDR (LPDDR) SDRAM devices.

### I/O Memory Space

The processor does not define a separate I/O space. All resources are mapped through the flat 32-bit address space. Onchip I/O devices have their control registers mapped into memory-mapped registers (MMRs) at addresses near the top of the 4G byte address space. These are separated into two smaller blocks, one which contains the control MMRs for all core functions, and the other which contains the registers needed for setup and control of the on-chip peripherals outside of the core. The MMRs are accessible only in supervisor mode and appear as reserved space to on-chip peripherals.

### Booting

The processor has several mechanisms for automatically loading internal and external memory after a reset. The boot mode is defined by the SYS\_BMODE input pins dedicated for this purpose. There are two categories of boot modes. In master boot modes, the processor actively loads data from parallel or serial memories. In slave boot modes, the processor receives data from external host devices.

The boot modes are shown in Table 2. These modes are implemented by the SYS\_BMODE bits of the reset configuration register and are sampled during power-on resets and softwareinitiated resets.

| SYS_BMODE Setting | Boot Mode    |
|-------------------|--------------|
| 000               | No boot/Idle |
| 001               | Memory       |
| 010               | RSI0 Master  |
| 011               | SPI0 Master  |
| 100               | SPI0 Slave   |
| 101               | Reserved     |
| 110               | LP0 Slave    |
| 111               | UARTO Slave  |

#### Table 2. Boot Modes

### **VIDEO SUBSYSTEM**

The following sections describe the components of the processor's video subsystem. These blocks are shown with blue shading in Figure 1 on Page 1.

### Video Interconnect (VID)

The Video Interconnect provides a connectivity matrix that interconnects the Video Subsystem: three PPIs, the PIXC, and the PVP. The interconnect uses a protocol to manage data transfer among these video peripherals.

### Pipelined Vision Processor (PVP)

The PVP engine provides hardware implementation of signal and image processing algorithms that are required for co-processing and pre-processing of monochrome video frames in ADAS applications, robotic systems, and other machine applications.

The PVP works in conjunction with the Blackfin cores. It is optimized for convolution and wavelet based object detection and classification, and tracking and verification algorithms. The PVP has the following processing blocks.

- + Four  $5 \times 5$  16-bit convolution blocks optionally followed by down scaling
- A 16-bit cartesian-to-polar coordinate conversion block
- A pixel edge classifier that supports 1st and 2nd derivative modes
- An arithmetic unit with 32-bit addition, multiply and divide

A third counter input can provide flexible zero marker support and can alternatively be used to input the push-button signal of thumb wheels. All three pins have a programmable debouncing circuit.

Internal signals forwarded to each general-purpose timer enable these timers to measure the intervals between count events. Boundary registers enable auto-zero operation or simple system warning by interrupts when programmable count values are exceeded.

#### Serial Peripheral Interface (SPI) Ports

The processors have two SPI-compatible ports that allow the processor to communicate with multiple SPI-compatible devices.

In its simplest mode, the SPI interface uses three pins for transferring data: two data pins (Master Output-Slave Input, MOSI, and Master Input-Slave Output, MISO) and a clock pin (serial clock, SPI\_CLK). A SPI chip select input pin (SPI\_SS) lets other SPI devices select the processor, and seven SPI chip select output pins (SPI\_SEL7-1) let the processor select other SPI devices. The SPI select pins are reconfigured general-purpose I/O pins. Using these pins, the SPI port provides a full-duplex, synchronous serial interface, which supports both master/slave modes and multimaster environments.

In a multi-master or multi-slave SPI system, the MOSI and MISO data output pins can be configured to behave as open drain outputs (using the ODM bit) to prevent contention and possible damage to pin drivers. An external pull-up resistor is required on both the MOSI and MISO pins when this option is selected.

When ODM is set and the SPI is configured as a master, the MOSI pin is three-stated when the data driven out on MOSI is a logic-high. The MOSI pin is not three-stated when the driven data is a logic-low. Similarly, when ODM is set and the SPI is configured as a slave, the MISO pin is three-stated if the data driven out on MISO is a logic-high.

The SPI port's baud rate and clock phase/polarities are programmable, and it has integrated DMA channels for both transmit and receive data streams.

#### **UART** Ports

The processors provide two full-duplex universal asynchronous receiver/transmitter (UART) ports, which are fully compatible with PC-standard UARTs. Each UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA-supported, asynchronous transfers of serial data. A UART port includes support for five to eight data bits, and none, even, or odd parity. Optionally, an additional address bit can be transferred to interrupt only addressed nodes in multi-drop bus (MDB) systems. A frame is terminates by one, one and a half, two or two and a half stop bits.

The UART ports support automatic hardware flow control through the Clear To Send (CTS) input and Request To Send (RTS) output with programmable assertion FIFO levels.

To help support the Local Interconnect Network (LIN) protocols, a special command causes the transmitter to queue a break command of programmable bit length into the transmit buffer. Similarly, the number of stop bits can be extended by a programmable inter-frame space.

The capabilities of the UARTs are further extended with support for the Infrared Data Association (IrDA<sup>\*</sup>) serial infrared physical layer link specification (SIR) protocol.

#### TWI Controller Interface

The processors include a 2-wire interface (TWI) module for providing a simple exchange method of control data between multiple devices. The TWI module is compatible with the widely used I<sup>2</sup>C bus standard. The TWI module offers the capabilities of simultaneous master and slave operation and support for both 7-bit addressing and multimedia data arbitration. The TWI interface utilizes two pins for transferring clock (TWI\_SCL) and data (TWI\_SDA) and supports the protocol at speeds up to 400k bits/sec. The TWI interface pins are compatible with 5 V logic levels.

Additionally, the TWI module is fully compatible with serial camera control bus (SCCB) functionality for easier control of various CMOS camera sensor devices.

#### Removable Storage Interface (RSI)

The removable storage interface (RSI) controller acts as the host interface for multimedia cards (MMC), secure digital memory cards (SD), secure digital input/output cards (SDIO). The following list describes the main features of the RSI controller.

- Support for a single MMC, SD memory, SDIO card
- Support for 1-bit and 4-bit SD modes
- Support for 1-bit, 4-bit, and 8-bit MMC modes
- Support for eMMC 4.3 embedded NAND flash devices
- A ten-signal external interface with clock, command, and up to eight data lines
- Card interface clock generation from SCLK0
- · SDIO interrupt and read wait features

#### **Controller Area Network (CAN)**

A CAN controller implements the CAN 2.0B (active) protocol. This protocol is an asynchronous communications protocol used in both industrial and automotive control systems. The CAN protocol is well suited for control applications due to its capability to communicate reliably over a network. This is because the protocol incorporates CRC checking, message error tracking, and fault node confinement.

The CAN controller offers the following features:

- 32 mailboxes (8 receive only, 8 transmit only, 16 configurable for receive or transmit).
- Dedicated acceptance masks for each mailbox.
- Additional data filtering on first two bytes.
- Support for both the standard (11-bit) and extended (29bit) identifier (ID) message formats.

| Signal Name   | Description                | Port | Pin Name  |
|---------------|----------------------------|------|-----------|
| PPI1_D08      | EPPI1 Data 8               | С    | PC_08     |
| PPI1_D09      | EPPI1 Data 9               | С    | PC_09     |
| PPI1_D10      | EPPI1 Data 10              | С    | PC_10     |
| PPI1_D11      | EPPI1 Data 11              | С    | PC_11     |
| PPI1_D12      | EPPI1 Data 12              | С    | PC_12     |
| PPI1_D13      | EPPI1 Data 13              | С    | PC_13     |
| PPI1_D14      | EPPI1 Data 14              | С    | PC_14     |
| PPI1_D15      | EPPI1 Data 15              | С    | PC_15     |
| PPI1_D16      | EPPI1 Data 16              | D    | PD_00     |
| PPI1_D17      | EPPI1 Data 17              | D    | PD_01     |
| PPI1_FS1      | EPPI1 Frame Sync 1 (HSYNC) | В    | PB_13     |
| PPI1_FS2      | EPPI1 Frame Sync 2 (VSYNC) | D    | PD_06     |
| _<br>PPI1_FS3 | EPPI1 Frame Sync 3 (FIELD) | В    | <br>PB_15 |
| PPI2_CLK      | EPPI2 Clock                | В    | PB_00     |
| _<br>PPI2_D00 | EPPI2 Data 0               | А    | <br>PA_00 |
| PPI2 D01      | EPPI2 Data 1               | A    | PA_01     |
| PPI2_D02      | EPPI2 Data 2               | А    | PA_02     |
| PPI2_D03      | EPPI2 Data 3               | А    | PA_03     |
| PPI2_D04      | EPPI2 Data 4               | A    | PA_04     |
| PPI2_D05      | EPPI2 Data 5               | A    | PA_05     |
| PPI2_D06      | EPPI2 Data 6               | A    | PA_06     |
| PPI2_D07      | EPPI2 Data 7               | A    | PA_07     |
| PPI2_D08      | EPPI2 Data 8               | A    | PA_08     |
| PPI2_D09      | EPPI2 Data 9               | A    | PA_09     |
| PPI2_D10      | EPPI2 Data 10              | A    | PA_10     |
| PPI2_D11      | EPPI2 Data 11              | A    | PA_11     |
| PPI2_D12      | EPPI2 Data 12              | A    | PA_12     |
| PPI2_D13      | EPPI2 Data 13              | A    | PA_13     |
| PPI2_D14      | EPPI2 Data 14              | A    | PA_14     |
| PPI2_D15      | EPPI2 Data 15              | A    | PA_15     |
| PPI2_D16      | EPPI2 Data 16              | В    | PB_07     |
| PPI2_D17      | EPPI2 Data 17              | В    | PB_08     |
| PPI2_FS1      | EPPI2 Frame Sync 1 (HSYNC) | В    | PB_01     |
| PPI2_FS2      | EPPI2 Frame Sync 2 (VSYNC) | В    | PB_02     |
| PPI2_FS3      | EPPI2 Frame Sync 3 (FIELD) | В    | PB_03     |
| PWM0_AH       | PWM0 Channel A High Side   | F    | PF_01     |
| PWM0_AL       | PWM0 Channel A Low Side    | F    | PF_00     |
| PWM0_BH       | PWM0 Channel B High Side   | F    | PF_03     |
| PWM0_BL       | PWM0 Channel B Low Side    | F    | PF_02     |
| PWM0_CH       | PWM0 Channel C High Side   | F    | PF_05     |
| PWM0_CL       | PWM0 Channel C Low Side    | F    | PF_04     |
| PWM0_DH       | PWM0 Channel D High Side   | F    | PF_07     |
| PWM0_DL       | PWM0 Channel D Low Side    | F    | PF_06     |
| PWM0_SYNC     | PWM0 Sync                  | E    | PE_08     |
| PWM0_TRIP0    | PWM0 Shutdown Input 0      | E    | PE_09     |
| PWM0_TRIP1    | PWM0 Shutdown Input 1      | F    | PF_11     |
|               | r www.shutuowitinputi      | F    | [FI_1]    |

Table 7. ADSP-BF60x 349-Ball CSP\_BGA Signal Descriptions (Continued)

| Signal Name | Description                | Port      | Pin Name        |
|-------------|----------------------------|-----------|-----------------|
| SMC0_ABE0   | SMC0 Byte Enable 0         | В         | PB_04           |
| SMC0_ABE1   | SMC0 Byte Enable 1         | В         | PB_05           |
| SMC0_AMS0   | SMC0 Memory Select 0       | Not Muxed | SMC0_AMS0       |
| SMC0_AMS1   | SMC0 Memory Select 1       | В         | PB_01           |
| SMC0_AMS2   | SMC0 Memory Select 2       | В         | PB_04           |
| SMC0_AMS3   | SMC0 Memory Select 3       | В         | PB_05           |
| SMC0_AOE    | SMC0 Output Enable         | Not Muxed | SMC0_AOE_NORDV  |
| SMC0_ARDY   | SMC0 Asynchronous Ready    | Not Muxed | SMC0_ARDY_NORWT |
| SMC0_ARE    | SMC0 Read Enable           | Not Muxed | SMC0_ARE        |
| SMC0_AWE    | SMC0 Write Enable          | Not Muxed | SMC0_AWE        |
| SMC0_BGH    | SMC0 Bus Grant Hang        | В         | PB_09           |
| SMC0_BG     | SMC0 Bus Grant             | В         | PB_12           |
| SMC0_BR     | SMC0 Bus Request           | Not Muxed | SMC0_BR         |
| SMC0_D00    | SMC0 Data 0                | Not Muxed | SMC0_D00        |
| SMC0_D01    | SMC0 Data 1                | Not Muxed | SMC0_D01        |
| SMC0_D02    | SMC0 Data 2                | Not Muxed | SMC0_D02        |
| SMC0_D03    | SMC0 Data 3                | Not Muxed | SMC0_D03        |
| SMC0_D04    | SMC0 Data 4                | Not Muxed | SMC0_D04        |
| SMC0_D05    | SMC0 Data 5                | Not Muxed | SMC0_D05        |
| SMC0_D06    | SMC0 Data 6                | Not Muxed | SMC0_D06        |
| SMC0_D07    | SMC0 Data 7                | Not Muxed | SMC0_D07        |
| SMC0_D08    | SMC0 Data 8                | Not Muxed | SMC0_D08        |
| SMC0_D09    | SMC0 Data 9                | Not Muxed | SMC0_D09        |
| SMC0_D10    | SMC0 Data 10               | Not Muxed | SMC0_D10        |
| SMC0_D11    | SMC0 Data 11               | Not Muxed | SMC0_D11        |
| SMC0_D12    | SMC0 Data 12               | Not Muxed | SMC0_D12        |
| SMC0_D13    | SMC0 Data 13               | Not Muxed | SMC0_D13        |
| SMC0_D14    | SMC0 Data 14               | Not Muxed | SMC0_D14        |
| SMC0_D15    | SMC0 Data 15               | Not Muxed | SMC0_D15        |
| SMC0_NORCLK | SMC0 NOR Clock             | В         | PB_00           |
| SMC0_NORDV  | SMC0 NOR Data Valid        | Not Muxed | SMC0_AOE_NORDV  |
| SMC0_NORWT  | SMC0 NOR Wait              | Not Muxed | SMC0_ARDY_NORWT |
| SPI0_CLK    | SPI0 Clock                 | D         | PD_04           |
| SPI0_D2     | SPI0 Data 2                | D         | PD_00           |
| SPI0_D3     | SPI0 Data 3                | D         | PD_01           |
| SPI0_MISO   | SPI0 Master In, Slave Out  | D         | PD_02           |
| SPI0_MOSI   | SPI0 Master Out, Slave In  | D         | PD_03           |
| SPI0_RDY    | SPI0 Ready                 | D         | PD_10           |
| SPI0_SEL1   | SPI0 Slave Select Output 1 | D         | PD_11           |
| SPI0_SEL2   | SPI0 Slave Select Output 2 | D         | PD_01           |
| SPI0_SEL3   | SPI0 Slave Select Output 3 | D         | PD_00           |
|             | SPI0 Slave Select Output 4 | с         | <br>PC_15       |
| SPI0_SEL5   | SPI0 Slave Select Output 5 | D         | PD_09           |
| SPI0_SEL6   | SPI0 Slave Select Output 6 | C         | PC_13           |
| SPI0_SEL7   | SPI0 Slave Select Output 7 | C         | PC_12           |
| SPI0_SS     | SPI0 Slave Select Input    | D         | PD_11           |

### Table 7. ADSP-BF60x 349-Ball CSP\_BGA Signal Descriptions (Continued)

| Signal Name | Description              | Port      | Pin Name   |
|-------------|--------------------------|-----------|------------|
| UARTO_RX    | UART0 Receive            | D         | PD_08      |
| UARTO_TX    | UART0 Transmit           | D         | PD_07      |
| UART1_CTS   | UART1 Clear to Send      | G         | PG_13      |
| UART1_RTS   | UART1 Request to Send    | G         | PG_10      |
| UART1_RX    | UART1 Receive            | G         | PG_14      |
| UART1_TX    | UART1 Transmit           | G         | PG_15      |
| USB0_CLKIN  | USB0 Clock/Crystal Input | Not Muxed | USB0_CLKIN |
| USB0_DM     | USB0 Data –              | Not Muxed | USB0_DM    |
| USB0_DP     | USB0 Data +              | Not Muxed | USB0_DP    |
| USB0_ID     | USB0 OTG ID              | Not Muxed | USB0_ID    |
| USB0_VBC    | USB0 VBUS Control        | Not Muxed | USB0_VBC   |
| USB0_VBUS   | USB0 Bus Voltage         | Not Muxed | USB0_VBUS  |
| VDD_DMC     | VDD for DMC              | Not Muxed | VDD_DMC    |
| VDD_EXT     | External VDD             | Not Muxed | VDD_EXT    |
| VDD_INT     | Internal VDD             | Not Muxed | VDD_INT    |
| VDD_TD      | VDD for Thermal Diode    | Not Muxed | VDD_TD     |
| VDD_USB     | VDD for USB              | Not Muxed | VDD_USB    |
| VREF_DMC    | VREF for DMC             | Not Muxed | VREF_DMC   |

Table 7. ADSP-BF60x 349-Ball CSP\_BGA Signal Descriptions (Continued)

| Signal Name | Туре | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Hiber<br>Term | Hiber<br>Drive | Power<br>Domain | Description<br>and Notes                                                                                                                                        |
|-------------|------|----------------|-------------|---------------|----------------|---------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PB_00       | 1/0  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 0   SMC0 NOR Clock  <br>EPPI2 Clock   LP0 Clock.<br>Notes: No notes.                                                                          |
| PB_01       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 1   SMC0 Memory Select<br>1   EPPI2 Frame Sync 1 (HSYNC)   LP0<br>Acknowledge.<br>Notes: No notes.                                            |
| PB_02       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 2   SMC0 Address 13  <br>EPPI2 Frame Sync 2 (VSYNC)   LP1<br>Acknowledge.<br>Notes: No notes.                                                 |
| PB_03       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 3   SMC0 Address 16  <br>EPPI2 Frame Sync 3 (FIELD)   LP1 Clock.<br>Notes: No notes.                                                          |
| PB_04       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 4   SMC0 Memory Select<br>2   SMC0 Byte Enable 0   SPORT0 Channel<br>A Frame Sync.<br>Notes: No notes.                                        |
| PB_05       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 5   SMC0 Memory Select<br>3   SMC0 Byte Enable 1   SPORT0 Channel<br>A Clock.<br>Notes: No notes.                                             |
| PB_06       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 6   SMC0 Address 21  <br>SPORT0 Channel A Transmit Data Valid  <br>TIMER0 Alternate Clock 4.<br>Notes: No notes.                              |
| PB_07       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 7   SMC0 Address 22  <br>EPPI2 Data 16   SPORT0 Channel B Frame<br>Sync.<br>Notes: No notes.                                                  |
| PB_08       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 8   SMC0 Address 23  <br>EPPI2 Data 17   SPORT0 Channel B Clock<br>Notes: No notes.                                                           |
| PB_09       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 9   SMC0 Bus Grant<br>Hang   SPORT0 Channel A Data 0   TIMER0<br>Alternate Clock 2.<br>Notes: No notes.                                       |
| PB_10       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 10   SMC0 Address 24  <br>SPORT0 Channel B Data 1   TIMER0<br>Alternate Clock 0.<br>Notes: No notes.                                          |
| PB_11       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 11   SMC0 Address 25  <br>SPORT0 Channel B Data 0   TIMER0<br>Alternate Clock 3.<br>Notes: No notes.                                          |
| PB_12       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PB Position 12   SMC0 Bus Grant  <br>SPORT0 Channel B Transmit Data Valid  <br>SPORT0 Channel A Data 1   TIMER0<br>Alternate Clock 1.<br>Notes: No notes. |

| Signal Name | Туре | Driver<br>Type | lnt<br>Term | Reset<br>Term | Reset<br>Drive | Hiber<br>Term | Hiber<br>Drive | Power<br>Domain | Description<br>and Notes                                                                                                                     |         |                                                                                                                                     |
|-------------|------|----------------|-------------|---------------|----------------|---------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------|
| PC_13       | 1/0  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PC Position 13   SPI0 Slave Select<br>Output b   EPPI1 Data 13   ETH PTP Clock<br>Input.                                               |         |                                                                                                                                     |
| PC_14       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Notes: No notes.<br>Desc: PC Position 14   SPI1 Slave Select<br>Output b   EPPI1 Data 14.<br>Notes: No notes.                                |         |                                                                                                                                     |
| PC_15       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PC Position 15   SPI0 Slave Select<br>Output b   EPPI1 Data 15.<br>Notes: May be used to wake the processor                            |         |                                                                                                                                     |
| PD_00       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | from hibernate or deep sleep mode.<br>Desc: PD Position 0   SPI0 Data 2   EPPI1<br>Data 16   SPI0 Slave Select Output b.<br>Notes: No notes. |         |                                                                                                                                     |
| PD_01       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 1   SPI0 Data 3   EPPI1<br>Data 17   SPI0 Slave Select Output b.<br>Notes: No notes.                                       |         |                                                                                                                                     |
| PD_02       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 2   SPI0 Master In, Slave<br>Out.<br>Notes: No notes.                                                                      |         |                                                                                                                                     |
| PD_03       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 3   SPI0 Master Out,<br>Slave In.<br>Notes: No notes.                                                                      |         |                                                                                                                                     |
| PD_04       | I/O  | А              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 4   SPI0 Clock.<br>Notes: No notes.                                                                                        |         |                                                                                                                                     |
| PD_05       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 5   SPI1 Clock   TIMER0<br>Alternate Clock 7.<br>Notes: No notes.                                                          |         |                                                                                                                                     |
| PD_06       | I/O  | I/O A wk       | I/O A wk    | /O A wk       | A wk           | wk            | none           | wk              | none                                                                                                                                         | VDD_EXT | Desc: PD Position 6   EPPI1 Frame Sync 2<br>(VSYNC)   ETH0 RMII Management Data<br>Interrupt   TIMER0 Alternate Capture<br>Input 5. |
|             |      |                |             |               |                |               |                |                 | Notes: May be used to wake the processor from hibernate or deep sleep mode.                                                                  |         |                                                                                                                                     |
| PD_07       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 7   UARTO Transmit  <br>TIMERO Alternate Capture Input 3.<br>Notes: No notes.                                              |         |                                                                                                                                     |
| PD_08       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 8   UART0 Receive  <br>TIMER0 Alternate Capture Input 0.<br>Notes: No notes.                                               |         |                                                                                                                                     |
| PD_09       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 9   SPI1 Slave Select<br>Output b   UART0 Request to Send   SPI0<br>Slave Select Output b.<br>Notes: No notes.             |         |                                                                                                                                     |
| PD_10       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 10   SPI0 Ready   UART0<br>Clear to Send   SPI1 Slave Select Output b<br>Notes: No notes.                                  |         |                                                                                                                                     |
| PD_11       | I/O  | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PD Position 11   SPI0 Slave Select<br>Output b   SPI0 Slave Select Input.<br>Notes: No notes.                                          |         |                                                                                                                                     |

| Signal Name | Туре      | Driver<br>Type | Int<br>Term | Reset<br>Term | Reset<br>Drive | Hiber<br>Term | Hiber<br>Drive | Power<br>Domain | Description<br>and Notes                                                                                                                                                                                                                                                                                                                      |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
|-------------|-----------|----------------|-------------|---------------|----------------|---------------|----------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------|
| PE_10       | PE_10 I/O | I/O A          | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PE Position 10   PWM1 Channel D<br>Low Side   RSI0 Data 6   ETH1<br>Management Channel Clock.                                                                                                                                                                                                                                           |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
|             |           |                |             |               |                |               |                |                 | Notes: Has an optional internal pull-up<br>resistor for use with RSI. See the RSI<br>chapter in the processor hardware<br>reference for more details.                                                                                                                                                                                         |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
| PE_11       | I/O       | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PE Position 11   PWM1 Channel D<br>High Side   ETH1 Management Channel<br>Serial Data   RSI0 Data 7.                                                                                                                                                                                                                                    |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
|             |           |                |             |               |                |               |                |                 | Notes: Has an optional internal pull-up<br>resistor for use with RSI. See the RSI<br>chapter in the processor hardware                                                                                                                                                                                                                        |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
|             |           |                |             |               |                |               |                |                 | reference for more details.                                                                                                                                                                                                                                                                                                                   |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
| PE_12       | I/O       | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PE Position 12   PWM1 Channel C<br>Low Side   RSI0 Data 5   ETH1 RMII<br>Management Data Interrupt.<br>Notes: Has an optional internal pull-up<br>resistor for use with RSI. See the RSI<br>chapter in the processor hardware<br>reference for more details. May be used to<br>wake the processor from hibernate or<br>deep sleep mode. |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
| PE_13       | 3 I/O A   | I/O            | /O A wk     | 'O A wk       | I/O A wk       | I/O A         | wk             | wk              | none                                                                                                                                                                                                                                                                                                                                          | wk                                                                                                         | none | VDD_EXT | Desc: PE Position 13   PWM1 Channel C<br>High Side   RSI0 Data 4   ETH1 Carrier<br>Sense/RMII Receive Data Valid.<br>Notes: Has an optional internal pull-up |         |                                                                                           |
|             |           |                |             |               |                |               |                |                 |                                                                                                                                                                                                                                                                                                                                               | resistor for use with RSI. See the RSI<br>chapter in the processor hardware<br>reference for more details. |      |         |                                                                                                                                                              |         |                                                                                           |
| PE_14       | I/O       | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PE Position 14   SPORT2 Channel A<br>Transmit Data Valid   TIMER0 Timer 0  <br>ETH1 Receive Error.                                                                                                                                                                                                                                      |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
|             |           |                |             |               |                |               |                |                 | Notes: No notes.                                                                                                                                                                                                                                                                                                                              |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
| PE_15       | 1/0       | O A            | /O A        | I/O A         | 1/O A          | 1/O A         | 1/O A          |                 | wk                                                                                                                                                                                                                                                                                                                                            | wk                                                                                                         | none | wk      | none                                                                                                                                                         | VDD_EXT | Desc: PE Position 15   PWM1 Channel B<br>Low Side   RSI0 Data 3   ETH1 Receive<br>Data 1. |
|             |           |                |             |               |                |               |                |                 | Notes: Has an optional internal pull-up<br>resistor for use with RSI. See the RSI<br>chapter in the processor hardware<br>reference for more details.                                                                                                                                                                                         |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
| PF_00       | I/O       | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PF Position 0   PWM0 Channel A Low<br>Side   EPPI0 Data 0   LP2 Data 0.<br>Notes: No notes.                                                                                                                                                                                                                                             |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
| PF_01       | I/O       | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PF Position 1   PWM0 Channel A<br>High Side   EPPI0 Data 1   LP2 Data 1.<br>Notes: No notes.                                                                                                                                                                                                                                            |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
| PF_02       | I/O       | A              | wk          | wk            | none           | wk            | none           | VDD_EXT         | Desc: PF Position 2   PWM0 Channel B Low<br>Side   EPPI0 Data 2   LP2 Data 2.                                                                                                                                                                                                                                                                 |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |
|             |           |                |             |               | 1              | 1             | 1              |                 | Notes: No notes.                                                                                                                                                                                                                                                                                                                              |                                                                                                            |      |         |                                                                                                                                                              |         |                                                                                           |

|                    |      | Driver | Int  | Reset | Reset | Hiber | Hiber | Power   | Description                                                  |
|--------------------|------|--------|------|-------|-------|-------|-------|---------|--------------------------------------------------------------|
| Signal Name        | Туре | Туре   | Term | Term  | Drive | Term  | Drive | Domain  | and Notes                                                    |
| SMC0_D06           | I/O  | A      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 6.                                           |
|                    |      |        |      |       |       |       |       |         | Notes: No notes.                                             |
| SMC0_D07           | I/O  | A      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 7.                                           |
|                    |      |        |      |       |       |       |       |         | Notes: No notes.                                             |
| SMC0_D08           | I/O  | A      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 8.                                           |
|                    |      |        |      | 1.    |       |       |       |         | Notes: No notes.                                             |
| SMC0_D09           | I/O  | A      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 9.                                           |
| SMC0_D10           | I/O  | А      | wk   | wk    | nono  | wk    |       | VDD_EXT | Notes: No notes.<br>Desc: SMC0 Data 10.                      |
| 31010_010          | 1/0  | ~      | WK   | WK    | none  | WK    | none  | VDD_EXT | Notes: No notes.                                             |
| SMC0_D11           | I/O  | А      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 11.                                          |
| SMC0_DT1           | 1/0  |        | VVK  | VVIC  | none  | VVIN  | none  | VUU_LAT | Notes: No notes.                                             |
| SMC0_D12           | I/O  | А      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 12.                                          |
| 000_0.12           | ., C |        |      |       | lione |       |       |         | Notes: No notes.                                             |
| SMC0_D13           | I/O  | А      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 13.                                          |
|                    |      |        |      |       |       |       |       |         | Notes: No notes.                                             |
| SMC0_D14           | I/O  | A      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 14.                                          |
|                    |      |        |      |       |       |       |       |         | Notes: No notes.                                             |
| SMC0_D15           | I/O  | A      | wk   | wk    | none  | wk    | none  | VDD_EXT | Desc: SMC0 Data 15.                                          |
|                    |      |        |      |       |       |       |       |         | Notes: No notes.                                             |
| SYS_BMODE0         | I/O  | na     | none | none  | none  | none  | none  | VDD_EXT | Desc: SYS Boot Mode Control 0.                               |
|                    |      |        |      |       |       |       |       |         | Notes: No notes.                                             |
| SYS_BMODE1         | I/O  | na     | none | none  | none  | none  | none  | VDD_EXT | Desc: SYS Boot Mode Control 1.                               |
|                    | I/O  |        |      |       |       |       |       |         | Notes: No notes.<br>Desc: SYS Boot Mode Control 2.           |
| SYS_BMODE2         | 1/0  | na     | none | none  | none  | none  | none  | VDD_EXT | Notes: No notes.                                             |
| SYS_CLKIN          | а    | na     | none | none  | none  | none  | none  | VDD_EXT | Desc: SYS Clock Input/Crystal Input.                         |
|                    | u    |        | none | none  | none  | none  | none  |         | Notes: Active during reset.                                  |
| SYS_CLKOUT         | I/O  | А      | none | none  | L     | none  | none  | VDD_EXT | Desc: SYS Processor Clock Output.                            |
| _                  |      |        |      |       |       |       |       | _       | Notes: No notes.                                             |
| SYS_EXTWAKE        | I/O  | А      | none | none  | н     | none  | L     | VDD_EXT | Desc: SYS External Wake Control.                             |
|                    |      |        |      |       |       |       |       |         | Notes: Drives low during hibernate and high all other times. |
| SYS_FAULT          | I/O  | А      | none | none  | none  | none  | none  | VDD_EXT | Desc: SYS Fault.                                             |
|                    |      |        |      |       |       |       |       |         | Notes: Open source, requires an externa pull-down resistor.  |
| SYS_FAULT          | I/O  | A      | none | none  | none  | none  | none  | VDD_EXT | Desc: SYS Complementary Fault.                               |
|                    |      |        |      |       |       |       |       |         | Notes: Open drain, requires an external                      |
|                    |      |        |      |       |       |       |       |         | pull-up resistor.                                            |
| SYS_HWRST          | I/O  | na     | none | none  | none  | none  | none  | VDD_EXT | Desc: SYS Processor Hardware Reset<br>Control.               |
|                    |      |        |      |       |       |       |       |         | Notes: Active during reset.                                  |
| SYS_NMI_<br>RESOUT | I/O  | A      | none | none  | L     | none  | none  | VDD_EXT | Desc: SYS Reset Output   SYS Non-<br>maskable Interrupt.     |
|                    |      |        |      |       |       |       |       |         | Notes: Requires an external pull-up resistor.                |

| c' IN       | -    | Driver | Int<br>T | Reset | Reset | Hiber | Hiber | Power   | Description                                                                                                                                                                                                               |
|-------------|------|--------|----------|-------|-------|-------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name | Туре | Туре   | Term     | Term  | Drive | Term  | Drive | Domain  | and Notes                                                                                                                                                                                                                 |
| SYS_PWRGD   | 1/0  | na     | none     | none  | none  | none  | none  | VDD_EXT | Desc: SYS Power Good Indicator.<br>Notes: If hibernate is not used or the<br>internal Power Good Counter is used,<br>connect to VDD_EXT.                                                                                  |
| SYS_TDA     | а    | na     | none     | none  | none  | none  | none  | VDD_TD  | Desc: SYS Thermal Diode Anode.                                                                                                                                                                                            |
|             |      |        |          |       |       |       |       |         | Notes: Active during reset and hibernat<br>If the thermal diode is not used, connec<br>to ground.                                                                                                                         |
| SYS_TDK     | а    | na     | none     | none  | none  | none  | none  | VDD_TD  | Desc: SYS Thermal Diode Cathode.                                                                                                                                                                                          |
|             |      |        |          |       |       |       |       |         | Notes: Active during reset and hibernate<br>If the thermal diode is not used, connect<br>to ground.                                                                                                                       |
| SYS_XTAL    | а    | na     | none     | none  | none  | none  | none  | VDD_EXT | Desc: SYS Crystal Output.                                                                                                                                                                                                 |
|             |      |        |          |       |       |       |       |         | Notes: Leave unconnected if an oscillator<br>is used to provide SYS_CLKIN. Active<br>during reset. State during hibernate is<br>controlled by DPM_HIB_DIS.                                                                |
| TWI0_SCL    | I/O  | D      | none     | none  | none  | none  | none  | VDD_EXT | Desc: TWI0 Serial Clock.                                                                                                                                                                                                  |
|             |      |        |          |       |       |       |       |         | Notes: Open drain, requires external pu<br>up resistor. Consult Version 2.1 of the I2<br>specification for the proper resistor value<br>If TWI is not used, connect to ground.                                            |
| TWI0_SDA    | I/O  | D      | none     | none  | none  | none  | none  | VDD_EXT | Desc: TWI0 Serial Data.                                                                                                                                                                                                   |
|             |      |        |          |       |       |       |       |         | Notes: Open drain, requires external pu<br>up resistor. Consult Version 2.1 of the I2<br>specification for the proper resistor value<br>If TWI is not used, connect to ground.                                            |
| TWI1_SCL    | I/O  | D      | none     | none  | none  | none  | none  | VDD_EXT | Desc: TWI1 Serial Clock.                                                                                                                                                                                                  |
|             |      |        |          |       |       |       |       |         | Notes: Open drain, requires external pu<br>up resistor. Consult Version 2.1 of the I2<br>specification for the proper resistor value<br>If TWI is not used, connect to ground.                                            |
| TWI1_SDA    | I/O  | D      | none     | none  | none  | none  | none  | VDD_EXT | Desc: TWI1 Serial Data.<br>Notes: Open drain, requires external pu<br>up resistor. See the I2C-Bus Specification<br>Version 2.1, January 2000 for the proper<br>resistor value. If TWI is not used, connect<br>to ground. |
|             |      |        |          |       |       |       |       |         | •                                                                                                                                                                                                                         |
| USB0_CLKIN  | а    | na     | none     | none  | none  | none  | none  | VDD_USB | Desc: USB0 Clock/Crystal Input.<br>Notes: If USB is not used, connect to<br>ground. Active during reset.                                                                                                                  |
| USB0_DM     | I/O  | F      | none     | none  | none  | none  | none  | VDD_USB | Desc: USB0 Data –.                                                                                                                                                                                                        |
|             |      |        |          |       |       |       |       |         | Notes: Pull low if not using USB. For<br>complete documentation of hibernate<br>behavior when USB is used, see the USB<br>chapter in the processor hardware<br>reference.                                                 |