

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | S08                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | LINbus, SCI                                               |
| Peripherals                | LVD, POR, PWM                                             |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 256 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                               |
| Data Converters            | A/D 8x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | 28-SOIC                                                   |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s08se4vwl |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Table of Contents**

| 1 | MCU   | Block Diagram                              |
|---|-------|--------------------------------------------|
| 2 | Pin A | ssignments                                 |
| 3 | Elect | rical Characteristics                      |
|   | 3.1   | Parameter Classification                   |
|   | 3.2   | Absolute Maximum Ratings6                  |
|   | 3.3   | Thermal Characteristics                    |
|   | 3.4   | ESD Protection and Latch-Up Immunity       |
|   | 3.5   | DC Characteristics                         |
|   | 3.6   | Supply Current Characteristics             |
|   | 3.7   | External Oscillator (XOSC) Characteristics |

|   | 3.8  | Internal Clock Source (ICS) Characteristics 20 |
|---|------|------------------------------------------------|
|   | 3.9  | ADC Characteristics 22                         |
|   | 3.10 | AC Characteristics                             |
|   |      | 3.10.1 Control Timing                          |
|   |      | 3.10.2 TPM/MTIM Module Timing                  |
|   | 3.11 | Flash Specifications                           |
| 4 | Orde | ring Information                               |
|   | 4.1  | Package Information                            |
|   | 4.2  | Mechanical Drawings                            |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: freescale.com

The following revision history table summarizes changes contained in this document.

| Revision | Date      | Description of Changes                                                                                                                                                                                                                                              |
|----------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 10/8/2008 | Initial public released.                                                                                                                                                                                                                                            |
| 2        | 1/16/2009 | In Table 8, added the Max. of S2I <sub>DD</sub> and S3I <sub>DD</sub> in 0–105 °C; changed the Max. of S2I <sub>DD</sub> and S3I <sub>DD</sub> in 0–85 °C; changed the typical of S2I <sub>DD</sub> and S3I <sub>DD</sub> ; changed the S23I <sub>DDRTI</sub> to P. |
| 3        | 4/7/2009  | Added $II_{OZTOT}I$ in the Table 7.<br>Changed $V_{DDAD}$ to $V_{DDA}$ , $V_{SSAD}$ to $V_{SSA}$ .<br>Updated Table 9, Table 10, Table 11, and Table 12.<br>Updated Figure 13 and Figure 14.                                                                        |
| 4        | 4/10/2015 | Updated Table 9.                                                                                                                                                                                                                                                    |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

#### Reference Manual (MC9S08SE8RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.



## 1 MCU Block Diagram

The block diagram, Figure 1, shows the structure of the MC9S08SE8 series MCUs.



pins not available on 16-pin package

Notes:

When PTA4 is configured as BKGD, pin is bi-directional.

For the 16-pin package: V<sub>SSA</sub>/V<sub>REFL</sub> and V<sub>DDA</sub>/V<sub>REFH</sub> are double bonded to V<sub>SS</sub> and V<sub>DD</sub> respectively.





**Pin Assignments** 

# 2 Pin Assignments

This chapter shows the pin assignments in the packages available for the MC9S08SE8 series.

Table 1. Pin Availability by Package Pin-Count

| Pin Nu<br>(Packa  |               | <        | - Lowest Pr | iority> Hig          | hest              |
|-------------------|---------------|----------|-------------|----------------------|-------------------|
| 28<br>(SOIC/PDIP) | 16<br>(TSSOP) | Port Pin | Alt 1       | Alt 1 Alt 2          |                   |
| 1                 |               | PTC5     |             |                      |                   |
| 2                 |               | PTC4     |             |                      |                   |
| 3                 | 1             | PTA5     | IRQ         | TCLK                 | RESET             |
| 4                 | 2             | PTA4     |             | BKGD                 | MS                |
| 5                 | 3             |          |             |                      | V <sub>DD</sub>   |
| 6                 |               |          |             | V <sub>DDA</sub>     | V <sub>REFH</sub> |
| 7                 |               |          |             | V <sub>SSA</sub>     | V <sub>REFL</sub> |
| 8                 | 4             |          |             |                      | V <sub>SS</sub>   |
| 9                 | 5             | PTB7     | EXTAL       |                      |                   |
| 10                | 6             | PTB6     | XTAL        |                      |                   |
| 11                | 7             | PTB5     |             |                      |                   |
| 12                | 8             | PTB4     |             | TPM2CH0              |                   |
| 13                |               | PTC3     |             |                      |                   |
| 14                | _             | PTC2     |             |                      |                   |
| 15                | _             | PTC1     |             |                      |                   |
| 16                |               | PTC0     |             |                      |                   |
| 17                | 9             | PTB3     | KBIP7       |                      | ADP9              |
| 18                | 10            | PTB2     | KBIP6       |                      | ADP8              |
| 19                | 11            | PTB1     | KBIP5       | TxD                  | ADP7              |
| 20                | 12            | PTB0     | KBIP4       | RxD                  | ADP6              |
| 21                | _             | PTA7     |             | TPM1CH1 <sup>1</sup> | ADP5              |
| 22                |               | PTA6     |             | TPM1CH0 <sup>1</sup> | ADP4              |
| 23                | 13            | PTA3     | KBIP3       |                      | ADP3              |
| 24                | 14            | PTA2     | KBIP2       |                      | ADP2              |
| 25                | 15            | PTA1     | KBIP1       | TPM1CH1 <sup>1</sup> | ADP1              |
| 26                | 16            | PTA0     | KBIP0       | TPM1CH0 <sup>1</sup> | ADP0              |
| 27                |               | PTC7     |             |                      |                   |
| 28                |               | PTC6     |             |                      |                   |

<sup>1</sup> TPM1 pins can be remapped to PTA7, PTA6 and PTA1,PTA0







Pins in **bold** are lost in the next lower pin count package.









# 3 Electrical Characteristics

This chapter contains electrical and timing specifications.

## 3.1 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

### 3.2 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled.



The average chip-junction temperature  $(T_J)$  in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

Where:

 $\begin{array}{l} T_{A} = \text{Ambient temperature, }^{\circ}\text{C} \\ \theta_{JA} = \text{Package thermal resistance, junction-to-ambient, }^{\circ}\text{C/W} \\ P_{D} = P_{int} + P_{I/O} \\ P_{int} = I_{DD} \times V_{DD}, \text{Watts } - \text{chip internal power} \\ P_{I/O} = \text{Power dissipation on input and output pins } - \text{user-determined} \end{array}$ 

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is:

$$P_{D} = K \div (T_{J} + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (P_D)^2 \qquad Eqn. 3$$

Where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving Equation 1 and Equation 2 iteratively for any value of  $T_A$ .

### 3.4 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions should be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Model         | Description              | Symbol | Value | Unit |
|---------------|--------------------------|--------|-------|------|
|               | Series resistance        | R1     | 1500  | Ω    |
| Human<br>body | Storage capacitance      | С      | 100   | pF   |
|               | Number of pulses per pin | —      | 3     | —    |
|               | Series resistance        | R1     | 0     | Ω    |
| Machine       | Storage capacitance      | С      | 200   | pF   |
|               | Number of pulses per pin | _      | 3     | —    |

Table 5. ESD and Latch-up Test Conditions



| Model    | Description                 | Symbol | Value | Unit |
|----------|-----------------------------|--------|-------|------|
| Latch-up | Minimum input voltage limit | _      | -2.5  | V    |
| Laich-up | Maximum input voltage limit | _      | 7.5   | V    |

#### Table 5. ESD and Latch-up Test Conditions (continued)

### Table 6. ESD and Latch-up Protection Characteristics

| No. | Rating <sup>1</sup>                         | Symbol           | Min   | Max | Unit |
|-----|---------------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                      | V <sub>HBM</sub> | ±2000 |     | V    |
| 2   | Machine model (MM)                          | V <sub>MM</sub>  | ±200  | _   | ۷    |
| 3   | Charge device model (CDM)                   | V <sub>CDM</sub> | ±500  | —   | V    |
| 4   | Latch-up current at $T_A = 125 \ ^{\circ}C$ | I <sub>LAT</sub> | ±100  |     | mA   |

<sup>1</sup> Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

### 3.5 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics. **Table 7. DC Characteristics** 

| Num | С | Parameter                                                     | Symbol           | Min                   | Typical <sup>1</sup> | Max | Unit |
|-----|---|---------------------------------------------------------------|------------------|-----------------------|----------------------|-----|------|
| 1   |   | Operating voltage                                             | —                | 2.7                   |                      | 5.5 | V    |
|     |   | Output high voltage — Low drive (PTxDSn = 0)                  |                  |                       |                      |     |      |
|     |   | 5 V, $I_{Load} = -2 \text{ mA}$                               |                  | V <sub>DD</sub> – 1.5 | —                    | —   |      |
|     |   | $3 \text{ V}, \text{ I}_{\text{Load}} = -0.6 \text{ mA}$      |                  | V <sub>DD</sub> – 1.5 | —                    |     |      |
|     |   | $5 \text{ V}, \text{ I}_{\text{Load}} = -0.4 \text{ mA}$      |                  | V <sub>DD</sub> – 0.8 | —                    |     |      |
|     |   | 3 V, I <sub>Load</sub> = -0.24 mA                             | V <sub>OH</sub>  | V <sub>DD</sub> – 0.8 |                      |     | v    |
|     |   | Output high voltage — High drive (PTxDSn = 1)                 |                  |                       |                      |     | -    |
|     | _ | 5 V, I <sub>Load</sub> = –10 mA                               |                  | V <sub>DD</sub> – 1.5 | —                    |     |      |
| 2   | Ρ | $3 \text{ V}, \text{ I}_{\text{Load}} = -3 \text{ mA}$        |                  | V <sub>DD</sub> – 1.5 | —                    | —   |      |
|     |   | 5 V, $I_{Load} = -2 \text{ mA}$                               |                  | V <sub>DD</sub> – 0.8 | —                    | —   |      |
|     |   | 3 V, I <sub>Load</sub> = -0.4 mA                              |                  | V <sub>DD</sub> – 0.8 | _                    |     |      |
|     |   | Output low voltage — Low drive (PTxDSn = 0)                   |                  |                       |                      |     |      |
|     |   | 5 V, I <sub>Load</sub> = 2 mA                                 |                  | 1.5                   | —                    |     |      |
|     |   | 3 V, I <sub>Load</sub> = 0.6 mA                               |                  | 1.5                   | —                    |     |      |
|     |   | 5 V, I <sub>Load</sub> = 0.4 mA                               |                  | 0.8                   | —                    | —   |      |
|     |   | 3 V, I <sub>Load</sub> = 0.24 mA                              | V <sub>OL</sub>  | 0.8                   | —                    | —   | v    |
|     |   | Output low voltage — High drive (PTxDSn = 1)                  | ♥OL              |                       |                      |     | v    |
|     | _ | 5 V, I <sub>Load</sub> = 10 mA                                |                  | 1.5                   | —                    | —   |      |
| 3   | Ρ | 3 V, I <sub>Load</sub> = 3 mA                                 |                  | 1.5                   | —                    | —   |      |
|     |   | 5 V, I <sub>Load</sub> = 2 mA                                 |                  | 0.8                   | —                    |     |      |
|     |   | 3 V, I <sub>Load</sub> = 0.4 mA                               |                  | 0.8                   | —                    | —   |      |
|     |   | Output high current — Max total I <sub>OH</sub> for all ports |                  |                       |                      |     |      |
| 4   | Ρ | 5 V                                                           | I <sub>OHT</sub> | —                     | —                    | 100 | mA   |
|     |   | 3 V                                                           |                  | —                     | —                    | 60  |      |



| Num | С | Parameter                                                                                                                                                                                  | Symbol             | Min                         | Typical <sup>1</sup> | Max                  | Unit |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------|----------------------|----------------------|------|
| 5   | Ρ | Output low current — Max total I <sub>OL</sub> for all ports<br>5 V<br>3 V                                                                                                                 | I <sub>OLT</sub>   |                             |                      | 100<br>60            | mA   |
| 6   | Ρ | Input high voltage; all digital inputs                                                                                                                                                     | V <sub>IH</sub>    | $0.65 \times V_{DD}$        | _                    | —                    | v    |
| 7   | Ρ | Input low voltage; all digital inputs                                                                                                                                                      | V <sub>IL</sub>    |                             |                      | $0.35 \times V_{DD}$ | v    |
| 8   | Ρ | Input hysteresis; all digital inputs                                                                                                                                                       | V <sub>hys</sub>   | $0.06 \times V_{\text{DD}}$ | _                    | —                    | mV   |
| 9   | С | Input leakage current; input only pins <sup>2</sup>                                                                                                                                        | ll <sub>In</sub> l | —                           | 0.1                  | 1                    | μA   |
| 10  | Ρ | High impedance (off-state) leakage current <sup>2</sup>                                                                                                                                    | I <sub>oz</sub>    | —                           | 0.1                  | 1                    | μA   |
| 11  | С | Total leakage combined for all inputs and Hi-Z pins<br>— All input only and I/O <sup>2</sup>                                                                                               | I <sub>OZTOT</sub> | _                           | _                    | 2                    | μA   |
| 12  | Ρ | Internal pullup resistors <sup>3</sup>                                                                                                                                                     | R <sub>PU</sub>    | 20                          | 45                   | 65                   | kΩ   |
| 13  | Ρ | Internal pulldown resistors <sup>4</sup>                                                                                                                                                   | R <sub>PD</sub>    | 20                          | 45                   | 65                   | kΩ   |
| 14  | D | DC injection current <sup>5, 6, 7</sup><br>V <sub>IN</sub> < V <sub>SS</sub> , V <sub>IN</sub> > V <sub>DD</sub><br>Single pin limit<br>Total MCU limit, includes sum of all stressed pins | I <sub>IC</sub>    | 0.2<br>5                    |                      | 0.2<br>5             | mA   |
| 15  | С | Input capacitance; all non-supply pins                                                                                                                                                     | C <sub>In</sub>    |                             | _                    | 8                    | pF   |
| 16  | С | RAM retention voltage                                                                                                                                                                      | V <sub>RAM</sub>   | 0.6                         | 1.0                  | —                    | V    |
| 17  | Ρ | POR re-arm voltage <sup>8</sup>                                                                                                                                                            | V <sub>POR</sub>   | 0.9                         | 1.4                  | 2.0                  | V    |
| 18  | D | POR re-arm time                                                                                                                                                                            | t <sub>POR</sub>   | 10                          |                      | —                    | μs   |
| 19  | Ρ | Low-voltage detection threshold —<br>high range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                       | V <sub>LVD1</sub>  | 3.9<br>4.0                  | 4.0<br>4.1           | 4.1<br>4.2           | V    |
| 20  | Ρ | Low-voltage detection threshold —<br>low range<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                        | V <sub>LVD0</sub>  | 2.48<br>2.54                | 2.56<br>2.62         | 2.64<br>2.70         | V    |
| 21  | С | Low-voltage warning threshold —<br>high range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                       | V <sub>LVW3</sub>  | 4.5<br>4.6                  | 4.6<br>4.7           | 4.7<br>4.8           | V    |
| 22  | Ρ | Low-voltage warning threshold —<br>high range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                       | V <sub>LVW2</sub>  | 4.2<br>4.3                  | 4.3<br>4.4           | 4.4<br>4.5           | v    |
| 23  | Ρ | Low-voltage warning threshold<br>low range 1<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                          | V <sub>LVW1</sub>  | 2.84<br>2.90                | 2.92<br>2.98         | 3.00<br>3.06         | V    |
| 24  | С | Low-voltage warning threshold —<br>low range 0<br>V <sub>DD</sub> falling<br>V <sub>DD</sub> rising                                                                                        | V <sub>LVW0</sub>  | 2.66<br>2.72                | 2.74<br>2.80         | 2.82<br>2.88         | V    |

### Table 7. DC Characteristics (continued)





Figure 6. Typical V<sub>OL</sub> vs.  $I_{OL}$  for Low Drive Enabled Pad (V<sub>DD</sub> = 5 V)



Figure 7. Typical V<sub>OL</sub> vs. I<sub>OL</sub> for Low Drive Enabled Pad (V<sub>DD</sub> = 3 V)





Figure 8. Typical V<sub>OH</sub> vs. I<sub>OH</sub> for High Drive Enabled Pad (V<sub>DD</sub> = 5 V)



Figure 9. Typical V<sub>OH</sub> vs. I<sub>OH</sub> for High Drive Enabled Pad (V<sub>DD</sub> = 3 V)



Figure 10. Typical V<sub>OH</sub> vs.  $I_{OH}$  for Low Drive Enabled Pad (V<sub>DD</sub> = 5 V)



Figure 11. Typical V<sub>OH</sub> vs.  $I_{OH}$  for Low Drive Enabled Pad (V<sub>DD</sub> = 3 V)

## 3.6 Supply Current Characteristics

This section includes information about power supply current in various operating modes.

| Num | с                                             | Parameter                                                          | Symbol                | V <sub>DD</sub><br>(V) | Typical <sup>1</sup> | Max              | Unit                                  | <b>Temp</b><br>(°C)                   |    |
|-----|-----------------------------------------------|--------------------------------------------------------------------|-----------------------|------------------------|----------------------|------------------|---------------------------------------|---------------------------------------|----|
| 1   | с                                             | Run supply current <sup>2</sup> measured at                        | RI <sub>DD</sub>      | 5                      | 2.4                  | 2.72             | mA                                    | -40 to 125                            |    |
|     | Ŭ                                             | (CPU clock = 4 MHz, f <sub>Bus</sub> = 2 MHz)                      | טטייי                 | 3                      | 2.18                 | 2.26             | 110.4                                 | 40 10 120                             |    |
| 2   | Р                                             | Run supply current <sup>2</sup> measured at                        | RI <sub>DD</sub>      | 5                      | 6.35                 | 7.29             | mA                                    | -40 to 125                            |    |
|     |                                               | (CPU clock = 20 MHz, f <sub>Bus</sub> = 10 MHz)                    | טטייי                 | 3                      | 5.79                 | 6.42             |                                       | 10 10 120                             |    |
| 3   | Р                                             | Wait supply current <sup>2</sup> measured at                       | WI <sub>DD</sub>      | 5                      | 1.4                  | 1.56             | mA                                    | -40 to 125                            |    |
| 0   |                                               | f <sub>Bus</sub> = 2 MHz                                           | UUUU                  | 3                      | 1.36                 | 1.53             | 110.4                                 | 40 10 120                             |    |
| 4   | P Stop2 mode supply current S2I <sub>DD</sub> | 501                                                                | 5                     | 1.4                    | 19<br>28<br>45.8     | μA               | -40 to 85<br>-40 to 105<br>-40 to 125 |                                       |    |
| 4   |                                               |                                                                    | 521 <sub>DD</sub>     | 3                      | 1.3                  | 15<br>22<br>37.2 | μA                                    | -40 to 85<br>-40 to 105<br>-40 to 125 |    |
| 5   | Р                                             | Stop3 mode supply current                                          | S3I <sub>DD</sub>     | 5                      | 1.61                 | 23<br>43<br>76.1 | μA                                    | -40 to 85<br>-40 to 105<br>-40 to 125 |    |
| 5   | F                                             | Stops mode supply current                                          |                       |                        | DD                   | 3                | 1.44                                  | 19<br>38<br>66.4                      | μA |
| 6   | Р                                             | RTC adder to stop2 or stop3 <sup>3</sup>                           | ୧୦୦                   | 5                      | 300                  | 500<br>500       | nA                                    | –40 to 85<br>–40 to 125               |    |
|     |                                               |                                                                    | S23I <sub>ddrti</sub> | 3                      | 300                  | 500<br>500       | nA                                    | -40 to 85<br>-40 to 125               |    |
| 7   | 7 C                                           | LVD adder to stop3 (LVDE = LVDSE = 1)                              | S3I <sub>DDLVD</sub>  | 5                      | 122                  | 180              | μA                                    | -40 to 125                            |    |
|     |                                               |                                                                    |                       | 3                      | 110                  | 160              | μA                                    | -40 to 125                            |    |
| 8   | с                                             | Adder to stop3 for oscillator enabled <sup>4</sup><br>(OSCSTEN =1) | S3I <sub>DDOSC</sub>  | 5,3                    | 5                    | 8                | μA                                    | -40 to 125                            |    |

### Table 8. Supply Current Characteristics

<sup>1</sup> Typical values are based on characterization data at 25 °C unless otherwise stated. See Figure 12 through Figure 13 for typical curves across voltage/temperature.

<sup>2</sup> All modules except ADC active, ICS configured for FBE, and does not include any dc loads on port pins.

<sup>3</sup> Most customers are expected to find that auto-wakeup from stop2 or stop3 can be used instead of the higher current wait mode. Wait mode typical is 220  $\mu$ A at 5 V with f<sub>Bus</sub> = 1 MHz.

<sup>4</sup> Values given under the following conditions: low range operation (RANGE = 0) with a 32.768 kHz crystal and low power mode (HGO = 0).





Figure 12. Typical Run I<sub>DD</sub> Curves



Figure 13. Typical Stop2 I<sub>DD</sub> Curves

- <sup>1</sup> Typical values assume  $V_{DDA}$  = 5.0 V, Temp = 25 °C,  $f_{ADCK}$  = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- <sup>2</sup> DC potential difference.



Figure 18. ADC Input Impedance Equivalency Diagram

| Characteristic                                        | Conditions              | С | Symb             | Min | Typ <sup>1</sup> | Max | Unit | Comment |
|-------------------------------------------------------|-------------------------|---|------------------|-----|------------------|-----|------|---------|
| Supply Current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                         | т | I <sub>DDA</sub> | _   | 133              | _   | μA   |         |
| Supply Current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                         | т | I <sub>DDA</sub> | _   | 218              | _   | μA   |         |
| Supply Current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                         | т | I <sub>DDA</sub> | _   | 327              | _   | μA   |         |
| Supply Current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                         | D | I <sub>DDA</sub> | _   | 0.582            | 1   | mA   |         |
| Supply Current                                        | Stop, Reset, Module Off | D | I <sub>DDA</sub> | _   | 0.011            | 1   | μA   |         |

| Table 12. 10-Bit ADC Characteristics | s (V <sub>REFH</sub> = V <sub>DDA</sub> , | $V_{\text{REFL}} = V_{\text{SSA}}$ |
|--------------------------------------|-------------------------------------------|------------------------------------|
|--------------------------------------|-------------------------------------------|------------------------------------|



### 3.10 AC Characteristics

This section describes ac timing characteristics for each peripheral system.

### 3.10.1 Control Timing

| Num | С                                                                                                                                                                 | Rating                                                                                                                                                                   | Symbol                                | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D                                                                                                                                                                 | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                                   | f <sub>Bus</sub>                      | DC                            | —                    | 10   | MHz  |
| 2   | D                                                                                                                                                                 | Internal low power oscillator period                                                                                                                                     | t <sub>LPO</sub>                      | 700                           | —                    | 1300 | μs   |
| 3   | D                                                                                                                                                                 | External reset pulse width <sup>2</sup>                                                                                                                                  | t <sub>extrst</sub>                   | 100                           | —                    | _    | ns   |
| 4   | D                                                                                                                                                                 | Reset low drive <sup>3</sup>                                                                                                                                             | t <sub>rstdrv</sub>                   | $34 	imes t_{cyc}$            | —                    | _    | ns   |
| 5   | D                                                                                                                                                                 | BKGD/MS setup time after issuing background<br>debug force reset to enter user or BDM modes                                                                              | t <sub>MSSU</sub>                     | 500                           | _                    | _    | ns   |
| 6   | D                                                                                                                                                                 | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>4</sup>                                                                     | t <sub>MSH</sub>                      | 100                           | _                    |      | μs   |
| 7   | D                                                                                                                                                                 | IRQ pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>5</sup>                                                                                       | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 8   | D                                                                                                                                                                 | Pin interrupt pulse width<br>Asynchronous path <sup>2</sup><br>Synchronous path <sup>5</sup>                                                                             | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 9   | C                                                                                                                                                                 | Port rise and fall time —<br>Low output drive (PTxDS = 0) (load = 50 pF) <sup>6</sup><br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | _                             | 40<br>75             | _    | ns   |
| 9   | C<br>Port rise and fall time —<br>High output drive (PTxDS = 1) (load = 50 pF)<br>Slew rate control disabled (PTxSE = 0)<br>Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub>                                                                                                                                    | _                                     | 11<br>35                      |                      | ns   |      |

### Table 13. Control Timing

<sup>1</sup> Typical values are based on characterization data at  $V_{DD}$  = 5.0 V, 25 °C unless otherwise stated.

<sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request. Shorter pulses are not guaranteed to override reset requests from internal sources.

<sup>3</sup> When any reset is initiated, internal circuitry drives the reset pin (if enabled, RSTPE = 1) low for about 34 cycles of  $t_{cyc}$ .

<sup>4</sup> To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.

<sup>5</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case.

 $^6$  Timing is shown with respect to 20%  $V_{DD}$  and 80%  $V_{DD}$  levels. Temperature range –40 °C to 125 °C.



Figure 19. Reset Timing

#### MC9S08SE8 Series MCU Data Sheet, Rev. 4





## 3.11 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section in the reference manual.

| Num | С | Characteristic                                                                                           | Symbol                  | Min    | Typical     | Max  | Unit              |
|-----|---|----------------------------------------------------------------------------------------------------------|-------------------------|--------|-------------|------|-------------------|
| 1   | D | Supply voltage for program/erase                                                                         | V <sub>prog/erase</sub> | 2.7    | —           | 5.5  | V                 |
| 2   | D | Supply voltage for read operation                                                                        | V <sub>Read</sub>       | 2.7    | —           | 5.5  | V                 |
| 3   | D | Internal FCLK frequency <sup>1</sup>                                                                     | f <sub>FCLK</sub>       | 150    | —           | 200  | kHz               |
| 4   | D | Internal FCLK period (1/FCLK)                                                                            | t <sub>Fcyc</sub>       | 5      | —           | 6.67 | μs                |
| 5   | Р | Byte program time (random location) <sup>2</sup>                                                         | t <sub>prog</sub>       | 9      |             |      | t <sub>Fcyc</sub> |
| 6   | Р | Byte program time (burst mode) <sup>2</sup>                                                              | t <sub>Burst</sub>      | 4      |             |      | t <sub>Fcyc</sub> |
| 7   | Р | Page erase time <sup>2</sup>                                                                             | t <sub>Page</sub>       | 4000   |             |      | t <sub>Fcyc</sub> |
| 8   | Р | Mass erase time <sup>2</sup>                                                                             | t <sub>Mass</sub>       | 20,000 |             |      | t <sub>Fcyc</sub> |
| 9   | С | Program/erase endurance <sup>3</sup><br>T <sub>L</sub> to T <sub>H</sub> = -40 °C to 125 °C<br>T = 25 °C | n <sub>FLPE</sub>       | 10,000 | <br>100,000 | _    | cycles            |
| 10  | С | Data retention <sup>4</sup>                                                                              | t <sub>D_ret</sub>      | 15     | 100         | _    | years             |

Table 15. Flash Characteristics

<sup>1</sup> The frequency of this clock is controlled by a software setting.

<sup>2</sup> These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

- <sup>3</sup> Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619/D, *Typical Endurance for Nonvolatile Memory*.
- <sup>4</sup> Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25 °C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618/D, *Typical Data Retention for Nonvolatile Memory.*

# 4 Ordering Information

This chapter contains ordering information for the device numbering system.

Example of the device numbering system:





Ordering Information

## 4.1 Package Information

| Pin Count | Package Type                      | Abbreviation | Designator | Case No. | Document No. |
|-----------|-----------------------------------|--------------|------------|----------|--------------|
| 28        | Plastic Dual In-line Pin          | PDIP         | RL         | 710      | 98ASB42390B  |
| 28        | Small Outline Integrated Circuit  | SOIC         | WL         | 751F     | 98ASB42345B  |
| 16        | Thin Shrink Small Outline Package | TSSOP        | TG         | 948F     | 98ASH70247A  |

Table 16. Package Descriptions

## 4.2 Mechanical Drawings

The following pages are mechanical drawings for the packages described in Table 16.



**Ordering Information** 



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION N                 | DT TO SCALE |  |
|---------------------------------------------------------|--------------------|---------------------------------|-------------|--|
| TITLE: SOIC, WIDE BOD                                   | DOCUMENT           | DOCUMENT NO: 98ASB42345B REV: G |             |  |
| 28 LEAD                                                 | ,                  | CASE NUMBER: 751F-05 10 MAR 20  |             |  |
| CASEOUTLINE                                             | STANDARD           | : MS-013AE                      |             |  |

MC9S08SE8 Series MCU Data Sheet, Rev. 4



**Ordering Information** 



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA   | LOUTLINE    | PRINT VERSION NO | DT TO SCALE |
|---------------------------------------------------------|-------------|-------------|------------------|-------------|
| TITLE: SOIC, WIDE BOD                                   | Y.          | DOCUMENT NO | ): 98ASB42345B   | REV: G      |
| 28 LEAD                                                 | CASE NUMBER | R: 751F-05  | 10 MAR 2005      |             |
| CASEOUTLINE                                             | STANDARD:   | MS-013AE    | •                |             |

MC9S08SE8 Series MCU Data Sheet, Rev. 4

# NP

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

Document Number: MC9S08SE8 Rev. 4 4/2015 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2008-2009, 2015. All rights reserved.

