



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | S08                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | LINbus, SCI                                               |
| Peripherals                | LVD, POR, PWM                                             |
| Number of I/O              | 14                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 512 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                               |
| Data Converters            | A/D 10x10b                                                |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 16-TSSOP (0.173", 4.40mm Width)                           |
| Supplier Device Package    | 16-TSSOP                                                  |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc9s08se8mtg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Table of Contents**

| 1 | MCU   | Block Diagram                                 |   | 3.8  | Internal Clock Source (ICS) Characteristics | 20 |
|---|-------|-----------------------------------------------|---|------|---------------------------------------------|----|
| 2 | Pin A | ssignments4                                   |   | 3.9  | ADC Characteristics                         | 2  |
| 3 | Elect | rical Characteristics                         |   | 3.10 | AC Characteristics                          | 2  |
|   | 3.1   | Parameter Classification                      |   |      | 3.10.1 Control Timing                       | 2  |
|   | 3.2   | Absolute Maximum Ratings                      |   |      | 3.10.2 TPM/MTIM Module Timing               | 20 |
|   | 3.3   | Thermal Characteristics                       |   | 3.11 | Flash Specifications                        | 2  |
|   | 3.4   | ESD Protection and Latch-Up Immunity          | 4 | Orde | ring Information                            | 2  |
|   | 3.5   | DC Characteristics                            |   | 4.1  | Package Information                         | 28 |
|   | 3.6   | Supply Current Characteristics                |   | 4.2  | Mechanical Drawings                         | 28 |
|   | 3.7   | External Oscillator (XOSC) Characteristics 19 |   |      | -                                           |    |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: freescale.com

The following revision history table summarizes changes contained in this document.

| Revision | Date      | Description of Changes                                                                                                                                                                                                  |
|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 10/8/2008 | Initial public released.                                                                                                                                                                                                |
| 2        | 1/16/2009 | In Table 8, added the Max. of $S2I_{DD}$ and $S3I_{DD}$ in 0–105 °C; changed the Max. of $S2I_{DD}$ and $S3I_{DD}$ in 0–85 °C; changed the typical of $S2I_{DD}$ and $S3I_{DD}$ ; changed the $S23I_{DDRTI}$ to P.      |
| 3        | 4/7/2009  | Added II <sub>OZTOT</sub> I in the Table 7. Changed V <sub>DDAD</sub> to V <sub>DDA</sub> , V <sub>SSAD</sub> to V <sub>SSA</sub> . Updated Table 9, Table 10, Table 11, and Table 12. Updated Figure 13 and Figure 14. |
| 4        | 4/10/2015 | Updated Table 9.                                                                                                                                                                                                        |

## **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

### Reference Manual (MC9S08SE8RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

MC9S08SE8 Series MCU Data Sheet, Rev. 4



Table 5. ESD and Latch-up Test Conditions (continued)

| Model    | Description                 | Symbol | Value | Unit |
|----------|-----------------------------|--------|-------|------|
| Latch-up | Minimum input voltage limit | _      | -2.5  | ٧    |
| Laterrup | Maximum input voltage limit | _      | 7.5   | V    |

**Table 6. ESD and Latch-up Protection Characteristics** 

| No. | Rating <sup>1</sup>                         | Symbol           | Min   | Max | Unit |
|-----|---------------------------------------------|------------------|-------|-----|------|
| 1   | Human body model (HBM)                      | V <sub>HBM</sub> | ±2000 | _   | V    |
| 2   | Machine model (MM)                          | V <sub>MM</sub>  | ±200  | _   | V    |
| 3   | Charge device model (CDM)                   | V <sub>CDM</sub> | ±500  | _   | ٧    |
| 4   | Latch-up current at T <sub>A</sub> = 125 °C | I <sub>LAT</sub> | ±100  | _   | mA   |

<sup>1</sup> Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

## 3.5 DC Characteristics

This section includes information about power supply requirements and I/O pin characteristics.

**Table 7. DC Characteristics** 

| Num | С | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Symbol            | Min                                                                                                                     | Typical <sup>1</sup> | Max              | Unit |
|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|------|
| 1   | _ | Operating voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                 | 2.7                                                                                                                     |                      | 5.5              | V    |
| 2   | Р | Output high voltage — Low drive (PTxDSn = 0) $ 5 \text{ V, } I_{Load} = -2 \text{ mA} $ $ 3 \text{ V, } I_{Load} = -0.6 \text{ mA} $ $ 5 \text{ V, } I_{Load} = -0.4 \text{ mA} $ $ 3 \text{ V, } I_{Load} = -0.24 \text{ mA} $ $ 3 \text{ V, } I_{Load} = -0.24 \text{ mA} $ $ 0 \text{ Output high voltage} \text{ — High drive (PTxDSn = 1)} $ $ 5 \text{ V, } I_{Load} = -10 \text{ mA} $ $ 3 \text{ V, } I_{Load} = -3 \text{ mA} $ $ 5 \text{ V, } I_{Load} = -2 \text{ mA} $ | . V <sub>OH</sub> | $V_{DD} - 1.5$ $V_{DD} - 1.5$ $V_{DD} - 0.8$ $V_{DD} - 0.8$ $V_{DD} - 1.5$ $V_{DD} - 1.5$ $V_{DD} - 1.5$ $V_{DD} - 0.8$ |                      |                  | V    |
|     |   | 3 V, I <sub>Load</sub> = -0.4 mA Output low voltage — Low drive (PTxDSn = 0)                                                                                                                                                                                                                                                                                                                                                                                                        |                   | V <sub>DD</sub> - 0.8                                                                                                   |                      | _                |      |
|     |   | 5 V, I <sub>Load</sub> = 2 mA<br>3 V, I <sub>Load</sub> = 0.6 mA<br>5 V, I <sub>Load</sub> = 0.4 mA<br>3 V, I <sub>Load</sub> = 0.24 mA                                                                                                                                                                                                                                                                                                                                             | V                 | 1.5<br>1.5<br>0.8<br>0.8                                                                                                |                      | _<br>_<br>_      | V    |
| 3   | Р | Output low voltage — High drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 10 mA 3 V, I <sub>Load</sub> = 3 mA 5 V, I <sub>Load</sub> = 2 mA 3 V, I <sub>Load</sub> = 0.4 mA                                                                                                                                                                                                                                                                                                             | . V <sub>OL</sub> | 1.5<br>1.5<br>0.8<br>0.8                                                                                                |                      | _<br>_<br>_<br>_ | V    |
| 4   | Р | Output high current — Max total I <sub>OH</sub> for all ports<br>5 V<br>3 V                                                                                                                                                                                                                                                                                                                                                                                                         | I <sub>OHT</sub>  |                                                                                                                         | _<br>_               | 100<br>60        | mA   |



**Table 7. DC Characteristics (continued)** 

| Num | С | Parameter                                                                                                                                                                          | Symbol                | Min                  | Typical <sup>1</sup> | Max                  | Unit |
|-----|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|----------------------|----------------------|------|
| 5   | Р | Output low current — Max total I <sub>OL</sub> for all ports<br>5 V<br>3 V                                                                                                         | I <sub>OLT</sub>      |                      | _                    | 100<br>60            | mA   |
| 6   | Р | Input high voltage; all digital inputs                                                                                                                                             | V <sub>IH</sub>       | $0.65 \times V_{DD}$ | _                    | _                    | V    |
| 7   | Р | Input low voltage; all digital inputs                                                                                                                                              | $V_{IL}$              | _                    |                      | $0.35 \times V_{DD}$ | \ \  |
| 8   | Р | Input hysteresis; all digital inputs                                                                                                                                               | V <sub>hys</sub>      | $0.06 \times V_{DD}$ | _                    | _                    | mV   |
| 9   | С | Input leakage current; input only pins <sup>2</sup>                                                                                                                                | II <sub>In</sub> I    | _                    | 0.1                  | 1                    | μΑ   |
| 10  | Р | High impedance (off-state) leakage current <sup>2</sup>                                                                                                                            | ll <sub>OZ</sub> l    | _                    | 0.1                  | 1                    | μΑ   |
| 11  | С | Total leakage combined for all inputs and Hi-Z pins<br>— All input only and I/O <sup>2</sup>                                                                                       | II <sub>OZTOT</sub> I | _                    | _                    | 2                    | μА   |
| 12  | Р | Internal pullup resistors <sup>3</sup>                                                                                                                                             | R <sub>PU</sub>       | 20                   | 45                   | 65                   | kΩ   |
| 13  | Р | Internal pulldown resistors <sup>4</sup>                                                                                                                                           | $R_{PD}$              | 20                   | 45                   | 65                   | kΩ   |
| 14  | D | DC injection current <sup>5, 6, 7</sup> V <sub>IN</sub> < V <sub>SS</sub> , V <sub>IN</sub> > V <sub>DD</sub> Single pin limit  Total MCU limit, includes sum of all stressed pins | I <sub>IC</sub>       | -0.2<br>-5           | _<br>_               | 0.2<br>5             | mA   |
| 15  | С | Input capacitance; all non-supply pins                                                                                                                                             | C <sub>In</sub>       | _                    | _                    | 8                    | pF   |
| 16  | С | RAM retention voltage                                                                                                                                                              | $V_{RAM}$             | 0.6                  | 1.0                  | _                    | V    |
| 17  | Р | POR re-arm voltage <sup>8</sup>                                                                                                                                                    | $V_{POR}$             | 0.9                  | 1.4                  | 2.0                  | V    |
| 18  | D | POR re-arm time                                                                                                                                                                    | t <sub>POR</sub>      | 10                   | _                    | _                    | μs   |
| 19  | Р | Low-voltage detection threshold — high range ${\rm V_{DD}} \ {\rm falling} \\ {\rm V_{DD}} \ {\rm rising}$                                                                         | V <sub>LVD1</sub>     | 3.9<br>4.0           | 4.0<br>4.1           | 4.1<br>4.2           | V    |
| 20  | Р | Low-voltage detection threshold — low range ${\rm V_{DD}\ falling} \\ {\rm V_{DD}\ falling}$                                                                                       | V <sub>LVD0</sub>     | 2.48<br>2.54         | 2.56<br>2.62         | 2.64<br>2.70         | V    |
| 21  | С | Low-voltage warning threshold — high range 1 $V_{DD}$ falling $V_{DD}$ rising                                                                                                      | V <sub>LVW3</sub>     | 4.5<br>4.6           | 4.6<br>4.7           | 4.7<br>4.8           | V    |
| 22  | Р | Low-voltage warning threshold — high range 0 V <sub>DD</sub> falling V <sub>DD</sub> rising                                                                                        | V <sub>LVW2</sub>     | 4.2<br>4.3           | 4.3<br>4.4           | 4.4<br>4.5           | V    |
| 23  | Р | Low-voltage warning threshold low range 1 \$V_{DD}\$ falling \$V_{DD}\$ rising                                                                                                     | V <sub>LVW1</sub>     | 2.84<br>2.90         | 2.92<br>2.98         | 3.00<br>3.06         | V    |
| 24  | С | Low-voltage warning threshold — low range 0 $V_{DD} \ \text{falling} \\ V_{DD} \ \text{rising}$                                                                                    | V <sub>LVW0</sub>     | 2.66<br>2.72         | 2.74<br>2.80         | 2.82<br>2.88         | V    |

11



### **Table 7. DC Characteristics (continued)**

| Num | С | Parameter                                    |            | Symbol           | Min  | Typical <sup>1</sup> | Max  | Unit |
|-----|---|----------------------------------------------|------------|------------------|------|----------------------|------|------|
| 05  | + | Low-voltage inhibit reset/recover hysteresis | <i>E</i> V | V                |      | 100                  |      | m\/  |
| 25  |   |                                              | 5 V<br>3 V | V <sub>hys</sub> | _    | 100<br>60            | _    | mV   |
| 26  | Р | Bandgap voltage reference <sup>9</sup>       |            | $V_{BG}$         | 1.18 | 1.20                 | 1.21 | V    |

- Typical values are measured at 25 °C. Characterized, not tested.
- <sup>2</sup> Measured with  $V_{In} = V_{DD}$  or  $V_{SS}$ .
- <sup>3</sup> Measured with V<sub>In</sub> = V<sub>SS</sub>.
- <sup>4</sup> Measured with  $V_{In} = V_{DD}$ .
- All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>.
- <sup>6</sup> Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.
- Power supply must maintain regulation within operating  $V_{DD}$  range during instantaneous and operating maximum current conditions. If positive injection current ( $V_{In} > V_{DD}$ ) is greater than  $I_{DD}$ , the injection current may flow out of  $V_{DD}$  and could result in external power supply going out of regulation. Ensure external  $V_{DD}$  load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if clock rate is very low (which would reduce overall power consumption).
- <sup>8</sup> Maximum is highest voltage that POR is guaranteed.
- $^{9}$  Factory trimmed at  $V_{DD} = 5.0 \text{ V}$ , Temp = 25  $^{\circ}$ C.





Figure 4. Typical  $V_{OL}$  vs.  $I_{OL}$  for High Drive Enabled Pad ( $V_{DD}$  = 5 V)



Figure 5. Typical  $V_{OL}$  vs.  $I_{OL}$  for High Drive Enabled Pad ( $V_{DD} = 3 \text{ V}$ )





Figure 6. Typical  $V_{OL}$  vs.  $I_{OL}$  for Low Drive Enabled Pad ( $V_{DD} = 5 \text{ V}$ )



Figure 7. Typical  $V_{OL}$  vs.  $I_{OL}$  for Low Drive Enabled Pad ( $V_{DD}$  = 3 V)





Figure 8. Typical  $V_{OH}$  vs.  $I_{OH}$  for High Drive Enabled Pad ( $V_{DD}$  = 5 V)



Figure 9. Typical  $V_{OH}$  vs.  $I_{OH}$  for High Drive Enabled Pad ( $V_{DD}$  = 3 V)





Figure 10. Typical  $V_{OH}$  vs.  $I_{OH}$  for Low Drive Enabled Pad ( $V_{DD} = 5 \text{ V}$ )



Figure 11. Typical  $V_{OH}$  vs.  $I_{OH}$  for Low Drive Enabled Pad ( $V_{DD} = 3 \text{ V}$ )

## 3.6 Supply Current Characteristics

This section includes information about power supply current in various operating modes.



| Table 9. Oscillator electrical specifications (Te | emperature Range = -40 to 125°C Ambient) |
|---------------------------------------------------|------------------------------------------|
|---------------------------------------------------|------------------------------------------|

| Num | С | Characteristic                                                                                                                                                                                                                       | Symbol                            | Min.         | Typical <sup>1</sup>  | Max.             | Unit       |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------|-----------------------|------------------|------------|
| 5   | Т | Crystal start-up time <sup>3</sup> Low range, low gain (RANGE = 0, HGO = 0) Low range, high gain (RANGE = 0, HGO = 1) High range, low gain (RANGE = 1, HGO = 0) <sup>4</sup> High range, high gain (RANGE = 1, HGO = 1) <sup>4</sup> | CSTL-LP CSTH-HGO CSTH-LP CSTH-HGO | _            | 200<br>400<br>5<br>15 | _<br>_<br>_<br>_ | ms         |
| 6   | Т | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1) FEE or FBE mode  FBELP mode                                                                                                                                               | f <sub>extal</sub>                | 0.03125<br>0 |                       | 20<br>20         | MHz<br>MHz |

<sup>&</sup>lt;sup>1</sup> Typical column was characterized at 5.0 V, 25 °C or is recommended value.



Figure 15. Typical Crystal or Resonator Circuit: High Range and Low Range/High Gain



Figure 16. Typical Crystal or Resonator Circuit: Low Range/Low Power

 $<sup>^{2}</sup>$  The input clock source must be divided using RDIV to within the range of 31.25 kHz to 39.0625 kHz.

This parameter is characterized and not tested on each device. Proper PC board layout procedures must be followed to achieve specifications. This data will vary based upon the crystal manufacturer and board design. The crystal should be characterized by the crystal manufacturer.

<sup>&</sup>lt;sup>4</sup> 4 MHz crystal.





Figure 17. Deviation of DCO Output from Trimmed Frequency (20 MHz, 3.0 V)

## 3.9 ADC Characteristics

**Table 11. 10-Bit ADC Operating Conditions** 

| Characteristic           | Conditions                                                                  | Symb              | Min               | Typ <sup>1</sup> | Max               | Unit    | Comment         |
|--------------------------|-----------------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|---------|-----------------|
| Supply voltage           | Absolute                                                                    | $V_{DDA}$         | 2.7               | _                | 5.5               | V       |                 |
| Supply voltage           | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> ) <sup>2</sup> | $\Delta V_{DDA}$  | -100              | 0                | 100               | mV      |                 |
| Ground voltage           | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> ) <sup>2</sup> | ΔV <sub>SSA</sub> | -100              | 0                | 100               | mV      |                 |
| Input voltage            |                                                                             | V <sub>ADIN</sub> | V <sub>REFL</sub> | _                | V <sub>REFH</sub> | V       |                 |
| Input capacitance        |                                                                             | C <sub>ADIN</sub> | _                 | 4.5              | 5.5               | pF      |                 |
| Input resistance         |                                                                             | R <sub>ADIN</sub> | _                 | 3                | 5                 | kΩ      |                 |
| Analog source resistance | 10-bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz         | R <sub>AS</sub>   |                   |                  | 5<br>10           | kΩ      | External to MCU |
|                          | 8-bit mode (all valid f <sub>ADCK</sub> )                                   |                   | _                 | _                | 10                |         |                 |
| ADC conversion           | High speed (ADLPC = 0)                                                      | f <sub>ADCK</sub> | 0.4               | _                | 8.0               | MHz     |                 |
| clock frequency          | Low power (ADLPC = 1)                                                       | ADCK              | 0.4               | _                | 4.0               | IVII IZ |                 |

MC9S08SE8 Series MCU Data Sheet, Rev. 4



- $^{1}~$  Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- <sup>2</sup> DC potential difference.



Figure 18. ADC Input Impedance Equivalency Diagram

Table 12. 10-Bit ADC Characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Characteristic                                        | Conditions              | С | Symb             | Min | Typ <sup>1</sup> | Max | Unit | Comment |
|-------------------------------------------------------|-------------------------|---|------------------|-----|------------------|-----|------|---------|
| Supply Current<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 |                         | Т | I <sub>DDA</sub> |     | 133              |     | μΑ   |         |
| Supply Current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                         | Т | I <sub>DDA</sub> |     | 218              |     | μΑ   |         |
| Supply Current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                         | Т | I <sub>DDA</sub> | _   | 327              | _   | μΑ   |         |
| Supply Current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                         | D | I <sub>DDA</sub> | _   | 0.582            | 1   | mA   |         |
| Supply Current                                        | Stop, Reset, Module Off | D | I <sub>DDA</sub> | _   | 0.011            | 1   | μΑ   |         |

MC9S08SE8 Series MCU Data Sheet, Rev. 4



Table 12. 10-Bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Characteristic                | Conditions                | С | Symb                | Min  | Typ <sup>1</sup> | Max  | Unit               | Comment                                   |
|-------------------------------|---------------------------|---|---------------------|------|------------------|------|--------------------|-------------------------------------------|
| ADC                           | High Speed (ADLPC = 0)    | 1 |                     | 2    | 3.3              | 5    |                    | t <sub>ADACK</sub> = 1/f <sub>ADACK</sub> |
| Asynchronous<br>Clock Source  | Low Power (ADLPC = 1)     | D | f <sub>ADACK</sub>  | 1.25 | 2                | 3.3  | MHz                |                                           |
| Conversion<br>Time (Including | Short Sample (ADLSMP = 0) | D | t <sub>ADC</sub>    | _    | 20               | _    | ADCK               | See SE8                                   |
| sample time)                  | Long Sample (ADLSMP = 1)  |   |                     | _    | 40               | _    | cycles             | reference<br>manual for                   |
| Sample Time                   | Short Sample (ADLSMP = 0) | D | t <sub>ADS</sub>    | -    | 3.5              | _    | ADCK<br>cycles     | conversion<br>time variances              |
|                               | Long Sample (ADLSMP = 1)  |   |                     | 1    | 23.5             | 1    | Cycles             |                                           |
| Temp Sensor                   | -40°C- 25°C               | D | m                   | 1    | 3.266            | 1    | mV/°C              |                                           |
| Slope                         | 25°C– 125°C               | ם | 111                 | 1    | 3.638            | 1    | IIIV/ C            |                                           |
| Temp Sensor<br>Voltage        | 25°C                      | D | V <sub>TEMP25</sub> |      | 1.396            | -    | mV                 |                                           |
| Characteristics               | for 28-pin packages only  |   |                     |      |                  |      |                    |                                           |
| Total                         | 10-bit mode               | Р | E <sub>TUE</sub>    | _    | ±1               | ±2.5 | LSB <sup>3</sup>   | Includes                                  |
| Unadjusted<br>Error           | 8-bit mode                | Р |                     | _    | ±0.5             | ±1.0 |                    | quantization                              |
| Differential                  | 10-bit mode <sup>2</sup>  | Р | DNL                 | _    | ±0.5             | ±1.0 | - LSB <sup>3</sup> |                                           |
| Non-Linearity                 | 8-bit mode <sup>3</sup>   | Р |                     | _    | ±0.3             | ±0.5 | LSB                |                                           |
| Integral                      | 10-bit mode               | Т |                     | _    | ±0.5             | ±1.0 | - LSB <sup>3</sup> |                                           |
| Non-Linearity                 | 8-bit mode                | Т | INL                 | _    | ±0.3             | ±0.5 |                    |                                           |
| Zero-Scale                    | 10-bit mode               | Р | E .                 | _    | ±0.5             | ±1.5 | LSB <sup>3</sup>   |                                           |
| Error                         | 8-bit mode                | Р | - E <sub>ZS</sub>   |      | ±0.5             | ±0.5 | LOD                | $V_{ADIN} = V_{SSA}$                      |
| Full-Scale                    | 10-bit mode               | Τ | F                   | 1    | ±0.5             | ±1   | - LSB <sup>3</sup> | $V_{ADIN} = V_{DDA}$                      |
| Error                         | 8-bit mode                | Т | E <sub>FS</sub>     | _    | ±0.5             | ±0.5 | LOD                | VADIN = VDDA                              |
| Quantization                  | 10-bit mode               | D | F-                  | 1    | _                | ±0.5 | - LSB <sup>3</sup> |                                           |
| Error                         | 8-bit mode                | ם | EQ                  | 1    | _                | ±0.5 | LOD                |                                           |
| Input Leakage                 | 10-bit mode               | D | E <sub>IL</sub>     | _    | ±0.2             | ±2.5 | - LSB <sup>3</sup> | Padleakage <sup>4</sup> *                 |
| Error                         | 8-bit mode                |   | ⊢IL                 |      | ±0.1             | ±1   | LOD                | R <sub>AS</sub>                           |
| Characteristics               | for 16-pin package only   |   |                     |      |                  |      |                    |                                           |
| Total                         | 10-bit mode               | Р | _                   | _    | ±1.5             | ±3.5 | 1.053              | Includes                                  |
| Unadjusted<br>Error           | 8-bit mode                | Р | E <sub>TUE</sub>    | _    | ±0.7             | ±1.5 | LSB <sup>3</sup>   | quantization                              |



Table 12. 10-Bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Characteristic | Conditions               | С   | Symb            | Min | Typ <sup>1</sup> | Max  | Unit             | Comment                              |
|----------------|--------------------------|-----|-----------------|-----|------------------|------|------------------|--------------------------------------|
| Differential   | 10-bit mode <sup>3</sup> | Р   | DNL             | _   | ±0.5             | ±1.0 | LSB <sup>3</sup> |                                      |
| Non-Linearity  | 8-bit mode <sup>3</sup>  | Р   | DINL            | _   | ±0.3             | ±0.5 | LOD              |                                      |
| Integral       | 10-bit mode              | Т   | INL             | _   | ±0.5             | ±1.0 | LSB <sup>3</sup> |                                      |
| Non-Linearity  | 8-bit mode               | Т   | IINL            | _   | ±0.3             | ±0.5 | LSB              |                                      |
| Zero-Scale     | 10-bit mode              | Р   | F               | _   | ±1.5             | ±2.1 | LSB <sup>3</sup> | V <sub>ADIN</sub> = V <sub>SSA</sub> |
| Error          | 8-bit mode               | Р   | E <sub>ZS</sub> | _   | ±0.5             | ±0.7 |                  |                                      |
| Full-Scale     | 10-bit mode              | Т   | L               | _   | ±1               | ±1.5 | LSB <sup>3</sup> | $V_{ADIN} = V_{DDA}$                 |
| Error          | 8-bit mode               | Т   | E <sub>FS</sub> | _   | ±0.5             | ±0.5 | LSB              |                                      |
| Quantization   | 10-bit mode              | D   | EQ              | _   | _                | ±0.5 | LSB <sup>3</sup> |                                      |
| Error          | 8-bit mode               |     | ⊏Q              | _   | _                | ±0.5 | LOB              |                                      |
| Input Leakage  | 10-bit mode              | D   | E               | _   | ±0.2             | ±2.5 | LSB <sup>3</sup> | Padleakage <sup>4</sup> *            |
| Error          | 8-bit mode               | 1 0 | E <sub>IL</sub> | _   | ±0.1             | ±1   | LOD              | R <sub>AS</sub>                      |

<sup>&</sup>lt;sup>1</sup> Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

<sup>&</sup>lt;sup>2</sup> Monotonicity and No-Missing-Codes guaranteed in 10-bit and 8-bit modes

<sup>&</sup>lt;sup>3</sup> 1 LSB =  $(V_{REFH} - V_{REFL})/2^N$ 

<sup>&</sup>lt;sup>4</sup> Based on input pad leakage current. Refer to pad electricals.



### 3.10 AC Characteristics

This section describes ac timing characteristics for each peripheral system.

## 3.10.1 Control Timing

**Table 13. Control Timing** 

| Num | С | Rating                                                                                                                                                            | Symbol                                | Min                           | Typical <sup>1</sup> | Max  | Unit |
|-----|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|----------------------|------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                                                            | f <sub>Bus</sub>                      | DC                            | _                    | 10   | MHz  |
| 2   | D | Internal low power oscillator period                                                                                                                              | t <sub>LPO</sub>                      | 700                           | _                    | 1300 | μs   |
| 3   | D | External reset pulse width <sup>2</sup>                                                                                                                           | t <sub>extrst</sub>                   | 100                           | _                    |      | ns   |
| 4   | D | Reset low drive <sup>3</sup>                                                                                                                                      | t <sub>rstdrv</sub>                   | $34 \times t_{cyc}$           | _                    | _    | ns   |
| 5   | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes                                                                          | t <sub>MSSU</sub>                     | 500                           | _                    | _    | ns   |
| 6   | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>4</sup>                                                              | t <sub>MSH</sub>                      | 100                           | _                    | _    | μs   |
| 7   | D | IRQ pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>5</sup>                                                                                      | t <sub>ILIH,</sub> t <sub>IHIL</sub>  | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 8   | D | Pin interrupt pulse width Asynchronous path <sup>2</sup> Synchronous path <sup>5</sup>                                                                            | t <sub>ILIH</sub> , t <sub>IHIL</sub> | 100<br>1.5 × t <sub>cyc</sub> | _                    | _    | ns   |
| 9   | С | Port rise and fall time —  Low output drive (PTxDS = 0) (load = 50 pF) <sup>6</sup> Slew rate control disabled (PTxSE = 0)  Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> | _                             | 40<br>75             | _    | ns   |
| 9   | O | Port rise and fall time — High output drive (PTxDS = 1) (load = 50 pF) Slew rate control disabled (PTxSE = 0) Slew rate control enabled (PTxSE = 1)               | t <sub>Rise</sub> , t <sub>Fall</sub> | _                             | 11<br>35             | _    | ns   |

<sup>&</sup>lt;sup>1</sup> Typical values are based on characterization data at V<sub>DD</sub> = 5.0 V, 25 °C unless otherwise stated.



Figure 19. Reset Timing

MC9S08SE8 Series MCU Data Sheet, Rev. 4

<sup>&</sup>lt;sup>2</sup> This is the shortest pulse that is guaranteed to be recognized as a reset pin request. Shorter pulses are not guaranteed to override reset requests from internal sources.

 $<sup>^{3}</sup>$  When any reset is initiated, internal circuitry drives the reset pin (if enabled, RSTPE = 1) low for about 34 cycles of  $t_{cyc}$ .

To enter BDM mode following a POR, BKGD/MS should be held low during the power-up and for a hold time of t<sub>MSH</sub> after V<sub>DD</sub> rises above V<sub>LVD</sub>.

<sup>&</sup>lt;sup>5</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case.

 $<sup>^6</sup>$  Timing is shown with respect to 20%  $\rm V_{DD}$  and 80%  $\rm V_{DD}$  levels. Temperature range –40 °C to 125 °C.



## 3.11 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory.

Program and erase operations do not require any special power sources other than the normal  $V_{DD}$  supply. For more detailed information about program/erase operations, see the Memory section in the reference manual

| Num | С | Characteristic                                                                     | Symbol                  | Min    | Typical     | Max  | Unit              |
|-----|---|------------------------------------------------------------------------------------|-------------------------|--------|-------------|------|-------------------|
| 1   | D | Supply voltage for program/erase                                                   | V <sub>prog/erase</sub> | 2.7    | _           | 5.5  | V                 |
| 2   | D | Supply voltage for read operation                                                  | V <sub>Read</sub>       | 2.7    | _           | 5.5  | V                 |
| 3   | D | Internal FCLK frequency <sup>1</sup>                                               | f <sub>FCLK</sub>       | 150    | _           | 200  | kHz               |
| 4   | D | Internal FCLK period (1/FCLK)                                                      | t <sub>Fcyc</sub>       | 5      | _           | 6.67 | μs                |
| 5   | Р | Byte program time (random location) <sup>2</sup>                                   | t <sub>prog</sub>       | 9      |             |      | t <sub>Fcyc</sub> |
| 6   | Р | Byte program time (burst mode) <sup>2</sup>                                        | t <sub>Burst</sub>      | 4      |             |      | t <sub>Fcyc</sub> |
| 7   | Р | Page erase time <sup>2</sup>                                                       | t <sub>Page</sub>       |        | 4000        |      | t <sub>Fcyc</sub> |
| 8   | Р | Mass erase time <sup>2</sup>                                                       | t <sub>Mass</sub>       |        | 20,000      |      | t <sub>Fcyc</sub> |
| 9   | С | Program/erase endurance <sup>3</sup> $T_L$ to $T_H = -40$ °C to 125 °C $T = 25$ °C | n <sub>FLPE</sub>       | 10,000 | <br>100,000 | _    | cycles            |
| 10  | С | Data retention <sup>4</sup>                                                        | t <sub>D_ret</sub>      | 15     | 100         | _    | years             |

Table 15. Flash Characteristics

## 4 Ordering Information

This chapter contains ordering information for the device numbering system.

Example of the device numbering system:



MC9S08SE8 Series MCU Data Sheet, Rev. 4

Freescale Semiconductor

27

The frequency of this clock is controlled by a software setting.

These values are hardware state machine controlled. User code does not need to count cycles. This information supplied for calculating approximate time to program and erase.

Typical endurance for flash was evaluated for this product family on the 9S12Dx64. For additional information on how Freescale defines typical endurance, please refer to Engineering Bulletin EB619/D, Typical Endurance for Nonvolatile Memory.

Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25 °C using the Arrhenius equation. For additional information on how Freescale defines typical data retention, please refer to Engineering Bulletin EB618/D, Typical Data Retention for Nonvolatile Memory.



## 4.1 Package Information

**Table 16. Package Descriptions** 

| Pin Count | Package Type                      | Abbreviation Designator |    | Case No. | Document No. |  |
|-----------|-----------------------------------|-------------------------|----|----------|--------------|--|
| 28        | Plastic Dual In-line Pin          | PDIP                    | RL | 710      | 98ASB42390B  |  |
| 28        | Small Outline Integrated Circuit  | SOIC                    | WL | 751F     | 98ASB42345B  |  |
| 16        | Thin Shrink Small Outline Package | TSSOP                   | TG | 948F     | 98ASH70247A  |  |

## 4.2 Mechanical Drawings

The following pages are mechanical drawings for the packages described in Table 16.





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA                       | L OUTLINE | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|---------------------------------|-----------|------------------|-------------|
| TITLE: SOIC, WIDE BOD                                | DOCUMENT NO: 98ASB42345B REV: G |           |                  |             |
| 28 LEAD                                              | CASE NUMBER                     | : 751F-05 | 10 MAR 2005      |             |
| CASEOUTLINE                                          |                                 | STANDARD: | MS-013AE         |             |



#### NOTES:

- POSITIONAL TOLERANCE OF LEADS, SHALL BE WITHIN 0.25 MM (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER.
- 2. DIMENSION TO CENTER OF LEADS WHEN FORMED PARALLEL.
- A DIMENSION DOES NOT INCLUDE MOLD FLASH.
- 4. 710-01 OBSOLETE, NEW STD 710-02.
- 5. CONTROLLING DIMENSION: INCH

|                     | IN                        | CH                         | MILL  | _IMETER                   |          | INCH                    |             | MIL    | LIMETER     |
|---------------------|---------------------------|----------------------------|-------|---------------------------|----------|-------------------------|-------------|--------|-------------|
| DIM                 | MIN                       | MAX                        | MIN   | MAX                       | DIM      | MIN                     | MAX         | MIN    | MAX         |
| А                   | 1.435                     | 1.465                      | 36.45 | 37.21                     |          |                         |             |        |             |
| В                   | 0.540                     | 0.560                      | 13.72 | 14.22                     |          |                         |             |        |             |
| С                   | 0.155                     | 0.200                      | 3.94  | 5.08                      |          |                         |             |        |             |
| D                   | 0.014                     | 0.022                      | 0.36  | 0.56                      |          |                         |             |        |             |
| F                   | 0.040                     | 0.060                      | 1.02  | 1.52                      |          |                         |             |        |             |
| G                   | 0.100                     | BSC                        | 2.5   | 34 BSC                    |          |                         |             |        |             |
| Н                   | 0.065                     | 0.085                      | 1.65  | 2.16                      |          |                         |             |        |             |
| J                   | 0.008                     | 0.015                      | 0.20  | 0.38                      |          |                         |             |        |             |
| K                   | 0.115                     | 0.135                      | 2.92  | 3.43                      |          |                         |             |        |             |
| L                   | 0.600                     | BSC                        | 15.2  | 24 BSC                    |          |                         |             |        |             |
| M                   | 0*                        | 15°                        | 0.    | 15°                       |          |                         |             |        |             |
| N                   | 0.020                     | 0.040                      | 0.51  | 1.02                      |          |                         |             |        |             |
|                     |                           |                            |       |                           |          |                         |             |        |             |
| © Fi                | REESCALE SEM<br>ALL RIGHT | ICONDUCTOR,<br>S RESERVED. | INC.  | MECHANICA                 | L OUT    | L OUTLINE PRINT VERSION |             | SION N | IT TO SCALE |
| TITLE:              |                           |                            |       | DOCUMENT NO: 98ASB42390B  |          |                         | REV: D      |        |             |
| 28 LD PDIP          |                           |                            |       | CASE NUMBER: 710-02 24 MA |          |                         | 24 MAY 2005 |        |             |
| STANDARD: NON-JEDEC |                           |                            |       |                           | IN-JEDEC |                         |             |        |             |

MC9S08SE8 Series MCU Data Sheet, Rev. 4

Freescale Semiconductor

31





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | L OUTLINE                       | PRINT VERSION NOT TO SCAL |     |  |
|------------------------------------------------------|---------------------------------|---------------------------|-----|--|
| TITLE:                                               | DOCUMENT NO: 98ASH70247A REV: B |                           |     |  |
| 16 LD TSSOP, PITCH 0.6                               | CASE NUMBER: 948F-01 19 MAY 20  |                           |     |  |
|                                                      |                                 | STANDARD: JE              | DEC |  |



#### NOTES:

- 1. CONTROLLING DIMENSION: MILLIMETER
- 2. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M-1982.



DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE



/4/ DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE



DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 TOTAL IN EXCESS OF THE DIMENSION AT MAXIMUM MATERIAL CONDITION.

6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.

|   | $\wedge$ |   |
|---|----------|---|
| / | 7        | / |

DIMENSIONS ARE TO BE DETERMINED AT DATUM PLANE -W-

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE             |             | PRINT VERSION NOT TO SCALE |        |  |
|------------------------------------------------------|--------------------------------|-------------|----------------------------|--------|--|
| TITLE:                                               |                                | DOCUMENT NO | 1: 98ASH70247A             | REV: B |  |
| 16 LD TSSOP, PITCH 0.6                               | CASE NUMBER: 948F-01 19 MAY 20 |             |                            |        |  |
| To Eb Todar, Thron S.o                               | STANDARD: JE                   | DEC         |                            |        |  |