Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | 8-SOIC | |-------------------------------| | 8-SOIC (0.154", 3.90mm Width) | | Surface Mount | | -40°C ~ 85°C (TA) | | Internal | | - | | 2V ~ 5.5V | | 41 x 8 | | - | | FLASH | | 1.5KB (1K x 12) | | 5 | | POR, WDT | | - | | 8MHz | | 8-Bit | | PIC | | Active | | | # PIC12F519 NOTES: ### 4.2 Data Memory (SRAM and FSRs) Data memory is composed of registers or bytes of SRAM. Therefore, data memory for a device is specified by its register file. The register file is divided into two functional groups: Special Function Registers (SFR) and General Purpose Registers (GPR). The Special Function Registers include the TMR0 register, the Program Counter Low (PCL), the STATUS register, the I/O register (port) and the File Select Register (FSR). In addition, the EECON, EEDATA and EEADR registers provide for interface with the Flash data memory. The PIC12F519 register file is composed of 10 Special Function Registers and 41 General Purpose Registers. # 4.2.1 GENERAL PURPOSE REGISTER FILE The General Purpose Register file is accessed, either directly or indirectly, through the File Select Register (FSR). See **Section 4.8 "Indirect Data Addressing: INDF and FSR Registers"**. FIGURE 4-2: REGISTER FILE MAP #### 4.2.2 SPECIAL FUNCTION REGISTERS The Special Function Registers (SFRs) are registers used by the CPU and peripheral functions to control the operation of the device (Table 4-1). The Special Function Registers can be classified into two sets. The Special Function Registers associated with the "core" functions are described in this section. Those related to the operation of the peripheral features are described in the section for each peripheral feature. # 5.0 FLASH DATA MEMORY CONTROL The Flash data memory is readable and writable during normal operation (full VDD range). This memory is not directly mapped in the register file space. Instead, it is indirectly addressed through the Special Function Registers (SFRs). ### 5.1 Reading Flash Data Memory To read a Flash data memory location the user must: - · Write the EEADR register - · Set the RD bit of the EECON register The value written to the EEADR register determines which Flash data memory location is read. Setting the RD bit of the EECON register initiates the read. Data from the Flash data memory read is available in the EEDATA register immediately. The EEDATA register will hold this value until another read is initiated or it is modified by a write operation. Program execution is suspended while the read cycle is in progress. Execution will continue with the instruction following the one that sets the WR bit. See Example 1 for sample code. # EXAMPLE 1: READING FROM FLASH DATA MEMORY BANKSEL EEADR ; MOVF DATA\_EE\_ADDR, W ; MOVWF EEADR ;Data Memory ;Address to read BANKSEL EECON1 ; BSF EECON, RD ;EE Read MOVF EEDATA, W ;W = EEDATA Note: Only a BSF command will work to enable the Flash data memory read documented in Example 1. No other sequence of commands will work, no exceptions. ### 5.2 Writing and Erasing Flash Data Memory Flash data memory is erased one row at a time and written one byte at a time. The 64-byte array is made up of eight rows. A row contains eight sequential bytes. Row boundaries exist every eight bytes. Generally, the procedure to write a byte of data to Flash data memory is: - Identify the row containing the address where the byte will be written. - If there is other information in that row that must be saved, copy those bytes from Flash data memory to RAM. - 3. Perform a row erase of the row of interest. Write the new byte of data and any saved bytes back to the appropriate addresses in Flash data memory. To prevent accidental corruption of the Flash Data Memory, an unlock sequence is required to initiate a write or erase cycle. This sequence requires that the bit set instructions used to configure the EECON register happen exactly as shown in Example 2 and Example 3, depending on the operation requested. #### 5.2.1 ERASING FLASH DATA MEMORY A row must be manually erased before writing new data. The following sequence must be performed for a single row erase. - Load EEADR with an address in the row to be erased - 2. Set the FREE bit to enable the erase. - Set the WREN bit to enable write access to the array. - 4. Set the WR bit to initiate the erase cycle. If the WREN bit is not set in the instruction cycle after the FREE bit is set, the FREE bit will be cleared in hardware. If the WR bit is not set in the instruction cycle after the WREN bit is set, the WREN bit will be cleared in hardware. Sample code that follows this procedure is included in Example 2. Program execution is suspended while the erase cycle is in progress. Execution will continue with the instruction following the one that sets the WR bit. # EXAMPLE 2: ERASING A FLASH DATA MEMORY ROW BANKSEL EEADR MOVIW EE\_ADR\_ERASE ; LOAD ADDRESS OF ROW TO ; ERASE MOVWF EEADR BSF EECON, FREE ; SELECT ERASE BSF EECON, WREN ; ENABLE WRITES BSF EECON, WR ; INITITATE ERASE - Note 1: The FREE bit may be set by any command normally used by the core. However, the WREN and WR bits can only be set using a series of BSF commands, as documented in Example 1. No other sequence of commands will work, no exceptions. - **2:** Bits <5:3> of the EEADR register indicate which row is to be erased. ### **REGISTER 6-1:** GPIO: GPIO REGISTER | U-0 | U-0 | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | |-------|-----|-------|-------|-------|-------|-------|-------| | _ | _ | GP5 | GP4 | GP3 | GP2 | GP1 | GP0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 Unimplemented: Read as '0' bit 5-0 GP<5:0>: GPIO I/O Pin bits 1 = GPIO pin is >VIH min. 0 = GPIO pin is <VIL max. ### REGISTER 6-2: TRISGPIO: TRI-STATE GPIO REGISTER | U-0 | U-0 | W-1 | W-1 | W-1 | W-1 | W-1 | W-1 | |-------|-----|-----------|-----------|-----------|-----------|-----------|-----------| | _ | _ | TRISGPI05 | TRISGPIO4 | TRISGPIO3 | TRISGPI02 | TRISGPI01 | TRISGPI00 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-6 **Unimplemented:** Read as '0' bit 5-0 TRISGPIO<5:0>: GPIO Tri-State Control bits 1 = GPIO pin configured as an input (tri-stated) 0 = GPIO pin configured as an output FIGURE 6-2: GP2/TOCK1 FIGURE 6-3: GP4/OSC2 #### 6.4 I/O Programming Considerations #### 6.4.1 BIDIRECTIONAL I/O PORTS Some instructions operate internally as read followed by write operations. The BCF and BSF instructions, for example, read the entire port into the CPU, execute the bit operation and re-write the result. Caution must be used when these instructions are applied to a port where one or more pins are used as input/outputs. For example, a BSF operation on bit 5 of GPIO will cause all eight bits of GPIO to be read into the CPU, bit 5 to be set and the GPIO value to be written to the output latches. If another bit of GPIO is used as a bidirectional I/O pin (say bit 0) and it is defined as an input at this time, the input signal present on the pin itself would be read into the CPU and rewritten to the data latch of this particular pin, overwriting the previous content. As long as the pin stays in the Input mode, no problem occurs. However, if bit 0 is switched into Output mode later on, the content of the data latch may now be unknown. Example 6-1 shows the effect of two sequential Read-Modify-Write instructions (e.g., ${\tt BCF}\,,~{\tt BSF},$ etc.) on an I/O port. A pin actively outputting a high or a low should not be driven from external devices at the same time in order to change the level on this pin ("wired OR", "wired AND"). The resulting high output currents may damage the chip. # EXAMPLE 6-1: READ-MODIFY-WRITE INSTRUCTIONS ON AN I/O PORT ``` ;Initial GPIO Settings ;GPIO<5:3> Inputs ;GPIO<2:0> Outputs GPIO latch GPIO pins --11 pppp BCF GPIO, 5 ;--01 -ppp ;--10 -ppp --11 pppp BCF GPIO, 4 007h; MOVLW TRIS GPIO ;--10 -ppp --11 pppp ``` Note 1: The user may have expected the pin values to be '--00 pppp'. The 2nd BCF caused GP5 to be latched as the pin value (High). # 6.4.2 SUCCESSIVE OPERATIONS ON I/O PORTS The actual write to an I/O port happens at the end of an instruction cycle, whereas for reading, the data must be valid at the beginning of the instruction cycle (Figure 6-6). Therefore, care must be exercised if a write followed by a read operation is carried out on the same I/O port. The sequence of instructions should allow the pin voltage to stabilize (load dependent) before the next instruction causes that file to be read into the CPU. Otherwise, the previous state of that pin may be read into the CPU rather than the new state. When in doubt, it is better to separate these instructions with a NOP or another instruction not accessing this I/O port. ### FIGURE 6-6: SUCCESSIVE I/O OPERATION This example shows a write to GPIO followed by a read from GPIO. Data setup time = (0.25 TCY - TPD) where: Tcy = instruction cycle. TPD = propagation delay Therefore, at higher clock frequencies, a write followed by a read may be problematic. # 7.0 TIMERO MODULE AND TMRO REGISTER The Timer0 module has the following features: - · 8-bit timer/counter register, TMR0 - · Readable and writable - 8-bit software programmable prescaler - · Internal or external clock select: - Edge select for external clock Figure 7-1 is a simplified block diagram of the Timer0 module. Timer mode is selected by clearing the T0CS bit (OPTION<5>). In Timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If TMR0 register is written, the increment is inhibited for the following two cycles (Figure 7-2 and Figure 7-3). The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting the TOCS bit (OPTION<5>). In this mode, Timer0 will increment either on every rising or falling edge of pin TOCKI. The TOSE bit (OPTION<4>) determines the source edge. Clearing the TOSE bit selects the rising edge. Restrictions on the external clock input are discussed in detail in Section 7.1 "Using Timer0 with an External Clock". The prescaler may be used by either the Timer0 module or the Watchdog Timer, but not both. The prescaler assignment is controlled in software by the control bit, PSA (OPTION<3>). Clearing the PSA bit will assign the prescaler to Timer0. The prescaler is not readable or writable. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4,..., 1:256 are selectable. **Section 7.2 "Prescaler"** details the operation of the prescaler. A summary of registers associated with the Timer0 module is found in Table 7-1. The Timer0 contained in the CPU core follows the standard baseline definition. FIGURE 7-1: TIMERO BLOCK DIAGRAM #### FIGURE 7-2: TIMERO TIMING: INTERNAL CLOCK/NO PRESCALE # 7.1 Using Timer0 with an External Clock When an external clock input is used for Timer0, it must meet certain requirements. The external clock requirement is due to internal phase clock (Tosc) synchronization. Also, there is a delay in the actual incrementing of Timer0 after synchronization. # 7.1.1 EXTERNAL CLOCK SYNCHRONIZATION When no prescaler is used, the external clock input is the same as the prescaler output. The synchronization of T0CKI with the internal phase clocks is accomplished by sampling the prescaler output on the Q2 and Q4 cycles of the internal phase clocks (Figure 7-4). Therefore, it is necessary for T0CKI to be high for at least 2 Tosc (and a small RC delay of 2 Tt0H) and low for at least 2 Tosc (and a small RC delay of 2 Tt0H). Refer to the electrical specification of the desired device. When a prescaler is used, the external clock input is divided by the asynchronous ripple counter-type prescaler, so that the prescaler output is symmetrical. For the external clock to meet the sampling requirement, the ripple counter must be taken into account. Therefore, it is necessary for T0CKI to have a period of at least 4 Tosc (and a small RC delay of 4 Tt0H) divided by the prescaler value. The only requirement on T0CKI high and low time is that they do not violate the minimum pulse width requirement of Tt0H. Refer to parameters 40, 41 and 42 in the electrical specification of the desired device. #### 7.1.2 TIMERO INCREMENT DELAY Since the prescaler output is synchronized with the internal clocks, there is a small delay from the time the external clock edge occurs to the time the Timer0 module is actually incremented. Figure 7-4 shows the delay from the external clock edge to the timer incrementing. ### FIGURE 7-4: TIMERO TIMING WITH EXTERNAL CLOCK - Note 1: Delay from clock input change to Timer0 increment is 3 Tosc to 7 Tosc. (Duration of Q = Tosc). Therefore, the error in measuring the interval between two edges on Timer0 input = ±4 Tosc max. - 2: External clock if no prescaler selected; prescaler output otherwise. - 3: The arrows indicate the times at which sampling occurs. FIGURE 8-10: TIME-OUT SEQUENCE ON POWER-UP (MCLR TIED TO VDD): SLOW VDD RISE TIME # 10.11 PICSTART Plus Development Programmer The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant. ### 10.12 PICkit 2 Development Programmer The PICkit™ 2 Development Programmer is a low-cost programmer and selected Flash device debugger with an easy-to-use interface for programming many of Microchip's baseline, mid-range and PIC18F families of Flash memory microcontrollers. The PICkit 2 Starter Kit includes a prototyping development board, twelve sequential lessons, software and HI-TECH's PICC™ Lite C compiler, and is designed to help get up to speed quickly using PIC® microcontrollers. The kit provides everything needed to program, evaluate and develop applications using Microchip's powerful, mid-range Flash memory family of microcontrollers. # 10.13 Demonstration, Development and Evaluation Boards A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, Keelog® security ICs, CAN, IrDA®, PowerSmart battery management, Seevaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Check the Microchip web page (www.microchip.com) and the latest "Product Selector Guide" (DS00148) for the complete list of demonstration, development and evaluation kits. ### 11.0 ELECTRICAL CHARACTERISTICS # Absolute Maximum Ratings(†) | Ambient temperature under bias | 40°C to +125°C | |------------------------------------------------------------------------------------------------------------------|-----------------------------------| | Storage temperature | 65°C to +150°C | | Voltage on VDD with respect to Vss | 0 to +6.5V | | Voltage on MCLR with respect to Vss | | | Voltage on all other pins with respect to Vss | 0.3V to (VDD + 0.3V) | | Total power dissipation <sup>(1)</sup> | 700 mW | | Max. current out of Vss pin | 200 mA | | Max. current into VDD pin | 150 mA | | Input clamp current, IiK (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VDD) | ±20 mA | | Max. output current sunk by any I/O pin | 25 mA | | Max. output current sourced by any I/O pin | 25 mA | | Max. output current sourced by I/O port | 75 mA | | Max. output current sunk by I/O port | 75 mA | | <b>Note 1:</b> Power dissipation is calculated as follows: PDIS = VDD x {IDD $- \sum IOH$ } + $\sum {(VDD - D)}$ | VOH) $x IOH$ + $\sum (VOL x IOL)$ | <sup>†</sup>NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. FIGURE 12-10: Vol vs. Iol OVER TEMPERATURE (VDD = 5.0V) FIGURE 12-11: Voh vs. Ioh OVER TEMPERATURE (VDD = 3.0V) ## 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | INCHES | | |----------------------------|------------------|------|----------|------| | Dimension | Dimension Limits | | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | .100 BSC | | | Top to Seating Plane | Α | _ | _ | .210 | | Molded Package Thickness | A2 | .115 | .130 | .195 | | Base to Seating Plane | A1 | .015 | _ | _ | | Shoulder to Shoulder Width | Е | .290 | .310 | .325 | | Molded Package Width | E1 | .240 | .250 | .280 | | Overall Length | D | .348 | .365 | .400 | | Tip to Seating Plane | L | .115 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .060 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eВ | - | _ | .430 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located with the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-018B ### 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|------------------|----------|-------------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | 1.27 BSC | | | | Overall Height | A | _ | _ | 1.75 | | Molded Package Thickness | A2 | 1.25 | - | _ | | Standoff § | A1 | 0.10 | _ | 0.25 | | Overall Width | E | | 6.00 BSC | | | Molded Package Width | E1 | 3.90 BSC | | | | Overall Length | D | | 4.90 BSC | | | Chamfer (optional) | h | 0.25 | _ | 0.50 | | Foot Length | L | 0.40 | _ | 1.27 | | Footprint | L1 | | 1.04 REF | | | Foot Angle | ф | 0° | _ | 8° | | Lead Thickness | С | 0.17 | _ | 0.25 | | Lead Width | b | 0.31 | _ | 0.51 | | Mold Draft Angle Top | α | 5° | _ | 15° | | Mold Draft Angle Bottom | β | 5° | _ | 15° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-057B ### 8-Lead Plastic Micro Small Outline Package (MS) [MSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|------------------|------|-------------|------| | Dimensio | Dimension Limits | | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | _ | _ | 1.10 | | Molded Package Thickness | A2 | 0.75 | 0.85 | 0.95 | | Standoff | A1 | 0.00 | _ | 0.15 | | Overall Width | Е | | 4.90 BSC | | | Molded Package Width | E1 | | 3.00 BSC | | | Overall Length | D | | 3.00 BSC | | | Foot Length | L | 0.40 | 0.60 | 0.80 | | Footprint | L1 | | 0.95 REF | | | Foot Angle | ф | 0° | _ | 8° | | Lead Thickness | С | 0.08 | _ | 0.23 | | Lead Width | b | 0.22 | _ | 0.40 | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-111B ## 8-Lead Plastic Dual Flat, No Lead Package (MC) - 2x3x0.9 mm Body [DFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | N. | <i>I</i> ILLIMETER | S | | |----------------------------|----|--------------------|----------|------| | Dimension Limits | | MIN | NOM | MAX | | Contact Pitch E | | | 0.50 BSC | | | Optional Center Pad Width | W2 | | | 1.45 | | Optional Center Pad Length | T2 | | | 1.75 | | Contact Pad Spacing | C1 | | 2.90 | | | Contact Pad Width (X8) | X1 | | | 0.30 | | Contact Pad Length (X8) | Y1 | | | 0.75 | | Distance Between Pads | G | 0.20 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2123A # **INDEX** | A | | M | | |--------------------------------------|-------|----------------------------------------------------|----------| | ALU | 9 | Memory Map | | | Assembler | • | PIC12F519 | 13 | | MPASM Assembler | 58 | Memory Organization | | | | | Data EEPROM Memory | | | В | | Program Memory (PIC12F519) | | | Block Diagram | | Microchip Internet Web Site | | | On-Chip Reset Circuit | 43 | MPLAB ASM30 Assembler, Linker, Librarian | | | Timer0 | | MPLAB ICD 2 In-Circuit Debugger | | | TMR0/WDT Prescaler | | MPLAB ICE 2000 High-Performance Universal | 55 | | Watchdog Timer | | In-Circuit Emulator | 50 | | <b>C</b> | | MPLAB Integrated Development Environment Software. | | | C | | MPLAB PM3 Device Programmer | | | C Compilers | | MPLAB REAL ICE In-Circuit Emulator System | | | MPLAB C18 | 58 | | | | MPLAB C30 | | MPLINK Object Linker/MPLIB Object Librarian | 50 | | Carry | | 0 | | | Clocking Scheme | | | 17 | | Code Protection | | OPTION Register | | | CONFIG1 Register | , | OSC Selection | | | · · | | OSCCAL Register | | | Configuration Bits | | Oscillator Configurations | 39 | | Customer Change Notification Service | | Oscillator Types | | | Customer Notification Service | | HS | | | Customer Support | 91 | LP | | | D | | RC | | | DC and AC Characteristics | 70 | XT | 39 | | DC and AC Characteristics | | Р | | | Graphs and Tables | | • | _ | | Development Support | | PIC12F519 Device Varieties | | | Digit Carry | 9 | PICSTART Plus Development Programmer | 60 | | E | | POR | | | Errata | 2 | Device Reset Timer (DRT) 3 | | | Eliala | 3 | PD | | | F | | ТО | | | FSR | 20 | Power-down Mode | | | FSR Register | | Prescaler | | | • | 20 | Program Counter | 19 | | Fuses. See Configuration Bits | | Q | | | G | | • | 40 | | GPIO | 23 | Q cycles | 12 | | 0110 | 20 | R | | | 1 | | RC Oscillator | 40 | | I/O Interfacing | 25 | Reader Response | | | I/O Port | | Read-Modify-Write | | | I/O Ports | | • | 30 | | I/O Programming Considerations | | Register File Map | 4.4 | | ID Locations | | PIC16C57/CR57 | 14 | | INDF | • | Registers | | | INDF Register | | CONFIG1 (Configuration Word Register 1) | | | Indirect Data Addressing | | Special Function | | | Instruction Cycle | | Reset | 37 | | Instruction Flow/Pipelining | | S | | | Instruction Set Summary | | • | <b>-</b> | | Internet Address | | Sleep | | | IIIGITIGI AUUICSS | ا ۶ ا | Software Simulator (MPLAB SIM) | | | L | | Special Features of the CPU | | | Loading of PC | 10 | Special Function Registers | | | Loading Of F C | 18 | Stack | | | | | STATUS Register | 9, 16 |