



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                       |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | eZ8                                                          |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 20MHz                                                        |
| Connectivity               | l²C, IrDA, LINbus, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT |
| Number of I/O              | 17                                                           |
| Program Memory Size        | 8KB (8K x 8)                                                 |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | -                                                            |
| RAM Size                   | 2K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                  |
| Data Converters            | A/D 7x10b                                                    |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | 0°C ~ 70°C (TA)                                              |
| Mounting Type              | Through Hole                                                 |
| Package / Case             | 20-DIP (0.300", 7.62mm)                                      |
| Supplier Device Package    | -                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0880ph020sg    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of Figures

| Figure 1.  | F1680 Series MCU Block Diagram 3                                                                          |
|------------|-----------------------------------------------------------------------------------------------------------|
| Figure 2.  | Z8F2480, Z8F1680 and Z8F0880 in 20-Pin SOIC, SSOP or PDIP<br>Packages                                     |
| Figure 3.  | Z8F2480, Z8F1680 and Z8F0880 in 28-Pin SOIC, SSOP or PDIP<br>Packages                                     |
| Figure 4.  | Z8F2480, Z8F1680 and Z8F0880 in 40-Pin Dual Inline Package (PDIP) $$ . 12                                 |
| Figure 5.  | Z8F2480, Z8F1680 and Z8F0880 in 44-Pin Low-Profile Quad Flat<br>Package (LQFP) or Quad Flat No Lead (QFN) |
| Figure 6.  | Power-On Reset Operation                                                                                  |
| Figure 7.  | Power-On Reset Timing                                                                                     |
| Figure 8.  | Voltage Brown-Out Reset Operation                                                                         |
| Figure 9.  | GPIO Port Pin Block Diagram                                                                               |
| Figure 10. | Interrupt Controller Block Diagram                                                                        |
| Figure 11. | Timer Block Diagram                                                                                       |
| Figure 12. | Noise Filter System Block Diagram 107                                                                     |
| Figure 13. | Noise Filter Operation                                                                                    |
| Figure 14. | Multi-Channel Timer Block Diagram 121                                                                     |
| Figure 15. | Count Modulo Mode                                                                                         |
| Figure 16. | Count Up/Down Mode 123                                                                                    |
| Figure 17. | Count Up/Down Mode with PWM Channel Outputs and Deadband 127                                              |
| Figure 18. | Count Max Mode with Channel Compare 128                                                                   |
| Figure 19. | LIN-UART Block Diagram 145                                                                                |
| Figure 20. | LIN-UART Asynchronous Data Format without Parity 146                                                      |
| Figure 21. | LIN-UART Asynchronous Data Format with Parity 146                                                         |
| Figure 22. | LIN-UART Driver Enable Signal Timing with One Stop Bit and Parity $.151$                                  |
| Figure 23. | LIN-UART Asynchronous MULTIPROCESSOR Mode Data Format 152                                                 |
| Figure 24. | LIN-UART Receiver Interrupt Service Routine Flow                                                          |
| Figure 25. | Noise Filter System Block Diagram                                                                         |
| Figure 26. | Noise Filter Operation                                                                                    |

# Z8 Encore! XP<sup>®</sup> F1680 Series Product Specification

| Table 178. | Arithmetic Instructions                                                       |
|------------|-------------------------------------------------------------------------------|
| Table 179. | Bit Manipulation Instructions                                                 |
| Table 180. | Block Transfer Instructions 333                                               |
| Table 181. | CPU Control Instructions                                                      |
| Table 182. | Logical Instructions                                                          |
| Table 183. | Load Instructions                                                             |
| Table 184. | Program Control Instructions 335                                              |
| Table 185. | Rotate and Shift Instructions                                                 |
| Table 186. | eZ8 CPU Instruction Summary 336                                               |
| Table 187. | Op Code Map Abbreviations 346                                                 |
| Table 188. | Absolute Maximum Ratings* 349                                                 |
| Table 189. | DC Characteristics                                                            |
| Table 190. | Supply Current Characteristics                                                |
| Table 191. | AC Characteristics                                                            |
| Table 192. | Power-On Reset and Voltage Brown-Out Electrical Characteristics<br>and Timing |
| Table 193. | Flash Memory Electrical Characteristics and Timing 359                        |
| Table 194. | Watchdog Timer Electrical Characteristics and Timing 359                      |
| Table 195. | Non-Volatile Data Storage 359                                                 |
| Table 196. | Analog-to-Digital Converter Electrical Characteristics and Timing 360         |
| Table 197. | Comparator Electrical Characteristics                                         |
| Table 198. | Temperature Sensor Electrical Characteristics                                 |
| Table 199. | Low Power Operational Amplifier Characteristics                               |
| Table 200. | IPO Electrical Characteristics                                                |
| Table 201. | Low Voltage Detect Electrical Characteristics                                 |
| Table 202. | Crystal Oscillator Characteristics                                            |
| Table 203. | Low Power 32kHz Secondary Oscillator Characteristics                          |
| Table 204. | GPIO Port Input Timing 366                                                    |
| Table 205. | GPIO Port Output Timing                                                       |
| Table 206. | On-Chip Debugger Timing 368                                                   |
| Table 207. | UART Timing with CTS                                                          |

#### xxiv

On Reset, control registers within the Register File that have a defined Reset value are loaded with their Reset values. Other control registers (including the Stack Pointer, Register Pointer and Flags) and general-purpose RAM are not initialized and undefined following Reset. The eZ8 CPU fetches the Reset vector at Program Memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address.

Because the control registers are reinitialized by a System Reset, the system clock after reset is always the 11 MHz IPO. User software must reconfigure the oscillator control block such that the correct system clock source is enabled and selected.

# 5.2. Reset Sources

Table 10 lists the possible sources of a System Reset.

| Operating Mode         | Reset Source                                             | Special Conditions                                                                                                                               |
|------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| NORMAL or<br>HALT Mode | Power-On Reset                                           | Reset delay begins after supply voltage exceeds POR level                                                                                        |
|                        | Voltage Brown-Out                                        | Reset delay begins after supply voltage exceeds VBO level                                                                                        |
|                        | Watchdog Timer time-out when configured for Reset        | None                                                                                                                                             |
|                        | RESET pin assertion                                      | All reset pulses less than three system clocks<br>in width are ignored, see the <u>Electrical</u><br><u>Characteristics</u> chapter on page 349. |
|                        | On-Chip Debugger initiated Reset<br>(OCDCTL[0] set to 1) | System Reset, except the OCD is unaffected by reset                                                                                              |
| STOP Mode              | Power-On Reset                                           | Reset delay begins after supply voltage exceeds POR level                                                                                        |
|                        | Voltage Brown-Out                                        | Reset delay begins after supply voltage exceeds VBO level                                                                                        |
|                        | RESET pin assertion                                      | All reset pulses less than the specified analog delay is ignored, see the <u>Electrical</u> <u>Characteristics</u> chapter on page 349.          |
|                        | DBG pin driven Low                                       | None                                                                                                                                             |

Table 10. Reset Sources and Resulting Reset Type

| Port   | Pin | Mnemonic       | Alternate Function Description                 | Alternate<br>Function Set<br>Register AFS1 |
|--------|-----|----------------|------------------------------------------------|--------------------------------------------|
| Port C | PC0 | Reserved       |                                                | AFS1[0]: 0                                 |
|        |     | ANA4/C0INP/LED | ADC or Comparator 0 Input (P), or LED drive    | AFS1[0]: 1                                 |
|        | PC1 | Reserved       |                                                | AFS1[1]: 0                                 |
|        |     | ANA5/C0INN/LED | ADC or Comparator 0 Input (N), or LED<br>Drive | AFS1[1]: 1                                 |
|        | PC2 | SS             | SPI Slave Select                               | AFS1[2]: 0                                 |
|        |     | ANA6/LED       | ADC Analog Input or LED Drive                  | AFS1[2]: 1                                 |
|        | PC3 | MISO           | SPI Master In Slave Out                        | AFS1[3]: 0                                 |
|        |     | LED            | LED drive                                      | AFS1[3]: 1                                 |
|        | PC4 | MOSI           | SPI Master Out Slave In                        | AFS1[4]: 0                                 |
|        |     | LED            | LED Drive                                      | AFS1[4]: 1                                 |
|        | PC5 | SCK            | SPI Serial Clock                               | AFS1[5]: 0                                 |
|        |     | LED            | LED Drive                                      | AFS1[5]: 1                                 |
|        | PC6 | T2IN/T2OUT     | Timer 2 Input/Timer2 Output Complement         | AFS1[6]: 0                                 |
|        |     | LED            | LED Drive                                      | AFS1[6]: 1                                 |
|        | PC7 | T2OUT          | Timer 2 Output                                 | AFS1[7]: 0                                 |
|        |     | LED            | LED Drive                                      | AFS1[7]: 1                                 |

# Table 19. Port Alternate Function Mapping, 40-/44-Pin Parts<sup>1,2</sup> (Continued)

Notes:

 Because there are at most two choices of alternate functions for some pins in Ports A–C, the Alternate Function Set Register (AFS2) is implemented but not used to select the function. The alternate function selection must also be enabled, as described in the Port A–E Alternate Function Subregisters section on page 61.

2. Because there is only one alternate function for each Port D and Port E pin, the Alternate Function Set registers are not implemented for Ports D and E. Enabling the alternate function selections automatically enables the associated alternate function, as described in the Port A–E Alternate Function Subregisters section on page 61.

3. This timer function is only available in the 44-pin package; its alternate functions are reserved in the 40-pin package.

**Example 1.** A poor coding style that can result in lost interrupt requests:

LDX r0, IRQ0 AND r0, MASK LDX IRQ0, r0

To avoid missing interrupts, use the coding style in Example 2 to clear bits in the Interrupt Request 0 Register:

**Example 2.** A good coding style that avoids lost interrupt requests:

ANDX IRQ0, MASK

### 8.3.4. Software Interrupt Assertion

Program code can generate interrupts directly. Writing a 1 to the correct bit in the Interrupt Request Register triggers an interrupt (assuming that the interrupt is enabled). When the interrupt request is acknowledged by the eZ8 CPU, the bit in the Interrupt Request Register is automatically cleared to 0.

**Caution:** Zilog recommends not using a coding style to generate software interrupts by setting bits in the Interrupt Request registers. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost. See Example 3, which follows.

**Example 3.** A poor coding style that can result in lost interrupt requests:

LDX r0, IRQ0 OR r0, MASK LDX IRQ0, r0

To avoid missing interrupts, use the coding style in Example 4 to set bits in the Interrupt Request registers:

**Example 4.** A good coding style that avoids lost interrupt requests:

ORX IRQ0, MASK

# 8.4. Interrupt Control Register Definitions

For all interrupts other than the Watchdog Timer interrupt, the Primary Oscillator Fail Trap and the Watchdog Oscillator Fail Trap, the Interrupt Control registers enable individual interrupts, set interrupt priorities and indicate interrupt requests.

- 3. Upon reaching the reload value, the timer outputs a pulse on the Timer Output pin, generates an interrupt and resets the count value in the Timer High and Low Byte registers to 0001H. The period of the output pulse is a single timer clock. The TPOL bit also sets the polarity of the output pulse.
- 4. The Timer now idles until the next trigger event.

In TRIGGERED ONE-SHOT Mode, the timer clock always provides the timer input. The timer period is shown in the following equation:

Triggered ONE-SHOT Mode Time-Out Period (s) =  $\frac{(\text{Reload Value - Start Value}) \times \text{Prescale}}{\text{Timer Clock Frequency (Hz)}}$ 

Table 53 provides an example initialization sequence for configuring Timer 0 in TRIG-GERED ONE-SHOT Mode and initiating operation.

| Table 53. TRIGGERED ONE-SHOT Mode Initialization Examp | ole |
|--------------------------------------------------------|-----|
|--------------------------------------------------------|-----|

| Register   | Value | Comment                                                                                                                                                                                                                                                                                                             |
|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T0CTL0     | E0H   | TMODE[3:0] = 1011B selects TRIGGERED ONE-SHOT Mode.                                                                                                                                                                                                                                                                 |
| T0CTL1     | 03H   | TICONFIG[1:0] = 11B enables interrupts on Timer reload only.                                                                                                                                                                                                                                                        |
| T0CTL2     | 01H   | PWMD[2:0] = 000B has no effect.<br>INPCAP = 0 has no effect.<br>TEN = 0 disables the timer.<br>TPOL = 0 enables triggering on rising edge of Timer. Input and sets Timer<br>Out signal to 0.<br>PRES[2:0] = 000B sets prescaler to divide by 1.<br>TCLKS = 1 sets 32kHz peripheral clock as the Timer clock source. |
| тон        | 00H   | Timer starting value = 0001H.                                                                                                                                                                                                                                                                                       |
| TOL        | 01H   | _                                                                                                                                                                                                                                                                                                                   |
| TORH       | ABH   | Timer reload value = ABCDH.                                                                                                                                                                                                                                                                                         |
| TORL       | CDH   |                                                                                                                                                                                                                                                                                                                     |
| PAADDR     | 02H   | Selects Port A Alternate Function control register.                                                                                                                                                                                                                                                                 |
| PACTL[1:0] | 11B   | PACTL[0] enables Timer 0 Input Alternate function.<br>PACTL[1] enables Timer 0 Output Alternate function.                                                                                                                                                                                                           |
| IRQ0ENH[5] | 0B    | Disables the Timer 0 interrupt.                                                                                                                                                                                                                                                                                     |
| IRQ0ENL[5] | 0B    | _                                                                                                                                                                                                                                                                                                                   |

In CONTINUOUS Mode, the timer clock always provides the timer input. The timer period is calculated using the following equation:

CONTINUOUS Mode Time-Out Period (s) =  $\frac{\text{Reload Value} \times \text{Prescale}}{\text{Timer Clock Frequency (Hz)}}$ 

If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, the ONE-SHOT Mode equation must be used to determine the first time-out period.

#### 9.2.3.4. COUNTER Mode

In COUNTER Mode, the timer counts input transitions from a GPIO port pin. The timer input is taken from the GPIO port pin Timer Input alternate function. The TPOL bit in the Timer Control 1 Register selects whether the count occurs on the rising edge or the falling edge of the Timer Input signal. In COUNTER Mode, the prescaler is disabled.

**Caution:** The input frequency of the Timer Input signal must not exceed one-fourth the timer clock frequency.

Upon reaching the reload value stored in the Timer Reload High and Low Byte registers, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or High to Low) at timer reload.

Observe the following steps to configure a timer for COUNTER Mode and initiate the count:

- 1. Write to the Timer Control 1 Register to:
  - Disable the timer.
  - Configure the timer for COUNTER Mode.
  - Select either the rising edge or falling edge of the Timer Input signal for the count. This also sets the initial logic level (High or Low) for the Timer Output Alternate Function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer Control 2 Register to choose the timer clock source.

### 12.3.6.1. Multiprocessor Control Register

When MSEL = 000b, the Multiprocessor Control Register, shown in Table 90, provides control for UART MULTIPROCESSOR Mode, IRDA Mode and Baud Rate Timer Mode as well as other features that can apply to multiple modes.

#### Table 90. Multiprocessor Control Register (U0CTL1 = F43H with MSEL = 000b)

| Bit     | 7          | 6    | 5     | 4    | 3     | 2      | 1      | 0    |
|---------|------------|------|-------|------|-------|--------|--------|------|
| Field   | MPMD1      | MPEN | MPMD0 | MPBT | DEPOL | BRGCTL | RDAIRQ | IREN |
| Reset   | 0          | 0    | 0     | 0    | 0     | 0      | 0      | 0    |
| R/W     | R/W        | R/W  | R/W   | R/W  | R/W   | R/W    | R/W    | R/W  |
| Address | F43H, F4BH |      |       |      |       |        |        |      |

Note: R/W = Read/Write.

| <b>Bit Position</b> | Value                                                   | Description                                                                                                                                                                                          |  |  |  |
|---------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| [7,5]               | MULTI                                                   | PROCESSOR (9-bit) Mode                                                                                                                                                                               |  |  |  |
| MPMD[1:0]           | 00                                                      | The LIN-UART generates an interrupt request on all data and address bytes.                                                                                                                           |  |  |  |
|                     | 01                                                      | The LIN-UART generates an interrupt request only on received address bytes.                                                                                                                          |  |  |  |
|                     | 10                                                      | The LIN-UART generates an interrupt request when a received address byte matches the value stored in the Address Compare Register and on all successive data bytes until an address mismatch occurs. |  |  |  |
|                     | 11                                                      | The LIN-UART generates an interrupt request on all received data bytes for<br>which the most recent address byte matched the value in the Address<br>Compare Register.                               |  |  |  |
| [6]                 | Multiprocessor Enable                                   |                                                                                                                                                                                                      |  |  |  |
| MPEN                | This bit is used to enable MULTIPROCESSOR (9-bit) Mode. |                                                                                                                                                                                                      |  |  |  |
|                     | 0                                                       | Disable MULTIPROCESSOR (9-bit) Mode.                                                                                                                                                                 |  |  |  |
|                     | 1                                                       | Enable MULTIPROCESSOR (9-bit) Mode.                                                                                                                                                                  |  |  |  |
| [4]                 | Multip                                                  | ocessor Bit Transmit                                                                                                                                                                                 |  |  |  |
| MPBT                | This bit                                                | is applicable only when MULTIPROCESSOR (9-bit) Mode is enabled.                                                                                                                                      |  |  |  |
|                     | 0                                                       | Send a 0 in the multiprocessor bit location of the data stream (9th bit).                                                                                                                            |  |  |  |
|                     | 1                                                       | Send a 1 in the multiprocessor bit location of the data stream (9th bit).                                                                                                                            |  |  |  |
| [3]                 | Driver                                                  | Enable Polarity                                                                                                                                                                                      |  |  |  |
| DEPOL               | 0                                                       | DE signal is active High.                                                                                                                                                                            |  |  |  |
|                     | 1                                                       | DE signal is active Low.                                                                                                                                                                             |  |  |  |

| Name                            | Abbreviation | Description                                                                                                                |
|---------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------|
| I <sup>2</sup> C Baud Rate High | I2CBRH       | High byte of baud rate generator initialization value.                                                                     |
| I <sup>2</sup> C Baud Rate Low  | I2CBRL       | Low byte of baud rate generator initialization value.                                                                      |
| I <sup>2</sup> C State          | I2CSTATE     | State register.                                                                                                            |
| I <sup>2</sup> C Mode           | I2CMODE      | Selects MASTER or SLAVE modes, 7-bit or 10-bit addressing; configure address recognition, define slave address bits [9:8]. |
| I <sup>2</sup> C Slave Address  | I2CSLVAD     | Defines slave address bits [7:0].                                                                                          |

#### Table 118. I<sup>2</sup>C Master/Slave Controller Registers (Continued)

# 17.2. Operation

The I<sup>2</sup>C Master/Slave Controller operates in MASTER/SLAVE Mode, SLAVE ONLY Mode, or with master arbitration. In MASTER/SLAVE Mode, it can be used as the only Master on the bus or as one of the several masters on the bus, with arbitration. In a Multi-Master environment, the controller switches from MASTER to SLAVE Mode on losing arbitration.

Though slave operation is fully supported in MASTER/SLAVE Mode, if a device is intended to operate only as a slave, then SLAVE ONLY mode can be selected. In SLAVE ONLY mode, the device will not initiate a transaction, even if the software inadvertently sets the start bit.

# 17.2.1. SDA and SCL Signals

The I<sup>2</sup>C circuit sends all addresses, Data and Acknowledge signals over the SDA line, with most-significant bit first. SCL is the clock for the I<sup>2</sup>C bus. When the SDA and SCL pin alternate functions are selected for their respective GPIO ports, the pins are automatically configured for open-drain operation.

The Master is responsible for driving the SCL clock signal. During the Low period of the clock, a slave can hold the SCL signal Low to suspend the transaction if it is not ready to proceed. The Master releases the clock at the end of the Low period and notices that the clock remains Low instead of returning to a High level. When the slave releases the clock, the I<sup>2</sup>C master continues the transaction. All data is transferred in bytes; there is no limit to the amount of data transferred in one operation. When transmitting address, data, or an Acknowledge, the SDA signal changes in the middle of the Low period of SCL. When receiving address, Data, or an Acknowledge; the SDA signal is sampled in the middle of the High period of SCL.

A low-pass digital filter can be applied to the SDA and SCL receive signals by setting the Filter Enable (FILTEN) bit in the  $I^2C$  Control Register. When the filter is enabled, any glitch that is less than a system clock period in width will be rejected. This filter should be

GCE bit = 1 in the I2CMODE Register. The software checks the RD bit in the I2CISTAT Register to determine if the transaction is a Read or Write transaction. The General Call Address and STARTBYTE address are also distinguished by the RD bit. The General Call Address (GCA) bit of the I2CISTAT Register indicates whether the address match occurred on the unique slave address or the General Call/STARTBYTE address. The SAM bit clears automatically when the I2CISTAT Register is read.

If configured via the MODE[1:0] field of the I<sup>2</sup>C Mode Register for 7-bit slave addressing, the most significant 7 bits of the first byte of the transaction are compared against the SLA[6:0] bits of the Slave Address Register. If configured for 10-bit slave addressing, the first byte of the transaction is compared against {11110,SLA[9:8], R/W} and the second byte is compared against SLA[7:0].

#### 17.2.2.4. Arbitration Lost Interrupts

Arbitration Lost interrupts (ARBLST bit = 1 in I2CISTAT) occur when the I<sup>2</sup>C controller is in MASTER Mode and loses arbitration (outputs 1 on SDA and receives 0 on SDA). The I<sup>2</sup>C controller switches to SLAVE Mode when this instance occurs. This bit clears automatically when the I2CISTAT Register is read.

#### 17.2.2.5. Stop/Restart Interrupts

A Stop/Restart event interrupt (SPRS bit = 1 in I2CISTAT) occurs when the I<sup>2</sup>C controller is operating in SLAVE Mode and a stop or restart condition is received, indicating the end of the transaction. The RSTR bit in the I<sup>2</sup>C State Register indicates whether the bit is set due to a stop or restart condition. When a restart occurs, a new transaction by the same master is expected to follow. This bit is cleared automatically when the I2CISTAT Register is read. The Stop/Restart interrupt occurs only on a selected (address match) slave.

#### 17.2.2.6. Not Acknowledge Interrupts

Not Acknowledge interrupts (NCKI bit = 1 in I2CISTAT) occur in MASTER Mode when Not Acknowledge is received or sent by the I<sup>2</sup>C controller and the start or stop bit is not set in the I<sup>2</sup>C Control Register. In MASTER Mode, the Not Acknowledge interrupt clears by setting the start or stop bit. When this interrupt occurs in MASTER Mode, the I<sup>2</sup>C controller waits until it is cleared before performing any action. In SLAVE Mode, the Not Acknowledge interrupt occurs when a Not Acknowledge is received in response to data sent. The NCKI bit clears in SLAVE Mode when software reads the I2CISTAT Register.

#### 17.2.2.7. General Purpose Timer Interrupt from Baud Rate Generator

If the I<sup>2</sup>C controller is disabled (IEN bit in the I2CCTL Register = 0) and the BIRQ bit in the I2CCTL Register = 1, an interrupt is generated when the baud rate generator (BRG) counts down to 1. The baud rate generator reloads and continues counting, providing a periodic interrupt. None of the bits in the I2CISTAT Register are set, allowing the BRG in the I<sup>2</sup>C Controller to be used as a general-purpose timer when the I<sup>2</sup>C Controller is disabled.

```
nop ; wait for output to settle
ldx IRQ0,#0 ; clear any spurious interrupts pending
ei
```

# **18.2.** Comparator Control Register Definitions

This section defines the features of the following Comparator Control registers.

Comparator 0 Control Register: see page 257

Comparator 1 Control Register: see page 258

# 18.2.1. Comparator 0 Control Register

The Comparator 0 Control Register (CMP0), shown in Table 130, configures the Comparator 0 inputs and sets the value of the internal voltage reference.

| Bits    | 7      | 6      | 5   | 4   | 3   | 2   | 1   | 0   |
|---------|--------|--------|-----|-----|-----|-----|-----|-----|
| Field   | INPSEL | INNSEL |     | REF | LVL |     | TIM | TRG |
| Reset   | 0      | 0      | 0   | 1   | 0   | 1   | 0   | 0   |
| R/W     | R/W    | R/W    | R/W | R/W | R/W | R/W | R/W | R/W |
| Address |        |        |     | F9  | 0H  |     |     |     |

Table 130. Comparator 0 Control Register (CMP0)

| Bit    | Description                                                                    |
|--------|--------------------------------------------------------------------------------|
| [7]    | Signal Select for Positive Input                                               |
| INPSEL | 0 = GPIO pin used as positive comparator 0 input.                              |
|        | 1 = Temperature sensor used as positive comparator 0 input.                    |
| [6]    | Signal Select for Negative Input                                               |
| INNSEL | 0 = Internal reference disabled, GPIO pin used as negative comparator 0 input. |
|        | 1 = Internal reference enabled as negative comparator 0 input.                 |

| Bits                                                                                                                                                                                                                                   | 7 6                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                 | 5                   | 4          | 3         | 2     | 1       | 0       |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------|------------|-----------|-------|---------|---------|--|--|
| Field                                                                                                                                                                                                                                  | EXTI                                                                                                                                                                                                                                                                                                                                                                                                                                                | LTMG                                                                                            | FLASH_WR_<br>PRO_EN | EXTL_AO    | Rese      | erved | X2_Mode | X2TL_AO |  |  |
| Reset                                                                                                                                                                                                                                  | U                                                                                                                                                                                                                                                                                                                                                                                                                                                   | U                                                                                               | U                   | U          | U         | U     | U       | U       |  |  |
| R/W                                                                                                                                                                                                                                    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R/W                                                                                             | R/W                 | R/W        | R/W       | R/W   | R/W     | R/W     |  |  |
| Address                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 | Pr                  | ogram Memo | ory 0001H |       |         |         |  |  |
| Note: U = Unchanged by Reset. R/W = Read/Write.                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |                     |            |           |       |         |         |  |  |
| Bit Description                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |                     |            |           |       |         |         |  |  |
| [7:6]External Crystal Reset TimingEXTLTMG00 = 500 Internal Precision Oscillator Cycles.01 = 1000 Internal Precision Oscillator Cycles.10 = 5000 Internal Precision Oscillator Cycles.11 = 10,000 Internal Precision Oscillator Cycles. |                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                 |                     |            |           |       |         |         |  |  |
| [5]<br>FLASH_W<br>PRO_EN                                                                                                                                                                                                               | 5] Flash Write Operation Protect<br>FLASH_WR_ 0 = Flash write protect disable.<br>PRO EN 1 = Flash write protect with internal LVD.                                                                                                                                                                                                                                                                                                                 |                                                                                                 |                     |            |           |       |         |         |  |  |
| [4]<br>EXTL_AO                                                                                                                                                                                                                         | <ul> <li>[4] External Crystal Always ON</li> <li>EXTL_AO</li> <li>0 = Crystal oscillator is enabled during Reset, resulting in longer reset timing.</li> <li>1 = Crystal oscillator is disabled during Reset, resulting in shorter reset timing.</li> <li>Note: This bit determines the state of the external crystal oscillator at Reset. Its selection as system clock must be performed in the Oscillator Control Register (OSCCTL0).</li> </ul> |                                                                                                 |                     |            |           |       |         |         |  |  |
| [3:2]                                                                                                                                                                                                                                  | Res                                                                                                                                                                                                                                                                                                                                                                                                                                                 | erved; mus                                                                                      | t be 00.            |            |           |       |         |         |  |  |
| [1]<br>X2_Mode                                                                                                                                                                                                                         | <b>Sec</b><br>0 = 1<br>1 = 1                                                                                                                                                                                                                                                                                                                                                                                                                        | Secondary Crystal Mode Select<br>0 = External clock input.<br>1 = External 32kHz watch crystal. |                     |            |           |       |         |         |  |  |
| [0]<br>X2TL_AO                                                                                                                                                                                                                         | [0]Secondary Crystal Always ONX2TL_AO0 = Secondary Crystal Oscillator is enabled during reset.<br>1 = Secondary Crystal Oscillator is disabled during reset.                                                                                                                                                                                                                                                                                        |                                                                                                 |                     |            |           |       |         |         |  |  |

#### Table 141. Flash Option Bits at Program Memory Address 0001H

# **Note:** This bit determines state of the Secondary Crystal Oscillator at Reset. Its selection as peripheral clock must be performed in the Peripheral Control (for example, Timer Control2) register.

## 21.2.4.7. Trim Bit Address 0007H

In the Trim Option Bits Register at address 0007H and shown in Table 155, all bits are reserved.

|                                                 |                                 |          |          |          | -        | -        |          |          |  |  |
|-------------------------------------------------|---------------------------------|----------|----------|----------|----------|----------|----------|----------|--|--|
| Bits                                            | 7                               | 6        | 5        | 4        | 3        | 2        | 1        | 0        |  |  |
| Field                                           | Reserved                        | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| Reset                                           | U                               | U        | U        | U U      |          | U        | U        | U        |  |  |
| R/W                                             | R/W R/W R/W R/W R/W R/W         |          |          |          |          |          |          | R/W      |  |  |
| Address                                         | s Information Page Memory 0027H |          |          |          |          |          |          |          |  |  |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                                 |          |          |          |          |          |          |          |  |  |

#### Table 155. Trim Option Bits at 0007H (TFilter0)

### 21.2.4.8. Trim Bit Address 0008H

In the Trim Option Bits Register at address 0008H and shown in Table 156, all bits are reserved.

| Table 156. Trim C | Option Bits at 0008H ( | (TFilter1) |
|-------------------|------------------------|------------|
|-------------------|------------------------|------------|

| Bits                                            | 7                             | 6        | 5        | 4        | 3        | 2        | 1        | 0        |  |  |
|-------------------------------------------------|-------------------------------|----------|----------|----------|----------|----------|----------|----------|--|--|
| Field                                           | Reserved                      | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved | Reserved |  |  |
| Reset                                           | U                             | U        | U        | U        | U        | U        | U        | U        |  |  |
| R/W                                             | R/W R/W R/W R/W R/W R/W       |          |          |          |          |          |          | R/W      |  |  |
| Address                                         | Information Page Memory 0028H |          |          |          |          |          |          |          |  |  |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                               |          |          |          |          |          |          |          |  |  |

# 22.2.1. Byte Write

To write a byte to the NVDS array, the user code must first push the address, then the data byte onto the stack. The user code issues a CALL instruction to the address of the Byte Write routine (0x43FD). At the return from the subroutine, the write status byte resides in working register R0. The bit fields of this status byte are defined in Table 159. Also, the user code should pop the address and data bytes off the stack.

The write routine uses 16 bytes of stack space in addition to the two bytes of address and data pushed by the user code. Sufficient memory must be available for this stack usage.

Because of the flash memory architecture, NVDS writes exhibit a nonuniform execution time. In general, a write takes  $136\mu s$  (assuming a 20MHz system clock). For every 200 writes, however, a maintenance operation is necessary. In this rare occurrence, the write takes up to 58ms to complete. Slower system clock speeds result in proportionally higher execution times.

NVDS byte writes to invalid addresses (those exceeding the NVDS array size) have no effect. Illegal write operations have a 7µs execution time.

| Bits             | 7 | 6 | 5        | 4  | 3      | 2  | 1 | 0 |
|------------------|---|---|----------|----|--------|----|---|---|
| Field            |   |   | Reserved | FE | IGADDR | WE |   |   |
| Default<br>Value | 0 | 0 | 0        | 0  | 0      | 0  | 0 | 0 |

 Table 159.
 Write Status Byte

| Bit           | Description                                                                                                                                                                                                                                                             |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7:3]         | Reserved; must be 0.                                                                                                                                                                                                                                                    |
| [2]<br>FE     | Flash Error<br>If Flash error is detected, this bit is set to 1.                                                                                                                                                                                                        |
| [1]<br>IGADDR | Illegal Address<br>When NVDS byte writes to invalid addresses (those exceeding the NVDS array size) occur,<br>this bit is set to 1.<br>Note: When the NVDS array size is 256 bytes, there is no address exceeding the size; therefore the<br>IGADDR bit cannot be used. |
| [0]<br>WE     | Write Error<br>A failure occurs during writing data into Flash. When writing data into a certain address, a read<br>back operation is performed. If the read back value is not the same as the value written, this bit<br>is set to 1.                                  |

# 22.2.2. Byte Read

To read a byte from the NVDS array, user code must first push the address onto the stack. User code issues a CALL instruction to the address of the byte-read routine (0x4000). At

- Voltage Brown-Out reset
- Asserting the  $\overline{\text{RESET}}$  pin Low to initiate a Reset
- Driving the DBG pin Low when the device is in STOP Mode initiates a System Reset

# 23.2.2. OCD Data Format

The On-Chip Debugger (OCD) interface uses the asynchronous data format defined for RS-232. Each character is transmitted as 1 start bit, 8 data bits (least-significant bit first) and 1 stop bit (see Figure 59).



ST = Start bit SP = Stop bit D0-D7 = Data bits

#### Figure 59. OCD Data Format

# 23.2.3. OCD Autobaud Detector/Generator

To run over a range of baud rates (bits per second) with various system clock frequencies, the On-Chip Debugger has an Autobaud Detector/Generator. After a reset, the OCD is idle until it receives data. The OCD requires that the first character sent from the host is the character 80H. The character 80H contains eight continuous bits Low (one start bit plus 7 data bits). The Autobaud Detector measures this period and sets the OCD Baud Rate Generator accordingly.

The Autobaud Detector/Generator is clocked by the system clock. The minimum baud rate is the system clock frequency divided by 512. If the data can be synchronized with the system clock, the autobaud generator can run as high as the system clock frequency (1 clock/ bit). The maximum recommended baud rate is the system clock frequency divided by 8. Table 162 lists the minimum and recommended maximum baud rates for sample crystal frequencies.

when it reaches the maximum count of FFFFH. The OCDCNTR Register automatically resets itself to 0000H when the OCD exits DEBUG mode if it is configured to count clock cycles between breakpoints.

If the OCDCNTR Register is configured to generate a BRK when it counts down to zero, it will not be reset when the CPU starts running. The counter will start counting down toward zero after the On-Chip Debugger exits DEBUG mode. If the On-Chip Debugger enters DEBUG mode before the OCDCNTR Register counts down to zero, the OCD-CNTR will stop counting.

If the OCDCNTR Register is configured to generate a BRK when the program counter matches the OCDCNTR Register, the OCDCNTR Register will not be reset when the CPU resumes executing and it will not be decremented when the CPU is running. A BRK will be generated when the program counter matches the value in the OCDCNTR Register before executing the instruction at the location of the program counter.

**Caution:** The OCDCNTR Register is used by many of the OCD commands. It counts the number of bytes for the register and memory read/write commands. It retains the residual value when generating the CRC. If the OCDCNTR is used to generate a BRK, its value must be written as a final step before leaving DEBUG mode.

Because this register is overwritten by various OCD commands, it must only be used to generate temporary breakpoints, such as stepping over CALL instructions or running to a specific instruction and stopping.

When the OCDCNTR Register is read, it returns the inverse of the data in this register. The OCDCNTR Register is only decremented when counting. The mode where it counts the number of clock cycles in between execution is achieved by counting down from its maximum count. When the OCDCNTR Register is read, the counter appears to have counted up because its value is inverted. The value in this register is always inverted when it is read. If this register is used as a hardware breakpoint, the value read from this register will be the inverse of the data actually in the register.

# 23.3. On-Chip Debugger Commands

The host communicates to the On-Chip Debugger by sending OCD commands using the DBG interface. During normal operation, only a subset of the OCD commands are available. In Debug mode, all OCD commands become available unless the user code is protected by programming the Flash Read Protect option bit (FRP). The Flash Read Protect option bit prevents the code in memory from being read out of the Z8 Encore! XP F1680 Series device. When this option is enabled, asserting the TESTMODE pad does NOT put the Z8 Encore! XP F1680 Series MCU in Flash Test mode.

|   |                           |                            |                              |                                |                             |                               | Le                            | ower Ni                       | bble (He                      | x)                             |              |           |           |           |            |                           |
|---|---------------------------|----------------------------|------------------------------|--------------------------------|-----------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|--------------------------------|--------------|-----------|-----------|-----------|------------|---------------------------|
|   | 0                         | 1                          | 2                            | 3                              | 4                           | 5                             | 6                             | 7                             | 8                             | 9                              | А            | В         | С         | D         | Е          | F                         |
| 0 | 1.1<br>BRK                | 2.2<br>SRP                 | 2.3<br>ADD                   | 2.4<br>ADD                     | 3.3<br>ADD                  | 3.4<br>ADD                    | 3.3<br>ADD                    | 3.4<br>ADD                    | 4.3<br>ADDX                   | 4.3<br>ADDX                    | 2.3<br>DJNZ  | 2.2<br>JR | 2.2<br>LD | 3.2<br>JP | 1.2<br>INC | 1.2<br>NOP                |
| 1 | 2.2<br>RLC<br>R1          | 2.3<br>RLC                 | 2.3<br>ADC<br>r1.r2          | 2.4<br>ADC<br>r1.lr2           | 3.3<br>ADC<br>R2 R1         | 3.4<br>ADC                    | 3.3<br>ADC<br>R1 IM           | 3.4<br>ADC                    | 4.3<br>ADCX<br>FR2 FR1        | 4.3<br>ADCX                    | r1, <b>x</b> | CC,X      | Г1, IM    | cc,DA     |            | See 2nd<br>Op Code<br>Map |
| 2 | 2.2<br>INC<br>R1          | 2.3<br>INC<br>IR1          | 2.3<br>SUB<br>r1,r2          | 2.4<br>SUB<br>r1,lr2           | 3.3<br>SUB<br>R2,R1         | 3.4<br>SUB<br>IR2,R1          | 3.3<br>SUB<br>R1,IM           | 3.4<br>SUB<br>IR1,IM          | 4.3<br><b>SUBX</b><br>ER2,ER1 | 4.3<br><b>SUBX</b><br>IM,ER1   |              |           |           |           |            | 1, 2<br>ATM               |
| 3 | 2.2<br><b>DEC</b><br>R1   | 2.3<br><b>DEC</b><br>IR1   | 2.3<br><b>SBC</b><br>r1,r2   | 2.4<br><b>SBC</b><br>r1,lr2    | 3.3<br><b>SBC</b><br>R2,R1  | 3.4<br><b>SBC</b><br>IR2,R1   | 3.3<br><b>SBC</b><br>R1,IM    | 3.4<br>SBC<br>IR1,IM          | 4.3<br><b>SBCX</b><br>ER2,ER1 | 4.3<br><b>SBCX</b><br>IM,ER1   |              |           |           |           |            |                           |
| 4 | 2.2<br><b>DA</b><br>R1    | 2.3<br><b>DA</b><br>IR1    | 2.3<br><b>OR</b><br>r1,r2    | 2.4<br><b>OR</b><br>r1,lr2     | 3.3<br><b>OR</b><br>R2,R1   | 3.4<br><b>OR</b><br>IR2,R1    | 3.3<br><b>OR</b><br>R1,IM     | 3.4<br><b>OR</b><br>IR1,IM    | 4.3<br><b>ORX</b><br>ER2,ER1  | 4.3<br><b>ORX</b><br>IM,ER1    |              |           |           |           |            |                           |
| 5 | 2.2<br><b>POP</b><br>R1   | 2.3<br><b>POP</b><br>IR1   | 2.3<br><b>AND</b><br>r1,r2   | 2.4<br><b>AND</b><br>r1,lr2    | 3.3<br><b>AND</b><br>R2,R1  | 3.4<br><b>AND</b><br>IR2,R1   | 3.3<br><b>AND</b><br>R1,IM    | 3.4<br><b>AND</b><br>IR1,IM   | 4.3<br>ANDX<br>ER2,ER1        | 4.3<br><b>ANDX</b><br>IM,ER1   |              |           |           |           |            | 1.2<br>WDT                |
| 6 | 2.2<br>COM<br>R1          | 2.3<br>COM<br>IR1          | 2.3<br><b>TCM</b><br>r1,r2   | 2.4<br><b>TCM</b><br>r1,lr2    | 3.3<br><b>TCM</b><br>R2,R1  | 3.4<br><b>TCM</b><br>IR2,R1   | 3.3<br><b>TCM</b><br>R1,IM    | 3.4<br><b>TCM</b><br>IR1,IM   | 4.3<br><b>TCMX</b><br>ER2,ER1 | 4.3<br><b>TCMX</b><br>IM,ER1   |              |           |           |           |            | 1.2<br>STOP               |
| 7 | 2.2<br>PUSH<br>R2         | 2.3<br><b>PUSH</b><br>IR2  | 2.3<br><b>TM</b><br>r1,r2    | 2.4<br><b>TM</b><br>r1,lr2     | 3.3<br><b>TM</b><br>R2,R1   | 3.4<br><b>TM</b><br>IR2,R1    | 3.3<br><b>TM</b><br>R1,IM     | 3.4<br><b>TM</b><br>IR1,IM    | 4.3<br><b>TMX</b><br>ER2,ER1  | 4.3<br><b>TMX</b><br>IM,ER1    |              |           |           |           |            | 1.2<br>HALT               |
| 8 | 2.5<br><b>DECW</b><br>RR1 | 2.6<br><b>DECW</b><br>IRR1 | 2.5<br><b>LDE</b><br>r1,Irr2 | 2.9<br>LDEI<br>Ir1,Irr2        | 3.2<br><b>LDX</b><br>r1,ER2 | 3.3<br>LDX<br>lr1,ER2         | 3.4<br><b>LDX</b><br>IRR2,R1  | 3.5<br><b>LDX</b><br>IRR2,IR1 | 3.4<br>LDX<br>r1,rr2,X        | 3.4<br><b>LDX</b><br>rr1,r2,X  |              |           |           |           |            | 1.2<br><b>DI</b>          |
| 9 | 2.2<br><b>RL</b><br>R1    | 2.3<br><b>RL</b><br>IR1    | 2.5<br><b>LDE</b><br>r2,Irr1 | 2.9<br><b>LDEI</b><br>lr2,lrr1 | 3.2<br><b>LDX</b><br>r2,ER1 | 3.3<br><b>LDX</b><br>Ir2,ER1  | 3.4<br><b>LDX</b><br>R2,IRR1  | 3.5<br><b>LDX</b><br>IR2,IRR1 | 3.3<br><b>LEA</b><br>r1,r2,X  | 3.5<br><b>LEA</b><br>rr1,rr2,X |              |           |           |           |            | 1.2<br>El                 |
| A | 2.5<br>INCW<br>RR1        | 2.6<br>INCW<br>IRR1        | 2.3<br><b>CP</b><br>r1,r2    | 2.4<br><b>CP</b><br>r1,lr2     | 3.3<br><b>CP</b><br>R2,R1   | 3.4<br><b>CP</b><br>IR2,R1    | 3.3<br><b>CP</b><br>R1,IM     | 3.4<br><b>CP</b><br>IR1,IM    | 4.3<br><b>CPX</b><br>ER2,ER1  | 4.3<br><b>CPX</b><br>IM,ER1    |              |           |           |           |            | 1.4<br>RET                |
| В | 2.2<br><b>CLR</b><br>R1   | 2.3<br><b>CLR</b><br>IR1   | 2.3<br><b>XOR</b><br>r1,r2   | 2.4<br><b>XOR</b><br>r1,lr2    | 3.3<br><b>XOR</b><br>R2,R1  | 3.4<br><b>XOR</b><br>IR2,R1   | 3.3<br><b>XOR</b><br>R1,IM    | 3.4<br><b>XOR</b><br>IR1,IM   | 4.3<br><b>XORX</b><br>ER2,ER1 | 4.3<br>XORX<br>IM,ER1          |              |           |           |           |            | 1.5<br>IRET               |
| С | 2.2<br><b>RRC</b><br>R1   | 2.3<br><b>RRC</b><br>IR1   | 2.5<br><b>LDC</b><br>r1,lrr2 | 2.9<br>LDCI<br>lr1,lrr2        | 2.3<br><b>JP</b><br>IRR1    | 2.9<br><b>LDC</b><br>lr1,lrr2 |                               | 3.4<br><b>LD</b><br>r1,r2,X   | 3.2<br><b>PUSHX</b><br>ER2    |                                |              |           |           |           |            | 1.2<br>RCF                |
| D | 2.2<br><b>SRA</b><br>R1   | 2.3<br><b>SRA</b><br>IR1   | 2.5<br><b>LDC</b><br>r2,lrr1 | 2.9<br><b>LDCI</b><br>lr2,lrr1 | 2.6<br>CALL<br>IRR1         | 2.2<br><b>BSWAP</b><br>R1     | 3.3<br>CALL<br>DA             | 3.4<br><b>LD</b><br>r2,r1,X   | 3.2<br><b>POPX</b><br>ER1     |                                |              |           |           |           |            | 1.2<br>SCF                |
| Е | 2.2<br><b>RR</b><br>R1    | 2.3<br><b>RR</b><br>IR1    | 2.2<br><b>BIT</b><br>p,b,r1  | 2.3<br><b>LD</b><br>r1,lr2     | 3.2<br><b>LD</b><br>R2,R1   | 3.3<br>LD<br>IR2,R1           | 3.2<br><b>LD</b><br>R1,IM     | 3.3<br>LD<br>IR1,IM           | 4.2<br>LDX<br>ER2,ER1         | 4.2<br><b>LDX</b><br>IM,ER1    |              |           |           |           |            | 1.2<br>CCF                |
| F | 2.2<br>SWAP<br>R1         | 2.3<br>SWAP<br>IR1         | 2.6<br>TRAP<br>Vector        | 2.3<br>LD<br>lr1,r2            | 2.8<br><b>MULT</b><br>RR1   | 3.3<br><b>LD</b><br>R2,IR1    | 3.3<br><b>BTJ</b><br>p,b,r1,X | 3.4<br>BTJ<br>p,b,lr1,X       |                               |                                | ▼            | V         | ┥         | ♥         | ♥          |                           |

#### Figures 67 and 68 provide information about each of the eZ8 CPUinstructions.

Figure 67. First Op Code Map

The currents in Table 190 represent the power consumption without any peripherals active (unless otherwise noted). For design guidance, total power consumption will be the sum of all active peripheral currents plus the appropriate current characteristics shown below.

| Symbol            | Parameter                                             | Min | Typical <sup>1</sup> | Max | Units | Conditions <sup>2</sup>                                                                                            |
|-------------------|-------------------------------------------------------|-----|----------------------|-----|-------|--------------------------------------------------------------------------------------------------------------------|
| I <sub>DDA1</sub> | Active Mode Device<br>Current Executing from<br>Flash |     | 8.5                  |     | mA    | Typical: 20MHz <sup>3, 4, 5, 6</sup> ,<br>V <sub>DD</sub> = 3V, Flash, 25°C                                        |
| I <sub>DDA2</sub> | Active Mode Device<br>Current Executing from<br>PRAM  |     | 6                    |     | mA    | Typical: 20MHz <sup>3, 4, 5, 6</sup> ,<br>V <sub>DD</sub> = 3V, PRAM, 25°C                                         |
| I <sub>DDH</sub>  | Halt Mode Device Current                              |     | TBD                  |     | mA    | Typical: 20MHz <sup>3, 4, 5</sup> , V <sub>DD</sub><br>typical, 25°C                                               |
| I <sub>DDS1</sub> | Stop Mode Device Current                              |     | 2.5                  |     | μA    | Typical: WDT, V <sub>DD</sub> typical,<br>25 °C, all peripherals<br>including VBO disabled <sup>3, 4, 6</sup>      |
| I <sub>DDS2</sub> | Stop Mode Device Current                              |     | <1                   |     | μA    | Typical: V <sub>DD</sub> typical, 25°C,<br>all peripherals disabled<br>including VBO and<br>WDT <sup>3, 4, 6</sup> |

#### Table 190. Supply Current Characteristics

Notes

1. These values are provided for design guidance only and are not tested in production.

2. Typical conditions are defined as 3.3 V at 25°C, unless otherwise noted.

3. All internal pull ups are disabled and all push-pull outputs are unloaded.

4. All open-drain outputs are pulled up to  $V_{DD}/AV_{DD}$  and are at a High state.

5. System clock source is an external square wave clock signal driven through the CLK-IN pin.

6. All inputs are at  $V_{DD}/AV_{DD}$  or  $V_{SS}/AV_{SS}$  as appropriate.

353

Figures 69 through 72 display the typical current consumption at voltages of 1.8 V, 2.0 V, 2.7 V, 3.0 V, 3.3 V and 3.6 V, respectively, versus different system clock frequencies while operating at a temperature of  $25^{\circ}$ C.



Figure 69. Typical Active Flash Mode Supply Current (1–20MHz)

interrupts 157 multiprocessor mode 151 receiving data using interrupt-driven method 149 receiving data using the polled method 148 transmitting data using the interrupt-driven method 147 transmitting data using the polled method 146 x baud rate high and low registers 177 x control 0 and control 1 registers 170, 171 x status 0 and status 1 registers 165, 168 User Option Bits 278 UxBRH register 177 UxBRL register 178 UxCTL0 register 170, 177 UxCTL1 register 119, 172, 174, 175 UxRXD register 164 UxSTAT0 register 165, 166 UxSTAT1 register 168 UxTXD register 163

# V

vector 330 voltage brownout reset (VBR) 35 voltage measurement timing diagram 188

# W

watch-dog timer approximate time-out delay 141 approximate time-out delays 140 CNTL 35 control register 257, 258, 320 electrical characteristics and timing 361 operation 140 refresh 141 reload unlock sequence 142 reload upper, high and low registers 143 reset 36 reset in normal operation 142 reset in STOP mode 142 time-out response 141 watchdog timer electrical characteristics and timing 359 refresh 334

WDTCTL register 40, 257, 258, 319, 320 WDTH register 143 working register 330 working register pair 330

# Х

X 330 XOR 334 XORX 334

# Ζ

Z8 Encore! block diagram 3 features 1 part selection guide 2 Zilog Calibration Option Bits 289 385