# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                       |
|----------------------------|--------------------------------------------------------------|
| Core Processor             | eZ8                                                          |
| Core Size                  | 8-Bit                                                        |
| Speed                      | 20MHz                                                        |
| Connectivity               | I²C, IrDA, LINbus, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, LED, LVD, POR, PWM, Temp Sensor, WDT |
| Number of I/O              | 17                                                           |
| Program Memory Size        | 8KB (8K x 8)                                                 |
| Program Memory Type        | FLASH                                                        |
| EEPROM Size                | -                                                            |
| RAM Size                   | 2K x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                  |
| Data Converters            | A/D 7x10b                                                    |
| Oscillator Type            | Internal                                                     |
| Operating Temperature      | 0°C ~ 70°C (TA)                                              |
| Mounting Type              | Surface Mount                                                |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                               |
| Supplier Device Package    | -                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0880sh020sg    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Z8 Encore! XP<sup>®</sup> F1680 Series Product Specification

| Figure 27. | Infrared Data Communication System Block Diagram 182                          |
|------------|-------------------------------------------------------------------------------|
| Figure 28. | Infrared Data Transmission                                                    |
| Figure 29. | IrDA Data Reception                                                           |
| Figure 30. | Analog-to-Digital Converter Block Diagram                                     |
| Figure 31. | ADC Timing Diagram 188                                                        |
| Figure 32. | ADC Convert Timing                                                            |
| Figure 33. | ESPI Block Diagram 198                                                        |
| Figure 34. | ESPI Timing when PHASE=0 202                                                  |
| Figure 35. | ESPI Timing when PHASE = 1                                                    |
| Figure 36. | SPI Mode (SSMD = 00) 205                                                      |
| Figure 37. | Synchronous Frame Sync Pulse mode (SSMD = 10) 206                             |
| Figure 38. | Synchronous Message Framing Mode (SSMD = 11), Multiple Frames 207             |
| Figure 39. | ESPI Configured as an SPI Master in a Single Master, Single Slave<br>System   |
| Figure 40. | ESPI Configured as an SPI Master in a Single Master, Multiple Slave<br>System |
| Figure 41. | ESPI Configured as an SPI Slave                                               |
| Figure 42. | I2C Controller Block Diagram                                                  |
| Figure 43. | Data Transfer Format—Master Write Transaction with a 7-Bit Address . 230      |
| Figure 44. | Data Transfer Format—Master Write Transaction with a 10-Bit Address 231       |
| Figure 45. | Data Transfer Format—Master Read Transaction with a 7-Bit Address . 233       |
| Figure 46. | Data Transfer Format—Master Read Transaction with a 10-Bit Address 234        |
| Figure 47. | Data Transfer Format—Slave Receive Transaction with 7-Bit Address 238         |
| Figure 48. | Data Transfer Format—Slave Receive Transaction with 10-Bit Address . 239      |
| Figure 49. | Data Transfer Format—Slave Transmit Transaction with 7-bit Address . 240      |
| Figure 50. | Data Transfer Format—Slave Transmit Transaction with 10-Bit Address 242       |
| Figure 51. | 8KB Flash Memory Arrangement                                                  |
| Figure 52. | 16KB Flash Memory Arrangement                                                 |
| Figure 53. | 24KB Flash Memory Arrangement                                                 |
| Figure 54. | Flowchart: Flash Controller Operation                                         |
| Figure 55. | On-Chip Debugger Block Diagram                                                |

## List of Tables

| Table 1.  | Z8 Encore! XP F1680 Series Part Selection Guide 2                        |
|-----------|--------------------------------------------------------------------------|
| Table 2.  | F1680 Series MCU Acronyms                                                |
| Table 3.  | Z8 Encore! XP F1680 Series Package Options 10                            |
| Table 4.  | Signal Descriptions                                                      |
| Table 5.  | Pin Characteristics (20-, 28-, 40- and 44-pin Devices)                   |
| Table 6.  | F1680 Series MCU Program Memory Maps 20                                  |
| Table 7.  | F1680 Series MCU Flash Memory Information Area Map 22                    |
| Table 8.  | Register File Address Map 23                                             |
| Table 9.  | Reset and Stop Mode Recovery Characteristics and Latency 32              |
| Table 10. | Reset Sources and Resulting Reset Type                                   |
| Table 11. | Stop Mode Recovery Sources and Resulting Action                          |
| Table 12. | Reset Status Register (RSTSTAT) 40                                       |
| Table 13. | Reset Status Per Event 41                                                |
| Table 14. | Power Control Register 0 (PWRCTL0)                                       |
| Table 15. | Setup Condition for LVD and VBO Circuits in Different Operation Modes 45 |
| Table 16. | Port Availability by Device and Package Type 46                          |
| Table 17. | Port Alternate Function Mapping, 20-Pin Parts1,2                         |
| Table 18. | Port Alternate Function Mapping, 28-Pin Parts1,2 51                      |
| Table 19. | Port Alternate Function Mapping, 40-/44-Pin Parts1,2                     |
| Table 20. | GPIO Port Registers and Subregisters                                     |
| Table 21. | Port A-E GPIO Address Registers (PxADDR)                                 |
| Table 22. | Port A–E Control Registers (PxCTL)                                       |
| Table 23. | Port A–E Data Direction Subregisters (PxDD)                              |
| Table 24. | Port A–E Alternate Function Subregisters (PxAF) 61                       |
| Table 25. | Port A–E Output Control Subregisters (PxOC)                              |
| Table 26. | Port A–E High Drive Enable Subregisters (PxHDE)                          |
| Table 27. | Port A-E Stop Mode Recovery Source Enable Subregisters (PxSMRE) 63       |
| Table 28. | Port A–E Pull-Up Enable Subregisters (PxPUE)                             |

## **Chapter 6. Low-Power Modes**

The Z8 Encore! XP F1680 Series products have power-saving features. The highest level of power reduction is provided by the STOP Mode. The next lower level of power reduction is provided by the HALT Mode.

Further power savings can be implemented by disabling individual peripheral blocks while in NORMAL Mode.

## 6.1. STOP Mode

Executing the eZ8 CPU's Stop instruction places the device into STOP Mode. In STOP Mode, the operating characteristics are:

- Primary crystal oscillator and internal precision oscillator are stopped; XIN and XOUT (if previously enabled) are disabled and PA0/PA1 reverts to the states programmed by the GPIO registers
- System clock is stopped
- eZ8 CPU is stopped
- Program counter (PC) stops incrementing
- Watchdog Timer's internal RC oscillator continues operating if enabled by the Oscillator Control Register
- If enabled, the Watchdog Timer (WDT) logic continues operating
- If enabled, the 32kHz secondary oscillator continues operating
- If enabled for operation in STOP Mode, the Timer logic continues to operate with 32kHz secondary oscillator as the Timer clock source
- If enabled for operation in STOP Mode by the associated Flash option bit, the VBO protection circuit continues operating; the low-voltage detection circuit continues to operate if enabled by the Power Control Register
- Low-Power Operational Amplifier and comparator continue to operate if enabled by the Power Control Register
- All other on-chip peripherals are idle

• Writing 1 to the IRQE bit in the interrupt control register

Interrupts are globally disabled by any of the following actions:

- Execution of a Disable Interrupt (DI) instruction
- eZ8 CPU acknowledgement of an interrupt service request from the interrupt controller
- Writing 0 to the IRQE bit in the interrupt control register
- Reset
- Execution of a Trap instruction
- Illegal Instruction Trap
- Primary Oscillator Fail Trap
- Watchdog Oscillator Fail Trap

#### 8.3.2. Interrupt Vectors and Priority

The interrupt controller supports three levels of interrupt priority. Level 3 is the highest priority, Level 2 is the second highest priority and Level 1 is the lowest priority. If all the interrupts are enabled with identical interrupt priority (for example, all as Level 2 interrupts), the interrupt priority is assigned from highest to lowest as specified in <u>Table 36</u> on page 69. Level 3 interrupts are always assigned higher priority than Level 2 interrupts which, in turn, always are assigned higher priority than Level 1 interrupts. Within each interrupt priority level (Level 1, Level 2, or Level 3), priority is assigned as specified in Table 36. Reset, Watchdog Timer interrupt (if enabled), Primary Oscillator Fail Trap, Watchdog Timer Oscillator Fail Trap and Illegal Instruction Trap always have highest (Level 3) priority.

#### 8.3.3. Interrupt Assertion

Interrupt sources assert their interrupt requests for only a single-system clock period (single-pulse). When the interrupt request is acknowledged by the eZ8 CPU, the corresponding bit in the Interrupt Request Register is cleared until the next interrupt occurs. Writing a 0 to the corresponding bit in the Interrupt Request Register likewise clears the interrupt request.

**Caution:** Zilog recommends not using a coding style that clears bits in the Interrupt Request registers. All incoming interrupts received between execution of the first LDX command and the final LDX command are lost. See Example 1, which follows.

### 8.4.3. Interrupt Request 2 Register

The Interrupt Request 2 (IRQ2) Register, shown in Table 39, stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 Register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU can read the Interrupt Request 2 register to determine if any interrupt requests are pending.

| Bits    | 7        | 6    | 5     | 4     | 3    | 2    | 1    | 0    |  |
|---------|----------|------|-------|-------|------|------|------|------|--|
| Field   | Reserved | MCTI | U1RXI | U1TXI | PC3I | PC2I | PC1I | PC0I |  |
| Reset   | 0        | 0    | 0     | 0     | 0    | 0    | 0    | 0    |  |
| R/W     | R/W      | R/W  | R/W   | R/W   | R/W  | R/W  | R/W  | R/W  |  |
| Address |          |      |       | FC    | 6H   |      |      |      |  |

#### Table 39. Interrupt Request 2 Register (IRQ2)

| Bit                    | Description                                                                                                                                                                                                                                                                 |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]                    | Reserved; must be 0.                                                                                                                                                                                                                                                        |
| [6]<br>MCTI            | Multi-channel timer Interrupt Request<br>0 = No interrupt request is pending for multi-channel timer.<br>1 = An interrupt request from multi-channel timer is awaiting service.                                                                                             |
| [5]<br>U1RXI           | <ul> <li><b>UART 1 Receiver Interrupt Request</b></li> <li>0 = No interrupt request is pending for the UART 1 receiver.</li> <li>1 = An interrupt request from the UART 1 receiver is awaiting service.</li> </ul>                                                          |
| [4]<br>U1TXI           | <ul> <li><b>UART 1 Transmitter Interrupt Request</b></li> <li>0 = No interrupt request is pending for the UART 1 transmitter.</li> <li>1 = An interrupt request from the UART 1 transmitter is awaiting service.</li> </ul>                                                 |
| [3:0]<br>PC <i>x</i> I | <b>Port C Pin </b> <i>x</i> <b> Interrupt Request</b><br>0 = No interrupt request is pending for GPIO Port C pin <i>x</i> .<br>1 = An interrupt request from GPIO Port C pin <i>x</i> is awaiting service; <i>x</i> indicates the specific<br>GPIO Port C pin number (0–3). |

In CONTINUOUS Mode, the timer clock always provides the timer input. The timer period is calculated using the following equation:

CONTINUOUS Mode Time-Out Period (s) =  $\frac{\text{Reload Value} \times \text{Prescale}}{\text{Timer Clock Frequency (Hz)}}$ 

If an initial starting value other than 0001H is loaded into the Timer High and Low Byte registers, the ONE-SHOT Mode equation must be used to determine the first time-out period.

#### 9.2.3.4. COUNTER Mode

In COUNTER Mode, the timer counts input transitions from a GPIO port pin. The timer input is taken from the GPIO port pin Timer Input alternate function. The TPOL bit in the Timer Control 1 Register selects whether the count occurs on the rising edge or the falling edge of the Timer Input signal. In COUNTER Mode, the prescaler is disabled.

**Caution:** The input frequency of the Timer Input signal must not exceed one-fourth the timer clock frequency.

Upon reaching the reload value stored in the Timer Reload High and Low Byte registers, the timer generates an interrupt, the count value in the Timer High and Low Byte registers is reset to 0001H and counting resumes. Also, if the Timer Output alternate function is enabled, the Timer Output pin changes state (from Low to High or High to Low) at timer reload.

Observe the following steps to configure a timer for COUNTER Mode and initiate the count:

- 1. Write to the Timer Control 1 Register to:
  - Disable the timer.
  - Configure the timer for COUNTER Mode.
  - Select either the rising edge or falling edge of the Timer Input signal for the count. This also sets the initial logic level (High or Low) for the Timer Output Alternate Function. However, the Timer Output function is not required to be enabled.
- 2. Write to the Timer Control 2 Register to choose the timer clock source.

rate. To avoid an autobaud overrun error, the system clock must not be greater than  $2^{19}$  times the baud rate (16 bit counter following 3-bit prescaler when counting the 8 bit times of the Autobaud sequence).

Following the Synch character, the LIN-UART hardware transits to the Active state, in which the identifier character is received and the characters of the response section of the message are sent or received. The slave remains in this Active state until a break is received or software forces a state change. After it is in an Active state (i.e., autobaud has completed), a break of 10 or more bit times is recognized and causes a transition to the Autobaud state.

If the identifier character indicates that this slave device is not participating in the message, software sets the LinState[1:0] = 01b (Wait for Break state) to ignore the rest of the message. No further receive interrupts will occur until the next break.

### 12.1.11. LIN-UART Interrupts

The LIN-UART features separate interrupts for the transmitter and receiver. In addition, when the LIN-UART primary functionality is disabled, the Baud Rate Generator can also function as a basic timer with interrupt capability.

#### 12.1.11.1. Transmitter Interrupts

The transmitter generates a single interrupt when the Transmit Data Register Empty bit (TDRE) is set to 1. This indicates that the transmitter is ready to accept new data for transmission. The TDRE interrupt occurs when the transmitter is initially enabled and after the Transmit Shift Register has shifted out the first bit of a character. At this point, the Transmit Data Register can be written with the next character to send. This provides 7 bit periods of latency to load the Transmit Data Register before the Transmit Shift Register completes shifting the current character. Writing to the LIN-UART Transmit Data Register clears the TDRE bit to 0.

#### 12.1.11.2. Receiver Interrupts

The receiver generates an interrupt when any one of the following occurs:

• A data byte has been received and is available in the LIN-UART Receive Data Register. This interrupt can be disabled independent of the other receiver interrupt sources via the RDAIRQ bit (this feature is useful in devices which support DMA). The received data interrupt occurs after the receive character has been placed in the Receive Data Register. Software must respond to this received data available condition before the next character is completely received to avoid an overrun error.

### 12.1.12. LIN-UART Baud Rate Generator

The LIN-UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the Baud Rate Generator is the system clock. The LIN-UART Baud Rate High and Low Byte registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data-transmission rate (baud rate) of the LIN-UART. The LIN-UART data rate for normal UART operation is calculated using the following equation:

UART Data Rate (bits/s) = System Clock Frequency (Hz) 16 x UART Baud Rate Divisor Value

The LIN-UART data rate for LIN mode UART operation is calculated using the following equation:

UART Data Rate (bits/s) = UART Baud Rate Divisor Value

When the LIN-UART is disabled, the BRG functions as a basic 16-bit timer with interrupt on time-out. To configure the BRG as a timer with interrupt on time-out, follow the procedure below:

- 1. Disable the LIN-UART receiver by clearing the REN bit in the LIN-UART Control 0 Register to 0 (i.e., the TEN bit can be asserted; transmit activity can occur).
- 2. Load the appropriate 16-bit count value into the LIN-UART Baud Rate High and Low Byte registers.
- 3. Enable the BRG timer function and the associated interrupt by setting the BRGCTL bit in the LIN-UART Control 1 Register to 1.

## 12.2. Noise Filter

A noise filter circuit is included which filters noise on a digital input signal (such as UART Receive Data) before the data is sampled by the block. This noise filter is likely to be a requirement for protocols with a noisy environment.

The noise filter contains the following features:

- Synchronizes the receive input data to the System Clock
- Noise Filter Enable (NFEN) input selects whether the noise filter is bypassed (NFEN = 0) or included (NFEN=1) in the receive data path

endec and passed to the UART. Communication is half-duplex, that is, simultaneous data transmission and reception is not allowed.

The baud rate is set by the UART's Baud Rate Generator and supports IrDA standard baud rates from 9600 baud to 115.2KBaud. Higher baud rates are possible, but do not meet IrDA specifications. The UART must be enabled to use the infrared endec. The infrared endec data rate is calculated using the following equation:

```
Infrared Data Rate(bits/s) = \frac{\text{System Clock Frequency(Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}
```

### 13.2.1. Transmitting IrDA Data

The data to be transmitted using the infrared transceiver is first sent to the UART. The UART's transmit signal (TXD) and baud rate clock are used by the IrDA to generate the modulation signal (IR\_TXD) that drives the infrared transceiver. Each UART/infrared data bit is 16 clocks wide. If the data to be transmitted is 1, the IR\_TXD signal remains Low for the full 16-clock period. If the data to be transmitted is 0, the transmitter first outputs a 7-clock Low period, followed by a 3-clock High pulse. Finally, a 6-clock Low pulse is the output to complete the full 16 clock data period. Figure 28 displays IrDA data transmission. When the infrared endec is enabled, the UART's TXD signal is internal to the Z8 Encore! XP F1680 Series products while the IR\_TXD signal is the output through the TXD pin.



Figure 28. Infrared Data Transmission

## 13.2.2. Receiving IrDA Data

Data received from the infrared transceiver using the IR\_RXD signal through the RXD pin is decoded by the infrared endec and passed to the UART. The UART's baud rate clock is used by the infrared endec to generate the demodulated signal (RXD) that drives the UART. Each UART/infrared data bit is 16 clocks wide. Figure 29 displays data reception. When the infrared endec is enabled, the UART's RXD signal is internal to the Z8 Encore! XP F1680 Series products while the IR\_RXD signal is received through the RXD pin.



**Caution:** The system clock frequency must be at least 1.0MHz to ensure proper reception of the  $1.4 \mu s$  minimum width pulses allowed by the IrDA standard.

#### 13.2.2.1. Endec Receiver Synchronization

The IrDA receiver uses a local baud rate clock counter (0 to 15 clock periods) to generate an input stream for the UART and to create a sampling window for detection of incoming pulses. The generated UART input (UART RXD) is delayed by 8 baud rate clock periods with respect to the incoming IrDA data stream. When a falling edge in the input data stream is detected, the endec counter is reset. When the count reaches a value of 8, the UART RXD value is updated to reflect the value of the decoded data. When the count reaches 12 baud clock periods, the sampling window for the next incoming pulse opens.

196

## Chapter 15. Low-Power Operational Amplifier

The low-power operational amplifier is a standard operational amplifier designed for current measurements. Each of the three ports of the amplifier is accessible from the package pins. The inverting input is commonly used to connect to the current source. The output node connects an external feedback network to the inverting input. The non-inverting output is required to apply a nonzero bias point. In a standard single-supply system, this bias point must be substantially above ground to measure positive input currents. The noninverting input can also be used for offset correction.

**Note:** This amplifier is a voltage gain operational amplifier. Its transimpedance nature is determined by the feedback network.

The low-power operational amplifier contains only one pin configuration; ANA0 is the output/feedback node, ANA1 is the inverting input and ANA2 is the noninverting input.

To use the low-power operational amplifier, it must be enabled in the <u>Power Control Reg-ister Definitions</u>, discussed on page 44. The default state of the low-power operational amplifier is OFF. To use the low-power operational amplifier, the TRAM bit must be cleared, turning it ON (see <u>Power Control Register 0</u> on page 44). When making normal ADC (i.e., not transimpedance) measurements on ANA0, the TRAM bit must be OFF. Turning the TRAM bit ON interferes with normal ADC measurements. Finally, this bit enables the amplifier even in STOP Mode. If the amplifier is not required in STOP Mode, disable it. Failing to perform this results in STOP Mode currents greater than specified.

As with other ADC measurements, any pins used for analog purposes must be configured as in the GPIO registers (see the <u>Port A–E Alternate Function Subregisters</u> on page 61).

Standard transimpedance measurements are made on ANA0 as selected by the ANAIN[3:0] bits of the <u>ADC Control Register 0</u>, discussed on page 189. It is also possible to make single-ended measurements on ANA1 and ANA2 when the amplifier is enabled which is often useful for determining offset conditions.

| Bit                          | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [6,0]<br>ESPIEN1,<br>ESPIEN0 | <ul> <li>ESPI Enable and Direction Control</li> <li>00 = The ESPI block is disabled. BRG can be used as a general-purpose timer by setting BRGCTL = 1.</li> <li>01 = Receive Only Mode. Use this setting in SLAVE Mode if software application is receiving data but not sending. TDRE will not assert. Transmitted data will be all 1s. Not valid in MASTER Mode since Master must source data to drive the transfer.</li> <li>10 = Transmit Only Mode Use this setting in MASTER or SLAVE Mode when the software application is sending data but not receiving. RDRNE will not assert.</li> <li>11 = Transmit/Receive Mode Use this setting if the software application is both sending and receiving information. Both TDRE and RDRNE will be active.</li> </ul> |
| [5]<br>BRGCTL                | <b>Baud Rate Generator Control</b><br>The function of this bit depends upon ESPIEN1,0. When ESPIEN1,0 = 00, this bit allows<br>enabling the BRG to provide periodic interrupts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                              | <ul> <li>0 = The Baud Rate Generator timer function is disabled. Reading the Baud Rate High and Low registers returns the BRG reload value.</li> <li>1 = The Baud Rate Generator timer function and time-out interrupt is enabled. Reading the Baud Rate High and Low registers returns the BRG Counter value.</li> <li>If the ESPI is enabled</li> <li>0 = Reading the Baud Rate High and Low registers returns the BRG reload value. If MMEN =</li> </ul>                                                                                                                                                                                                                                                                                                         |
|                              | <ol> <li>the BRG is enabled to generate SCK. If MMEN = 0, the BRG is disabled.</li> <li>Reading the Baud Rate High and Low registers returns the BRG Counter value. If MMEN =         <ol> <li>the BRG is enabled to generate SCK. If MMEN = 0 the BRG is enabled to provide a Slave SCK time-out. See the <u>SLAVE Mode Abort</u> error description on page 211.</li> </ol> </li> <li>Caution: If reading the counter one byte at a time while the BRG is counting keep in mind that the values will not be in sync. Zilog recommends reading the counter using (2-byte) word reads.</li> </ol>                                                                                                                                                                    |
| [4]<br>PHASE                 | <b>Phase Select</b><br>Sets the phase relationship of the data to the clock. For more information about operation of the PHASE bit, see the <u>ESPI Clock Phase and Polarity Control</u> section on page 201.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| [3]<br>CLKPOL                | Clock Polarity<br>0 = SCK idles Low (0).<br>1 = SCK idles High (1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| [2]<br>WOR                   | <ul> <li>Wire-OR (Open-Drain) Mode Enabled</li> <li>0 = ESPI signal pins not configured for open-drain.</li> <li>1 = All four ESPI signal pins (SCK, SS, MISO and MOSI) configured for open-drain function.</li> <li>This setting is typically used for multi-Master and/or Multi-Slave configurations.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| [1]<br>MMEN                  | ESPI MASTER Mode Enable<br>This bit controls the data I/O pin selection and SCK direction.<br>0 = Data out on MISO, data in on MOSI (used in SPI SLAVE Mode), SCK is an input.<br>1 = Data out on MOSI, data in on MISO (used in SPI MASTER Mode), SCK is an output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

## 16.4.5. ESPI Status Register

The ESPI Status Register, shown in Table 113, indicates the current state of the ESPI. All bits revert to their Reset state if the ESPI is disabled.

#### Table 113. ESPI Status Register (ESPISTAT)

| Bits                                                       | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                   | 5                                              | 4                              | 3                      | 2     | 2 1  |      |  |  |  |  |
|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------|--------------------------------|------------------------|-------|------|------|--|--|--|--|
| Field                                                      | TDRE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TUND                                                | COL                                            | ABT                            | ROVR                   | RDRNE | TFST | SLAS |  |  |  |  |
| Reset                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                   | 0                                              | 0                              | 0                      | 0     | 0    | 1    |  |  |  |  |
| R/W                                                        | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W*                                                | R/W*                                           | R/W*                           | R/W*                   | R     | R    | R    |  |  |  |  |
| Address                                                    | F64H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                     |                                                |                                |                        |       |      |      |  |  |  |  |
| Note: R/W* = Read access. Write a 1 to clear the bit to 0. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                     |                                                |                                |                        |       |      |      |  |  |  |  |
| Bit                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                     |                                                |                                |                        |       |      |      |  |  |  |  |
| [7]<br>TDRE                                                | <b>Transmit Data Register Empty</b><br>0 = Transmit Data Register is full or ESPI is disabled.<br>1 = Transmit Data Register is empty. A write to the ESPI (Transmit) Data Register clears this bit.                                                                                                                                                                                                                                                                                                                            |                                                     |                                                |                                |                        |       |      |      |  |  |  |  |
| [6]<br>TUND                                                | <b>Transmit Underrun</b><br>0 = A Transmit Underrun error has not occurred.<br>1 = A Transmit Underrun error has occurred.                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |                                                |                                |                        |       |      |      |  |  |  |  |
| [5]<br>COL                                                 | <b>Collision</b><br>0 = A multi-<br>1 = A multi-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Master collis                                       | sion (mode t<br>sion (mode t                   | fault) has no<br>fault) has oc | t occurred.<br>curred. |       |      |      |  |  |  |  |
| [4]<br>ABT                                                 | SLAVE Mode Transaction Abort         This bit is set if the ESPI is configured in SLAVE Mode, a transaction is occurring and $\overline{SS}$ deasserts before all bits of a character have been transferred as defined by the NUMBITS field of the ESPIMODE register. This bit can also be set in SLAVE Mode by an SCK monitor time-out (MMEN = 0, BRGCTL = 1).         0 = A SLAVE Mode transaction abort has not occurred.         1 = A SLAVE Mode transaction of the transaction of the transaction abort has not occurred. |                                                     |                                                |                                |                        |       |      |      |  |  |  |  |
| [3]<br>ROVR                                                | <b>Receive O</b><br>0 = A Rece<br>1 = A Rece                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>verrun</b><br>ive Overrun<br>ive Overrun         | error has no<br>error has oo                   | ot occurred.                   |                        |       |      |      |  |  |  |  |
| [2]<br>RDRNE                                               | Receive Da<br>0 = Receive<br>1 = Receive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ata <b>Register</b><br>e Data Regis<br>e Data Regis | r Not Empty<br>ster is empty<br>ster is not er | /<br>/.<br>npty.               |                        |       |      |      |  |  |  |  |

## 17.3.2. I<sup>2</sup>C Interrupt Status Register

The read-only  $I^2C$  Interrupt Status Register, shown in Table 120, indicates the cause of any current  $I^2C$  interrupt and provides status of the  $I^2C$  controller. When an interrupt occurs, one or more of the TDRE, RDRF, SAM, ARBLST, SPRS or NCKI bits is set. The GCA and RD bits do not generate an interrupt but rather provide status associated with the SAM bit interrupt.

| Bits        | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                           | 5                                                                                           | 4                                                              | 3                                                           | 2                                                               | 0                                                                |                                                      |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|
| Field       | TDRE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RDRF                                                                                        | SAM                                                                                         | GCA                                                            | RD                                                          | ARBLST                                                          | SPRS                                                             | NCKI                                                 |  |  |  |  |
| Reset       | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                                                                           | 0                                                                                           | 0                                                              | 0                                                           | 0                                                               | 0                                                                | 0                                                    |  |  |  |  |
| R/W         | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R                                                                                           | R                                                                                           | R                                                              | R                                                           | R                                                               | R                                                                | R                                                    |  |  |  |  |
| Address     | F51H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                             |                                                                                             |                                                                |                                                             |                                                                 |                                                                  |                                                      |  |  |  |  |
| Bit         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                             |                                                                                             |                                                                |                                                             |                                                                 |                                                                  |                                                      |  |  |  |  |
| [7]<br>TDRE | <b>Transmit Data Register Empty</b><br>When the $I^2C$ controller is enabled, this bit is 1 when the $I^2C$ Data Register is empty. When set, this bit causes the $I^2C$ controller to generate an interrupt, except when the $I^2C$ controller is shifting in data during the reception of a byte or when shifting an address and the RD bit is set. This bit clears by writing to the I2CDATA Register.                                                                                                                                       |                                                                                             |                                                                                             |                                                                |                                                             |                                                                 |                                                                  |                                                      |  |  |  |  |
| [6]<br>RDRF | <b>Receive Data Register Full</b><br>This bit is set = 1 when the $I^2C$ controller is enabled and the $I^2C$ controller has received a byte of data. When asserted, this bit causes the $I^2C$ controller to generate an interrupt. This bit clears by reading the I2CDATA Register.                                                                                                                                                                                                                                                           |                                                                                             |                                                                                             |                                                                |                                                             |                                                                 |                                                                  |                                                      |  |  |  |  |
| [5]<br>SAM  | Slave Add<br>This bit is s<br>that matche<br>the I <sup>2</sup> C Moo<br>on both add<br>by reading                                                                                                                                                                                                                                                                                                                                                                                                                                              | ress Match<br>et = 1 if the<br>es the unique<br>de Register)<br>dress bytes.<br>the I2CISTA | I <sup>2</sup> C controlle<br>e slave addr<br>. In 10-bit ac<br>When this b<br>.T Register. | er is enablec<br>ess or Gene<br>ddressing m<br>bit is set, the | I in SLAVE I<br>eral Call Adc<br>ode, this bit<br>RD and GC | Mode and ai<br>Iress (if enal<br>is not set ur<br>A bits are al | n address is<br>bled by the (<br>htil a match i<br>so valid. Thi | received<br>3CE bit in<br>s achieved<br>s bit clears |  |  |  |  |
| [4]<br>GCA  | <b>General Call Address</b><br>This bit is set in SLAVE Mode when the General Call Address or Start byte is recognized (in either 7 or 10 bit SLAVE Mode). The GCE bit in the I <sup>2</sup> C Mode Register must be set to enable recognition of the General Call Address and Start byte. This bit clears when IEN = 0 and is updated following the first address byte of each SLAVE Mode transaction. A General Call Address is distinguished from a Start byte by the value of the RD bit (RD = 0 for General Call Address 1 for Start byte) |                                                                                             |                                                                                             |                                                                |                                                             |                                                                 |                                                                  |                                                      |  |  |  |  |
| [3]<br>RD   | <b>Read</b><br>This bit indicates the direction of transfer of the data. It is set when the Master is reading data from the Slave. This bit matches the least-significant bit of the address byte after the start condition occurs (for both MASTER and SLAVE modes). This bit clears when IEN = 0 and is updated following the first address byte of each transaction                                                                                                                                                                          |                                                                                             |                                                                                             |                                                                |                                                             |                                                                 |                                                                  |                                                      |  |  |  |  |

Table 120. I<sup>2</sup>C Interrupt Status Register (I2CISTAT = F51H)

## Chapter 18. Comparator

The Z8 Encore! XP F1680 Series devices feature two same general purpose comparators that compares two analog input signals. For each comparator, a GPIO (C0INP/C1INP) pin provides the positive comparator input, the negative input (C0INN/C1INN) can be taken from either an external GPIO pin or an internal reference. The output of each comparator is available as an interrupt source or can be routed to an external pin using the GPIO multiplex. Features for each comparator include:

- Two inputs which are connected using the GPIO multiplex (MUX)
- One input can be connected to a programmable internal reference
- One input can be connected to the on-chip temperature sensor
- Output can trigger timer counting
- Output can be either an interrupt source or an output to an external pin
- Operation in STOP Mode

## 18.1. Operation

One of the comparator inputs can be connected to an internal reference which is a user-selectable reference that is user-programmable with 200 mV resolution.

The comparator can be powered down to save supply current or to continue to operate in STOP Mode. For details, see the <u>Power Control Register 0</u> section on page 44. In STOP Mode, the comparator interrupt (if enabled) automatically initiates a Stop Mode Recovery and generates an interrupt request. In the <u>Reset Status Register</u> (see page 40), the stop bit is set to 1. Also, the Comparator request bit in the <u>Interrupt Request 1 Register</u> (see page 74) is set. Following completion of the Stop Mode Recovery, and if interrupts are enabled, the CPU responds to the interrupt request by fetching the comparator interrupt vector.

**Caution:** Because of the propagation delay of the comparator, spurious interrupts can result after enabling the comparator. Zilog recommends not enabling the comparator without first disabling interrupts, then waiting for the comparator output to settle.

The following code example shows how to safely enable the comparator:

di ldx CMP0,r0 nop DBG  $\leftarrow$  Size[7:0] DBG  $\rightarrow$  1-65536 data bytes

**Read Program Memory CRC (0EH).** The Read Program Memory CRC command computes and returns the CRC (cyclic redundancy check) of Program memory using the 16-bit CRC-CCITT polynomial  $(x^{16} + x^{12} + x^5 + 1)$ . The CRC is preset to all 1s. The least-significant bit of the data is shifted through the polynomial first. The CRC is inverted when it is transmitted. If the device is not in DEBUG mode, this command returns FFFFH for the CRC value. Unlike most other OCD Read commands, there is a delay from issuing of the command until the OCD returns the data. The OCD reads Program memory, calculates the CRC value and returns the result. The delay is a function of the Program memory size and is approximately equal to the system clock period multiplied by the number of bytes in Program memory.

DBG  $\leftarrow$  0EH DBG  $\rightarrow$  CRC[15:8] DBG  $\rightarrow$  CRC[7:0]

**Step Instruction (10H).** The Step Instruction command steps one assembly instruction at the current Program Counter (PC) location. If the device is not in DEBUG mode or the Read Protect Option bit is enabled, the OCD ignores this command.

DBG ← 10H

**Stuff Instruction (11H).** The Stuff Instruction command steps one assembly instruction and allows specification of the first byte of the instruction. The remaining 0-4 bytes of the instruction are read from Program memory. This command is useful for stepping over instructions where the first byte of the instruction has been overwritten by a breakpoint. If the device is not in DEBUG mode or the Read Protect option bit is enabled, the OCD ignores this command.

DBG  $\leftarrow$  11H DBG  $\leftarrow$  opcode[7:0]

**Execute Instruction (12H).** The Execute Instruction command allows sending an entire instruction to be executed to the eZ8 CPU. This command can also step over breakpoints. The number of bytes to send for the instruction depends on the op code. If the device is not in DEBUG mode or the Read Protect option bit is enabled, the OCD ignores this command.

DBG  $\leftarrow$  12H DBG  $\leftarrow$  1-5 byte opcode

Write Line Control Register (18H). The Write Line Control Register command writes the data that follows to the Line Control Register.

DBG  $\leftarrow$  18H DBG  $\leftarrow$  LCR[7:0]

**Read Line Control Register (19H).** The Read Line Control Register command returns the current value in the Line Control Register.

DBG  $\leftarrow$  19H DBG  $\rightarrow$  LCR[7:0] Tables 178 through 185 contain the instructions belonging to each group and the number of operands required for each instruction. Some instructions appear in more than one table as these instructions are to be considered as a subset of more than one category. Within these tables, the source operand is identified as src, the destination operand is dst and a condition code is cc.

| Mnemonic | Operands | Instruction                                   |
|----------|----------|-----------------------------------------------|
| ADC      | dst, src | Add with Carry                                |
| ADCX     | dst, src | Add with Carry using Extended Addressing      |
| ADD      | dst, src | Add                                           |
| ADDX     | dst, src | Add using Extended Addressing                 |
| СР       | dst, src | Compare                                       |
| CPC      | dst, src | Compare with Carry                            |
| CPCX     | dst, src | Compare with Carry using Extended Addressing  |
| СРХ      | dst, src | Compare using Extended Addressing             |
| DA       | dst      | Decimal Adjust                                |
| DEC      | dst      | Decrement                                     |
| DECW     | dst      | Decrement Word                                |
| INC      | dst      | Increment                                     |
| INCW     | dst      | Increment Word                                |
| MULT     | dst      | Multiply                                      |
| SBC      | dst, src | Subtract with Carry                           |
| SBCX     | dst, src | Subtract with Carry using Extended Addressing |
| SUB      | dst, src | Subtract                                      |
| SUBX     | dst, src | Subtract using Extended Addressing            |

#### Table 178. Arithmetic Instructions

| 338 |
|-----|
|     |
|     |

| Assembly      |                    | Add<br>Mc | ress<br>ode | Op<br>Code(s) |   |   | Fla | ags |   |   | Fetch  | Instr  |
|---------------|--------------------|-----------|-------------|---------------|---|---|-----|-----|---|---|--------|--------|
| Mnemonic      | Symbolic Operation | dst       | src         | (Hex)         | С | Ζ | S   | ۷   | D | Н | Cycles | Cycles |
| CLR dst       | dst ← 00H          | R         |             | B0            | _ | - | _   | -   | - | _ | 2      | 2      |
|               |                    | IR        |             | B1            | _ |   |     |     |   |   | 2      | 3      |
| COM dst       | dst ← ~dst         | R         |             | 60            | _ | * | *   | 0   | _ | _ | 2      | 2      |
|               |                    | IR        |             | 61            | _ |   |     |     |   |   | 2      | 3      |
| CP dst, src   | dst – src          | r         | r           | A2            | * | * | *   | *   | _ | - | 2      | 3      |
|               |                    | r         | lr          | A3            | _ |   |     |     |   |   | 2      | 4      |
|               |                    | R         | R           | A4            | _ |   |     |     |   |   | 3      | 3      |
|               |                    | R         | IR          | A5            | _ |   |     |     |   |   | 3      | 4      |
|               |                    | R         | IM          | A6            | _ |   |     |     |   |   | 3      | 3      |
|               |                    | IR        | IM          | A7            | _ |   |     |     |   |   | 3      | 4      |
| CPC dst, src  | dst – src – C      | r         | r           | 1F A2         | * | * | *   | *   | _ | - | 3      | 3      |
|               |                    | r         | lr          | 1F A3         | _ |   |     |     |   |   | 3      | 4      |
|               |                    | R         | R           | 1F A4         | _ |   |     |     |   |   | 4      | 3      |
|               |                    | R         | IR          | 1F A5         | _ |   |     |     |   |   | 4      | 4      |
|               |                    | R         | IM          | 1F A6         | _ |   |     |     |   |   | 4      | 3      |
|               |                    | IR        | IM          | 1F A7         | _ |   |     |     |   |   | 4      | 4      |
| CPCX dst, src | dst – src – C      | ER        | ER          | 1F A8         | * | * | *   | *   | _ | - | 5      | 3      |
|               |                    | ER        | IM          | 1F A9         | _ |   |     |     |   |   | 5      | 3      |
| CPX dst, src  | dst – src          | ER        | ER          | A8            | * | * | *   | *   | - | - | 4      | 3      |
|               |                    | ER        | IM          | A9            | _ |   |     |     |   |   | 4      | 3      |
| DA dst        | dst ← DA(dst)      | R         |             | 40            | * | * | *   | Х   | _ | - | 2      | 2      |
|               |                    | IR        |             | 41            | _ |   |     |     |   |   | 2      | 3      |
| DEC dst       | dst ← dst – 1      | R         |             | 30            | - | * | *   | *   | - | - | 2      | 2      |
|               |                    | IR        |             | 31            | _ |   |     |     |   |   | 2      | 3      |
| DECW dst      | dst ← dst – 1      | RR        |             | 80            | - | * | *   | *   | _ | _ | 2      | 5      |
|               |                    | IRR       |             | 81            |   |   |     |     |   |   | 2      | 6      |
| DI            | IRQCTL[7] ← 0      |           |             | 8F            | _ | - | _   | -   | - | _ | 1      | 2      |

#### Table 186. eZ8 CPU Instruction Summary (Continued)

Flags notation:

\* = Value is a function of the result of the operation.

– = Unaffected.

X = Undefined.

0 = Reset to 0.

1 = Set to 1.

| Assembly              |                          | Add<br>Mc | ress<br>ode | Op<br>Code(s) |   |   | Fla | ags |   | Fetch | Instr  |        |
|-----------------------|--------------------------|-----------|-------------|---------------|---|---|-----|-----|---|-------|--------|--------|
| Mnemonic              | Symbolic Operation       | dst       | src         | (Hex)         | С | Ζ | S   | ۷   | D | Η     | Cycles | Cycles |
| LD dst, rc            | dst ← src                | r         | IM          | 0C-FC         | _ | _ | _   | -   | _ | _     | 2      | 2      |
|                       |                          | r         | X(r)        | C7            | _ |   |     |     |   |       | 3      | 3      |
|                       |                          | X(r)      | r           | D7            | _ |   |     |     |   |       | 3      | 4      |
|                       |                          | r         | lr          | E3            | _ |   |     |     |   |       | 2      | 3      |
|                       |                          | R         | R           | E4            | _ |   |     |     |   |       | 3      | 2      |
|                       |                          | R         | IR          | E5            | _ |   |     |     |   |       | 3      | 4      |
|                       |                          | R         | IM          | E6            | _ |   |     |     |   |       | 3      | 2      |
|                       |                          | IR        | IM          | E7            | _ |   |     |     |   |       | 3      | 3      |
|                       |                          | lr        | r           | F3            | _ |   |     |     |   |       | 2      | 3      |
|                       |                          | IR        | R           | F5            | _ |   |     |     |   |       | 3      | 3      |
| LDC dst, src          | dst ← src                | r         | Irr         | C2            | _ | - | _   | _   | _ | _     | 2      | 5      |
|                       |                          | lr        | Irr         | C5            | _ |   |     |     |   |       | 2      | 9      |
|                       |                          | Irr       | r           | D2            | _ |   |     |     |   |       | 2      | 5      |
| LDCI dst, src         | dst ← src                | lr        | Irr         | C3            | _ | - | _   | _   | _ | _     | 2      | 9      |
|                       | r ← r + 1<br>rr ← rr + 1 | Irr       | lr          | D3            | _ |   |     |     |   |       | 2      | 9      |
| LDE dst, src          | dst ← src                | r         | Irr         | 82            | _ | - | -   | _   | - | -     | 2      | 5      |
|                       |                          | Irr       | r           | 92            | _ |   |     |     |   |       | 2      | 5      |
| LDEI dst, src         | dst ← src                | lr        | Irr         | 83            | _ | _ | _   | _   | _ | _     | 2      | 9      |
|                       | r ← r + 1<br>rr ← rr + 1 | Irr       | lr          | 93            | _ |   |     |     |   |       | 2      | 9      |
| LDWX dst, src         | dst ← src                | ER        | ER          | 1FE8          | _ | _ | -   | -   | - | _     | 5      | 4      |
| <b>E</b> I <i>i i</i> |                          |           |             |               |   |   |     |     |   |       |        |        |

#### Table 186. eZ8 CPU Instruction Summary (Continued)

Flags notation:

\* = Value is a function of the result of the operation.

- = Unaffected.

X = Undefined.

0 = Reset to 0.

1 =Set to 1.

control register, I2C 247 Control Registers 19 CP 332 CPC 332 CPCX 332 CPU and peripheral overview 4 CPU control instructions 333 CPX 332 current measurement architecture 186 operation 186 Customer Feedback Form 387

## D

DA 330, 332 data memory 21 data register, I2C 243 DC characteristics 350 debugger, on-chip 294 **DEC 332** decimal adjust 332 decrement 332 decrement and jump non-zero 335 decrement word 332 **DECW 332** destination operand 331 device, port availability 46 DI 333 direct address 330 disable interrupts 333 **DJNZ 335** dst 331

### Ε

EI 333 electrical characteristics 349 ADC 360 flash memory and timing 359 GPIO input data sample timing 366 watch-dog timer 359, 361 electrical noise 186 enable interrupt 333 ER 330 extended addressing register 330 external pin reset 37 eZ8 CPU features 4 eZ8 CPU instruction classes 331 eZ8 CPU instruction notation 330 eZ8 CPU instruction set 328 eZ8 CPU instruction summary 336

#### F

FCTL register 272, 281 features, Z8 Encore! 1 first opcode map 347 FLAGS 331 flags register 331 flash controller 4 option bit configuration - reset 276 flash memory 262 arrangement 263, 264, 265 byte programming 269 code protection 267 configurations 262 control register definitions 271, 278 controller bypass 270 electrical characteristics and timing 359 flash control register 272, 281 flash option bits 268 flash status register 272 flow chart 266 frequency high and low byte registers 274 mass erase 270 operation 265 operation timing 267 page erase 270 page select register 273, 274 FPS register 273, 274 FSTAT register 272

### G

gated mode 114 general-purpose I/O 46 GPIO 4, 46 alternate functions 47 architecture 47 control register definitions 58 378