



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 24                                                                         |
| Program Memory Size        | 8KB (4K x 16)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 19x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Through Hole                                                               |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                    |
| Supplier Device Package    | 28-SPDIP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f23k22-e-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The PUSH instruction places the current PC value onto the stack. This increments the Stack Pointer and loads

The POP instruction discards the current TOS by

decrementing the Stack Pointer. The previous value

pushed onto the stack then becomes the TOS value.

the current PC value onto the stack.

#### 5.1.2.3 PUSH and POP Instructions

Since the Top-of-Stack is readable and writable, the ability to push values onto the stack and pull values off the stack without disturbing normal program execution is a desirable feature. The PIC18 instruction set includes two instructions. PUSH and POP. that permit the TOS to be manipulated under software control. TOSU, TOSH and TOSL can be modified to place data or a return address on the stack.

5.2 **Register Definitions: Stack Pointer** 

### **REGISTER 5-1:** STKPTR: STACK POINTER REGISTER

| R/C-0                 | R/C-0                 | U-0 | R/W-0       | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|-----------------------|-----------------------|-----|-------------|-------|-------|-------|-------|--|
| STKFUL <sup>(1)</sup> | STKUNF <sup>(1)</sup> | —   | STKPTR<4:0> |       |       |       |       |  |
| bit 7 bit             |                       |     |             |       |       |       |       |  |

| Legend:           |                  |                      |                        |
|-------------------|------------------|----------------------|------------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented    | C = Clearable only bit |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown     |

| bit 7 | STKFUL: Stack Full Flag bit <sup>(1)</sup>      |  |  |  |  |  |
|-------|-------------------------------------------------|--|--|--|--|--|
|       | 1 = Stack became full or overflowed             |  |  |  |  |  |
|       | 0 = Stack has not become full or overflowed     |  |  |  |  |  |
| bit 6 | STKUNF: Stack Underflow Flag bit <sup>(1)</sup> |  |  |  |  |  |
|       | 1 = Stack Underflow occurred                    |  |  |  |  |  |
|       | 0 = Stack Underflow did not occur               |  |  |  |  |  |
| bit 5 | Unimplemented: Read as '0'                      |  |  |  |  |  |
|       |                                                 |  |  |  |  |  |

bit 4-0 STKPTR<4:0>: Stack Pointer Location bits

Note 1: Bit 7 and bit 6 are cleared by user software or by a POR.

#### Stack Full and Underflow Resets 5.2.0.1

Device Resets on Stack Overflow and Stack Underflow conditions are enabled by setting the STVREN bit in Configuration Register 4L. When STVREN is set, a full or underflow will set the appropriate STKFUL or STKUNF bit and then cause a device Reset. When STVREN is cleared, a full or underflow condition will set the appropriate STKFUL or STKUNF bit but not cause a device Reset. The STKFUL or STKUNF bits are cleared by the user software or a Power-on Reset.

#### FAST REGISTER STACK 5.2.1

A fast register stack is provided for the Status, WREG and BSR registers, to provide a "fast return" option for interrupts. The stack for each register is only one level deep and is neither readable nor writable. It is loaded with the current value of the corresponding register when the processor vectors for an interrupt. All interrupt sources will push values into the stack registers. The values in the registers are then loaded back into their associated registers if the RETFIE, FAST instruction is used to return from the interrupt.

If both low and high priority interrupts are enabled, the stack registers cannot be used reliably to return from low priority interrupts. If a high priority interrupt occurs while servicing a low priority interrupt, the stack register values stored by the low priority interrupt will be overwritten. In these cases, users must save the key registers by software during a low priority interrupt.

If interrupt priority is not used, all interrupts may use the fast register stack for returns from interrupt. If no interrupts are used, the fast register stack can be used to restore the Status, WREG and BSR registers at the end of a subroutine call. To use the fast register stack for a subroutine call, a CALL label, FAST instruction must be executed to save the Status, WREG and BSR registers to the fast register stack. A RETURN, FAST instruction is then executed to restore these registers from the fast register stack.

Example 5-1 shows a source code example that uses the fast register stack during a subroutine call and return.

© 2010-2016 Microchip Technology Inc.



# 9.0 INTERRUPTS

The PIC18(L)F2X/4XK22 devices have multiple interrupt sources and an interrupt priority feature that allows most interrupt sources to be assigned a high or low priority level (INT0 does not have a priority bit, it is always a high priority). The high priority interrupt vector is at 0008h and the low priority interrupt vector is at 0018h. A high priority interrupt event will interrupt a low priority interrupt that may be in progress.

There are 19 registers used to control interrupt operation.

These registers are:

- INTCON, INTCON2, INTCON3
- PIR1, PIR2, PIR3, PIR4, PIR5
- PIE1, PIE2, PIE3, PIE4, PIE5
- IPR1, IPR2, IPR3, IPR4, IPR5
- RCON

It is recommended that the Microchip header files supplied with MPLAB<sup>®</sup> IDE be used for the symbolic bit names in these registers. This allows the assembler/ compiler to automatically take care of the placement of these bits within the specified register.

In general, interrupt sources have three bits to control their operation. They are:

- Flag bit to indicate that an interrupt event occurred
- Enable bit that allows program execution to branch to the interrupt vector address when the flag bit is set
- **Priority bit** to select high priority or low priority

# 9.1 Mid-Range Compatibility

When the IPEN bit is cleared (default state), the interrupt priority feature is disabled and interrupts are compatible with PIC<sup>®</sup> microcontroller mid-range devices. In Compatibility mode, the interrupt priority bits of the IPRx registers have no effect. The PEIE/GIEL bit of the INTCON register is the global interrupt enable for the peripherals. The PEIE/GIEL bit disables only the peripheral interrupt sources and enables the peripheral interrupt sources when the GIE/GIEH bit is also set. The GIE/GIEH bit of the INTCON register is the global interrupt sources and enables all non-peripheral interrupt sources and disables all interrupt sources, including the peripherals. All interrupts branch to address 0008h in Compatibility mode.

# 9.2 Interrupt Priority

The interrupt priority feature is enabled by setting the IPEN bit of the RCON register. When interrupt priority is enabled the GIE/GIEH and PEIE/GIEL global interrupt enable bits of Compatibility mode are replaced by the GIEH high priority, and GIEL low priority, global interrupt enables. When set, the GIEH bit of the INTCON register enables all interrupts that have their associated IPRx register or INTCONx register priority bit set (high priority). When clear, the GIEH bit disables all interrupt sources including those selected as low priority. When clear, the GIEL bit of the INTCON register disables only the interrupts that have their associated priority bit cleared (low priority). When set, the GIEL bit enables the low priority sources when the GIEH bit is also set.

When the interrupt flag, enable bit and appropriate Global Interrupt Enable (GIE) bit are all set, the interrupt will vector immediately to address 0008h for high priority, or 0018h for low priority, depending on level of the interrupting source's priority bit. Individual interrupts can be disabled through their corresponding interrupt enable bits.

# 9.3 Interrupt Response

When an interrupt is responded to, the Global Interrupt Enable bit is cleared to disable further interrupts. The GIE/GIEH bit is the Global Interrupt Enable when the IPEN bit is cleared. When the IPEN bit is set, enabling interrupt priority levels, the GIEH bit is the high priority global interrupt enable and the GIEL bit is the low priority Global Interrupt Enable. High priority interrupt sources can interrupt a low priority interrupt. Low priority interrupts are not processed while high priority interrupts are in progress.

The return address is pushed onto the stack and the PC is loaded with the interrupt vector address (0008h or 0018h). Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits in the INTCONx and PIRx registers. The interrupt flag bits must be cleared by software before re-enabling interrupts to avoid repeating the same interrupt.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine and sets the GIE/GIEH bit (GIEH or GIEL if priority levels are used), which re-enables interrupts.

For external interrupt events, such as the INT pins or the PORTB interrupt-on-change, the interrupt latency will be three to four instruction cycles. The exact latency is the same for one-cycle or two-cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding enable bits or the Global Interrupt Enable bit.

| Pin Name          | Function                 | TRIS<br>Setting | ANSEL setting | Pin<br>Type | Buffer<br>Type | Description                                              |
|-------------------|--------------------------|-----------------|---------------|-------------|----------------|----------------------------------------------------------|
| RC5/SDO1/AN17     | RC5                      | 0               | 0             | 0           | DIG            | LATC<5> data output; not affected by analog input.       |
|                   |                          | 1               | 0             | I           | ST             | PORTC<5> data input; disabled when analog input enabled. |
|                   | SDO1                     | 0               | 0             | 0           | DIG            | MSSP1 SPI data output.                                   |
|                   | AN17                     | 1               | 1             | I           | AN             | Analog input 17.                                         |
| RC6/P3A/CCP3/TX1/ | RC6                      | 0               | 0             | 0           | DIG            | LATC<6> data output; not affected by analog input.       |
| CK1/AN18          |                          | 1               | 0             | Ι           | ST             | PORTC<6> data input; disabled when analog input enabled. |
|                   | P3A <sup>(2), (3)</sup>  | 0               | 0             | 0           | CMOS           | Enhanced CCP3 PWM output 1.                              |
|                   | CCP3 <sup>(2), (3)</sup> | 0               | 0             | 0           | DIG            | Compare 3 output/PWM 3 output.                           |
|                   |                          | 1               | 0             | I           | ST             | Capture 3 input.                                         |
|                   | TX1                      | 1               | 0             | 0           | DIG            | EUSART asynchronous transmit data output.                |
|                   | CK1                      | 1               | 0             | 0           | DIG            | EUSART synchronous serial clock output.                  |
|                   |                          | 1               | 0             | I           | ST             | EUSART synchronous serial clock input.                   |
|                   | AN18                     | 1               | 1             | I           | AN             | Analog input 18.                                         |
| RC7/P3B/RX1/DT1/  | RC7                      | 0               | 0             | 0           | DIG            | LATC<7> data output; not affected by analog input.       |
| AN19              |                          | 1               | 0             | Ι           | ST             | PORTC<7> data input; disabled when analog input enabled. |
|                   | P3B                      | 0               | 0             | 0           | CMOS           | Enhanced CCP3 PWM output 2.                              |
|                   | RX1                      | 1               | 0             | I           | ST             | EUSART asynchronous receive data in.                     |
|                   | DT1                      | 1               | 0             | 0           | DIG            | EUSART synchronous serial data output.                   |
|                   |                          | 1               | 0             | I           | ST             | EUSART synchronous serial data input.                    |
|                   | AN19                     | 1               | 1             | I           | AN             | Analog input 19.                                         |

# TABLE 10-8: PORTC I/O SUMMARY (CONTINUED)

Legend:AN = Analog input or output; TTL = TTL compatible input; HV = High Voltage; OD = Open Drain; XTAL = Crystal; CMOS =<br/>CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels;  $I^2C$  = Schmitt Trigger input with  $I^2C$ .

Note 1: Default pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and CCP2MX are set.

2: Alternate pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and CCP2MX are clear.

3: Function on PORTD and PORTE for PIC18FXXK22 devices.

# 14.4.1 HALF-BRIDGE MODE

In Half-Bridge mode, two pins are used as outputs to drive push-pull loads. The PWM output signal is output on the CCPx/PxA pin, while the complementary PWM output signal is output on the PxB pin (see Figure 14-9). This mode can be used for half-bridge applications, as shown in Figure 14-9, or for full-bridge applications, where four power switches are being modulated with two PWM signals.

In Half-Bridge mode, the programmable dead-band delay can be used to prevent shoot-through current in halfbridge power devices. The value of the PDC<6:0> bits of the PWMxCON register sets the number of instruction cycles before the output is driven active. If the value is greater than the duty cycle, the corresponding output remains inactive during the entire cycle. See **Section 14.4.5 "Programmable Dead-Band Delay Mode"** for more details of the dead-band delay operations. Since the PxA and PxB outputs are multiplexed with the PORT data latches, the associated TRIS bits must be cleared to configure PxA and PxB as outputs.

### FIGURE 14-8: EXAMPLE OF HALF-BRIDGE PWM OUTPUT



# FIGURE 14-9: EXAMPLE OF HALF-BRIDGE APPLICATIONS





© 2010-2016 Microchip Technology Inc.

# FIGURE 15-4: SPI MASTER AND MULTIPLE SLAVE CONNECTION



### 15.2.1 SPI MODE REGISTERS

The MSSPx module has five registers for SPI mode operation. These are:

- MSSPx STATUS register (SSPxSTAT)
- MSSPx Control register 1 (SSPxCON1)
- MSSPx Control register 3 (SSPxCON3)
- MSSPx Data Buffer register (SSPxBUF)
- MSSPx Address register (SSPxADD)
- MSSPx Shift register (SSPxSR) (Not directly accessible)

SSPxCON1 and SSPxSTAT are the control and STATUS registers in SPI mode operation. The SSPxCON1 register is readable and writable. The lower 6 bits of the SSPxSTAT are read-only. The upper two bits of the SSPxSTAT are read/write.

In one SPI Master mode, SSPxADD can be loaded with a value used in the Baud Rate Generator. More information on the Baud Rate Generator is available in **Section 15.7 "Baud Rate Generator"**.

SSPxSR is the shift register used for shifting data in and out. SSPxBUF provides indirect access to the SSPxSR register. SSPxBUF is the buffer register to which data bytes are written, and from which data bytes are read.

In receive operations, SSPxSR and SSPxBUF together create a buffered receiver. When SSPxSR receives a complete byte, it is transferred to SSPxBUF and the SSPxIF interrupt is set.

During transmission, the SSPxBUF is not buffered. A write to SSPxBUF will write to both SSPxBUF and SSPxSR.

# 15.2.2 SPI MODE OPERATION

When initializing the SPI, several options need to be specified. This is done by programming the appropriate control bits (SSPxCON1<5:0> and SSPxSTAT<7:6>). These control bits allow the following to be specified:

- Master mode (SCKx is the clock output)
- Slave mode (SCKx is the clock input)
- Clock Polarity (Idle state of SCKx)
- Data Input Sample Phase (middle or end of data output time)
- Clock Edge (output data on rising/falling edge of SCKx)
- Clock Rate (Master mode only)
- Slave Select mode (Slave mode only)

To enable the serial port, SSPx Enable bit, SSPxEN of the SSPxCON1 register, must be set. To reset or reconfigure SPI mode, clear the SSPxEN bit, re-initialize the SSPxCONx registers and then set the SSP<u>xEN</u> bit. This configures the SDIx, SDOx, SCKx and SSx pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRIS register) appropriately programmed as follows:

- SDIx must have corresponding TRIS bit set
- SDOx must have corresponding TRIS bit cleared
- SCKx (Master mode) must have corresponding TRIS bit cleared
- SCKx (Slave mode) must have corresponding TRIS bit set
- SSx must have corresponding TRIS bit set



## FIGURE 15-22: I<sup>2</sup>C SLAVE, 10-BIT ADDRESS, TRANSMISSION (SEN = 0, AHEN = 0, DHEN = 0)

PIC18(L)F2X/4XK22

# 15.6.5 I<sup>2</sup>C MASTER MODE REPEATED START CONDITION TIMING

A Repeated Start condition (Figure 15-27) occurs when the RSEN bit of the SSPxCON2 register is programmed high and the master state machine is no longer active. When the RSEN bit is set, the SCLx pin is asserted low. When the SCLx pin is sampled low, the Baud Rate Generator is loaded and begins counting. The SDAx pin is released (brought high) for one Baud Rate Generator count (TBRG). When the Baud Rate Generator times out, if SDAx is sampled high, the SCLx pin will be deasserted (brought high). When SCLx is sampled high, the Baud Rate Generator is reloaded and begins counting. SDAx and SCLx must be sampled high for one TBRG. This action is then followed by assertion of the SDAx pin (SDAx = 0) for one TBRG while SCLx is high. SCLx is asserted low. Following this, the RSEN bit of the SSPxCON2 register will be automatically cleared and the Baud Rate Generator will not be reloaded, leaving the SDAx pin held low. As soon as a Start condition is detected on the SDAx and SCLx pins, the S bit of the SSPxSTAT register will be set. The SSPxIF bit will not be set until the Baud Rate Generator has timed out.

- Note 1: If RSEN is programmed while any other event is in progress, it will not take effect.
  - **2:** A bus collision during the Repeated Start condition occurs if:
    - SDAx is sampled low when SCLx goes from low-to-high.
    - SCLx goes low before SDAx is asserted low. This may indicate that another master is attempting to transmit a data '1'.

# FIGURE 15-27: REPEAT START CONDITION WAVEFORM



# 17.1 ADC Configuration

When configuring and using the ADC the following functions must be considered:

- Port configuration
- · Channel selection
- ADC voltage reference selection
- ADC conversion clock source
- Interrupt control
- Results formatting

### 17.1.1 PORT CONFIGURATION

The ANSELx and TRISx registers configure the A/D port pins. Any port pin needed as an analog input should have its corresponding ANSx bit set to disable the digital input buffer and TRISx bit set to disable the digital output driver. If the TRISx bit is cleared, the digital output level (VOH or VOL) will be converted.

The A/D operation is independent of the state of the ANSx bits and the TRIS bits.

- Note 1: When reading the PORT register, all pins with their corresponding ANSx bit set read as cleared (a low level). However, analog conversion of pins configured as digital inputs (ANSx bit cleared and TRISx bit set) will be accurately converted.
  - 2: Analog levels on any pin with the corresponding ANSx bit cleared may cause the digital input buffer to consume current out of the device's specification limits.
  - 3: The PBADEN bit in Configuration Register 3H configures PORTB pins to reset as analog or digital pins by controlling how the bits in ANSELB are reset.

# 17.1.2 CHANNEL SELECTION

The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit.

When changing channels, a delay is required before starting the next conversion. Refer to **Section 17.2** "**ADC Operation**" for more information.

# 17.1.3 ADC VOLTAGE REFERENCE

The PVCFG<1:0> and NVCFG<1:0> bits of the ADCON1 register provide independent control of the positive and negative voltage references.

The positive voltage reference can be:

- Vdd
- the fixed voltage reference (FVR BUF2)
- an external voltage source (VREF+)

The negative voltage reference can be:

- Vss
- an external voltage source (VREF-)

# 17.1.4 SELECTING AND CONFIGURING ACQUISITION TIME

The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set.

Acquisition time is set with the ACQT<2:0> bits of the ADCON2 register. Acquisition delays cover a range of 2 to 20 TAD. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there is no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit.

Manual acquisition is selected when ACQT<2:0> = 000. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This option is also the default Reset state of the ACQT<2:0> bits and is compatible with devices that do not offer programmable acquisition times.

In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. When an acquisition time is programmed, there is no indication of when the acquisition time ends and the conversion begins.

# 17.3 Register Definitions: ADC Control

Note: Analog pin control is determined by the ANSELx registers (see Register 10-2)

### REGISTER 17-1: ADCON0: A/D CONTROL REGISTER 0

| U-0   | R/W-0 | R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0   | R/W-0 |
|-------|-------|-------|----------|-------|-------|---------|-------|
| —     |       |       | CHS<4:0> |       |       | GO/DONE | ADON  |
| bit 7 |       |       |          |       |       |         | bit 0 |

| Logond     |                |                                    |                                       |                    |
|------------|----------------|------------------------------------|---------------------------------------|--------------------|
| Legena:    |                |                                    |                                       |                    |
| R = Reada  | ible bit       | VV = VVritable bit                 | U = Unimplemented bit, re             | ead as '0'         |
| -n = Value | at POR         | '1' = Bit is set                   | '0' = Bit is cleared                  | x = Bit is unknown |
|            |                |                                    |                                       |                    |
| bit 7      | Unimple        | mented: Read as '0'                |                                       |                    |
| bit 6-2    | CHS<4:0        | >: Analog Channel Select bits      | 6                                     |                    |
|            | 00000 =        | ANO                                |                                       |                    |
|            | 00001 =        | AN1                                |                                       |                    |
|            | 00010 =        | AN2                                |                                       |                    |
|            | 00011 =        | AN3                                |                                       |                    |
|            | 00100 =        | AN4                                |                                       |                    |
|            | 00101 =        | AN5(1)                             |                                       |                    |
|            | 00110 =        | AN6(1)                             |                                       |                    |
|            | 00111 =        | AN7(')                             |                                       |                    |
|            | 01000 =        | AN8                                |                                       |                    |
|            | 01001 =        | AN9                                |                                       |                    |
|            | 01010 =        | AN10                               |                                       |                    |
|            | 01011 =        | AN11                               |                                       |                    |
|            | 01100 =        | AN12                               |                                       |                    |
|            | 01101 =        | AN13                               |                                       |                    |
|            | 01110 =        | AN14<br>AN15                       |                                       |                    |
|            | 10000 -        | AN16                               |                                       |                    |
|            | 10000 =        | AN17                               |                                       |                    |
|            | 10010 =        | AN18                               |                                       |                    |
|            | 10011 =        | AN19                               |                                       |                    |
|            | 10100 =        | AN20 <sup>(1)</sup>                |                                       |                    |
|            | 10101 =        | AN21 <sup>(1)</sup>                |                                       |                    |
|            | 10110 =        | AN22 <sup>(1)</sup>                |                                       |                    |
|            | 10111 =        | AN23 <sup>(1)</sup>                |                                       |                    |
|            | 11000 =        | AN24 <sup>(1)</sup>                |                                       |                    |
|            | 11001 =        | AN25 <sup>(1)</sup>                |                                       |                    |
|            | 11010 =        | AN26 <sup>(1)</sup>                |                                       |                    |
|            | 11011 =        | AN27 <sup>(1)</sup>                |                                       |                    |
|            | 11100 =        | Reserved                           |                                       |                    |
|            | 11101 =        | CTMU                               |                                       |                    |
|            | 11110 =        | DAC                                |                                       | (2)                |
|            | 111111 =       | FVR BUF2 (1.024V/2.048V/2.0        | 96V Volt Fixed Voltage Reference      | )(2)               |
| bit 1      | GO/DON         | E: A/D Conversion Status bit       |                                       |                    |
|            | 1 = A/D 0      | conversion cycle in progress. Se   | etting this bit starts an A/D convers | ion cycle.         |
|            | This           | bit is automatically cleared by ha | ardware when the A/D conversion       | has completed.     |
|            | 0 = A/D c      | conversion completed/not in prog   | gress                                 |                    |
| bit 0      | ADON: A        | DC Enable bit                      |                                       |                    |
|            | 1 = ADC        | is enabled                         |                                       |                    |
|            | 0 = ADC        | is disabled and consumes no o      | perating current                      |                    |
| Note 1:    | Available on P | IC18(L)F4XK22 devices only.        |                                       |                    |

2: Allow greater than 15  $\mu s$  acquisition time when measuring the Fixed Voltage Reference.

| <b>REGISTER 2</b> | 24-2: CONF                                                                                                                                                                                                                                                                                                                                                                                                                  | IG2L: CONFI                                                                                | GURATION                   | REGISTER              | 2 LOW              |                       |                       |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------|-----------------------|--------------------|-----------------------|-----------------------|
| U-0               | U-0                                                                                                                                                                                                                                                                                                                                                                                                                         | U-0                                                                                        | R/P-1                      | R/P-1                 | R/P-1              | R/P-1                 | R/P-1                 |
| _                 | —                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                            | BOR                        | /<1:0> <sup>(1)</sup> | BOREN              | l<1:0> <sup>(2)</sup> | PWRTEN <sup>(2)</sup> |
| bit 7             |                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                            |                            |                       |                    |                       | bit 0                 |
| Legend:           |                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                            |                            |                       |                    |                       |                       |
| R = Readable bi   | it                                                                                                                                                                                                                                                                                                                                                                                                                          | P = Programma                                                                              | ble bit                    | U = Unimplem          | ented bit, read as | '0'                   |                       |
| -n = Value when   | device is unprogr                                                                                                                                                                                                                                                                                                                                                                                                           | rammed                                                                                     |                            | x = Bit is unkno      | own                |                       |                       |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                            |                            |                       |                    |                       |                       |
| bit 7-5           | Unimplemente                                                                                                                                                                                                                                                                                                                                                                                                                | d: Read as '0'                                                                             |                            |                       |                    |                       |                       |
| bit 4-3           | BORV<1:0>: Bu<br>11 = VBOR set t<br>10 = VBOR set t<br>01 = VBOR set t<br>00 = VBOR set t                                                                                                                                                                                                                                                                                                                                   | rown-out Reset Vo<br>o 1.9V nominal<br>o 2.2V nominal<br>o 2.5V nominal<br>o 2.85V nominal | oltage bits <sup>(1)</sup> |                       |                    |                       |                       |
| bit 2-1           | <ul> <li>BOREN&lt;1:0&gt;: Brown-out Reset Enable bits<sup>(2)</sup></li> <li>11 = Brown-out Reset enabled in hardware only (SBOREN is disabled)</li> <li>10 = Brown-out Reset enabled in hardware only and disabled in Sleep mode<br/>(SBOREN is disabled)</li> <li>01 = Brown-out Reset enabled and controlled by software (SBOREN is enabled)</li> <li>00 = Brown-out Reset disabled in bardware and software</li> </ul> |                                                                                            |                            |                       |                    |                       |                       |
| bit 0             | <b>PWRTEN:</b> Power-up Timer Enable bit <sup>(2)</sup><br>1 = PWRT disabled<br>0 = PWRT enabled                                                                                                                                                                                                                                                                                                                            |                                                                                            |                            |                       |                    |                       |                       |
| Note 1: See       | e Section 27.1 "D                                                                                                                                                                                                                                                                                                                                                                                                           | C Characteristic                                                                           | s: Supply Volta            | age, PIC18(L)F2       | X/4XK22" for spec  | cifications.          |                       |

2: The Power-up Timer is decoupled from Brown-out Reset, allowing these features to be independently controlled.

| MO                                                | /LW            | _W Move literal to W |                   |          |            |      |  |  |  |  |
|---------------------------------------------------|----------------|----------------------|-------------------|----------|------------|------|--|--|--|--|
| Synta                                             | ax:            | MOVLW                | MOVLW k           |          |            |      |  |  |  |  |
| Oper                                              | ands:          | $0 \le k \le 25$     | $0 \le k \le 255$ |          |            |      |  |  |  |  |
| Oper                                              | ation:         | $k \rightarrow W$    |                   |          |            |      |  |  |  |  |
| Status Affected: None                             |                |                      |                   |          |            |      |  |  |  |  |
| Enco                                              | oding:         | 0000                 | 1110              | kkkł     | ç          | kkkk |  |  |  |  |
| Description: The 8-bit literal 'k' is loaded into |                |                      |                   |          | o W.       |      |  |  |  |  |
| Word                                              | ls:            | 1                    |                   |          |            |      |  |  |  |  |
| Cycle                                             | es:            | 1                    | 1                 |          |            |      |  |  |  |  |
| QC                                                | ycle Activity: |                      |                   |          |            |      |  |  |  |  |
|                                                   | Q1             | Q2                   | Q3                | 5        |            | Q4   |  |  |  |  |
|                                                   | Decode         | Read<br>literal 'k'  | Proce<br>Dat      | ess<br>a | Write to V |      |  |  |  |  |
|                                                   |                |                      |                   |          |            |      |  |  |  |  |
| Exan                                              | nple:          | MOVLW                | 5Ah               |          |            |      |  |  |  |  |

After Instruction

W = 5Ah

| MO\   | /WF            | Move W to f                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |             |  |  |  |  |
|-------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|--|--|--|--|
| Synta | ax:            | MOVWF                                                                                                                                                                                                    | f {,a}                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |             |  |  |  |  |
| Oper  | ands:          | 0 ≤ f ≤ 255<br>a ∈ [0,1]                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |             |  |  |  |  |
| Oper  | ation:         | $(W) \to f$                                                                                                                                                                                              | $(W) \rightarrow f$                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |             |  |  |  |  |
| Statu | is Affected:   | None                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |             |  |  |  |  |
| Enco  | oding:         | 0110                                                                                                                                                                                                     | 111a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ffff | ffff        |  |  |  |  |
| Desc  | ription:       | Move data<br>Location (f'<br>256-byte ba<br>If 'a' is '0', t<br>If 'a' is '1', t<br>GPR bank.<br>If 'a' is '0' a<br>set is enabl<br>in Indexed<br>mode wher<br>Section 25<br>Bit-Oriente<br>Literal Offs | Move data from W to register 'f'.<br>Location 'f' can be anywhere in the<br>256-byte bank.<br>If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank.<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates<br>in Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh). See<br>Section 25.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed<br>Literal Offset Mode" for details |      |             |  |  |  |  |
| Word  | ls:            | 1                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |             |  |  |  |  |
| Cycle | es:            | 1                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |             |  |  |  |  |
| QC    | ycle Activity: |                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |             |  |  |  |  |
|       | Q1             | Q2                                                                                                                                                                                                       | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | Q4          |  |  |  |  |
|       | Decode         | Read                                                                                                                                                                                                     | Proces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SS   | Write       |  |  |  |  |
|       |                | register 'f'                                                                                                                                                                                             | Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | re   | egister 'f' |  |  |  |  |

Example: MOVWF REG, 0

Before Instruction

| W<br>REG<br>After Instruct | =<br>=<br>ion | 4Fh<br>FFh |
|----------------------------|---------------|------------|
| W                          | =             | 4Fh        |
| REG                        | =             | 4Fh        |

DS40001412G-page 386

| Param.<br>No. | Sym             | Characteristic                | Min | Max | Units | Conditions                         |
|---------------|-----------------|-------------------------------|-----|-----|-------|------------------------------------|
| F10           | Fosc            | Oscillator Frequency Range    | 4   | 5   | MHz   | VDD < 2.7V,<br>-40°C to +85°C      |
|               |                 |                               | 4   | 4   | MHz   | VDD < 2.7V,<br>+85°C to +125°C     |
|               |                 |                               | 4   | 16  | MHz   | $2.7V \le VDD$ ,<br>-40°C to +85°C |
|               |                 |                               | 4   | 12  | MHz   | 2.7V ≤ VDD,<br>+85°C to +125°C     |
| F11           | Fsys            | On-Chip VCO System Frequency  | 16  | 20  | MHz   | VDD < 2.7V,<br>-40°C to +85°C      |
|               |                 |                               | 16  | 16  | MHz   | VDD < 2.7V,<br>+85°C to +125°C     |
|               |                 |                               | 16  | 64  | MHz   | $2.7V \le VDD$ ,<br>-40°C to +85°C |
|               |                 |                               | 16  | 48  | MHz   | 2.7V ≤ VDD,<br>+85°C to +125°C     |
| F12           | t <sub>rc</sub> | PLL Start-up Time (Lock Time) | _   | 2   | ms    |                                    |

# TABLE 27-8: PLL CLOCK TIMING SPECIFICATIONS

# TABLE 27-9: AC CHARACTERISTICS:INTERNAL OSCILLATORS ACCURACY PIC18(L)F46K22

| Standard Operating Conditions (unless otherwise stated) |               |         |  |  |  |  |  |  |
|---------------------------------------------------------|---------------|---------|--|--|--|--|--|--|
| Operatin                                                | g temperature | -40°C ⊴ |  |  |  |  |  |  |
|                                                         |               |         |  |  |  |  |  |  |

| Param.<br>No.                              | Characteristics                                          | Freq.<br>Tolerance | Min | Тур† | Max | Units | Conditions                                                                              |
|--------------------------------------------|----------------------------------------------------------|--------------------|-----|------|-----|-------|-----------------------------------------------------------------------------------------|
| OA1 Internal Calibrated<br>HFINTOSC Freque | Internal Calibrated                                      | ± 2%               | _   | 16.0 | —   | MHz   | $0^{\circ}C \leq \text{Ta} \leq \textbf{+60^{\circ}C}, \; \text{Vdd} \geq 2.5 \text{V}$ |
|                                            | HFINTOSC Frequency <sup>(1)</sup>                        | $\pm$ 3%           | —   | 16.0 | —   | MHz   | +60°C $\leq$ TA $\leq$ +85°C, VDD $\geq$ 2.5V                                           |
|                                            |                                                          | $\pm$ 5%           | —   | 16.0 | —   | MHz   | $-40^{\circ}C \leq TA \leq +125^{\circ}C$                                               |
| OA2 In<br>M                                | Internal Calibrated<br>MFINTOSC Frequency <sup>(1)</sup> | ± 2%               | _   | 500  | —   | kHz   | $0^{\circ}C \leq \text{Ta} \leq \textbf{+60^{\circ}C}, \ \text{Vdd} \geq 2.5 \text{V}$  |
|                                            |                                                          | $\pm$ 3%           | —   | 500  | —   | kHz   | $\textbf{+60°C} \leq \text{Ta} \leq \textbf{+85°C}, \text{ Vdd} \geq 2.5 \text{V}$      |
|                                            |                                                          | $\pm$ 5%           | —   | 500  | —   | kHz   | $-40^{\circ}C \leq TA \leq +125^{\circ}C$                                               |
| OA3                                        | Internal Calibrated<br>LFINTOSC Frequency <sup>(1)</sup> | ± 20%              | _   | 31   | _   | kHz   | $-40^{\circ}C \leq \text{Ta} \leq +125^{\circ}C$                                        |

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: To ensure these oscillator frequency tolerances, VDD and Vss must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.







© 2010-2016 Microchip Technology Inc.







© 2010-2016 Microchip Technology Inc.



FIGURE 28-83: PIC18(L)F2X/4XK22 SCHMITT TRIGGER BUFFER INPUT HIGH VOLTAGE





# FIGURE 28-84: PIC18(L)F2X/4XK22 PIN INPUT LEAKAGE

# 44-Lead Plastic Thin Quad Flatpack (PT) - 10x10x1.0 mm Body [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |            |      |      |  |
|--------------------------|-------------|------------|------|------|--|
| Dimension Limits         |             | MIN        | NOM  | MAX  |  |
| Number of Leads          | N           | 44         |      |      |  |
| Lead Pitch               | е           | 0.80 BSC   |      |      |  |
| Overall Height           | A           | -          | 1.20 |      |  |
| Standoff                 | A1          | 0.05       | -    | 0.15 |  |
| Molded Package Thickness | A2          | 0.95       | 1.00 | 1.05 |  |
| Overall Width            | E           | 12.00 BSC  |      |      |  |
| Molded Package Width     | E1          | 10.00 BSC  |      |      |  |
| Overall Length D         |             | 12.00 BSC  |      |      |  |
| Molded Package Length    | D1          | 10.00 BSC  |      |      |  |
| Lead Width               | b           | 0.30       | 0.37 | 0.45 |  |
| Lead Thickness           | С           | 0.09       | -    | 0.20 |  |
| Lead Length              | L           | 0.45       | 0.60 | 0.75 |  |
| Footprint                | L1          | 1.00 REF   |      |      |  |
| Foot Angle               | θ           | 0° 3.5° 7° |      |      |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Exact shape of each corner is optional.

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-076C Sheet 2 of 2

44-Lead Plastic Thin Quad Flatpack (PT) 10X10X1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



# RECOMMENDED LAND PATTERN

| Units                    |    | MILLIMETERS |       |      |  |
|--------------------------|----|-------------|-------|------|--|
| Dimension Limits         |    | MIN         | NOM   | MAX  |  |
| Contact Pitch            | E  | 0.80 BSC    |       |      |  |
| Contact Pad Spacing      | C1 |             | 11.40 |      |  |
| Contact Pad Spacing      | C2 |             | 11.40 |      |  |
| Contact Pad Width (X44)  | X1 |             |       | 0.55 |  |
| Contact Pad Length (X44) | Y1 |             |       | 1.50 |  |
| Distance Between Pads    | G  | 0.25        |       |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2076B