



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 24                                                                         |
| Program Memory Size        | 8KB (4K x 16)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 19x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f23k22-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.2 Oscillator Control

The OSCCON, OSCCON2 and OSCTUNE registers (Register 2-1 to Register 2-3) control several aspects of the device clock's operation, both in full-power operation and in power-managed modes.

- Main System Clock Selection (SCS)
- Primary Oscillator Circuit Shutdown (PRISD)
- Secondary Oscillator Enable (SOSCGO)
- Primary Clock Frequency 4x multiplier (PLLEN)
- Internal Frequency selection bits (IRCF, INTSRC)
- Clock Status bits (OSTS, HFIOFS, MFIOFS, LFIOFS. SOSCRUN, PLLRDY)
- Power management selection (IDLEN)

## 2.2.1 MAIN SYSTEM CLOCK SELECTION

The System Clock Select bits, SCS<1:0>, select the main clock source. The available clock sources are

- Primary clock defined by the FOSC<3:0> bits of CONFIG1H. The primary clock can be the primary oscillator, an external clock, or the internal oscillator block.
- Secondary clock (secondary oscillator)
- Internal oscillator block (HFINTOSC, MFINTOSC and LFINTOSC).

The clock source changes immediately after one or more of the bits is written to, following a brief clock transition interval. The SCS bits are cleared to select the primary clock on all forms of Reset.

#### 2.2.2 INTERNAL FREQUENCY SELECTION

The Internal Oscillator Frequency Select bits (IRCF<2:0>) select the frequency output of the internal oscillator block. The choices are the LFINTOSC source (31.25 kHz), the MFINTOSC source (31.25 kHz, 250 kHz or 500 kHz) and the HFINTOSC source (16 MHz) or one of the frequencies derived from the HFINTOSC postscaler (31.25 kHz to 8 MHz). If the internal oscillator block is supplying the main clock, changing the states of these bits will have an immediate change on the internal oscillator's output. On device Resets, the output frequency of the internal oscillator is set to the default frequency of 1 MHz.

## 2.2.3 LOW FREQUENCY SELECTION

When a nominal output frequency of 31.25 kHz is selected (IRCF<2:0> = 000), users may choose which internal oscillator acts as the source. This is done with the INTSRC bit of the OSCTUNE register and MFIOSEL bit of the OSCCON2 register. See Figure 2-2 and Register 2-1 for specific 31.25 kHz selection. This option allows users to select a 31.25 kHz clock (MFINTOSC or HFINTOSC) that can be tuned using the TUN<5:0> bits in OSCTUNE register, while maintaining power savings with a very low clock speed. LFINTOSC always remains the clock source for features such as the Watchdog Timer and the Fail-Safe Clock Monitor, regardless of the setting of INTSRC and MFIOSEL bits

This option allows users to select the tunable and more precise HFINTOSC as a clock source, while maintaining power savings with a very low clock speed.

## 2.2.4 POWER MANAGEMENT

The IDLEN bit of the OSCCON register determines whether the device goes into Sleep mode or one of the Idle modes when the SLEEP instruction is executed.

## 2.9 Effects of Power-Managed Modes on the Various Clock Sources

For more information about the modes discussed in this section see **Section 3.0** "**Power-Managed Modes**". A quick reference list is also available in Table 3-1.

When PRI\_IDLE mode is selected, the designated primary oscillator continues to run without interruption. For all other power-managed modes, the oscillator using the OSC1 pin is disabled. The OSC1 pin (and OSC2 pin, if used by the oscillator) will stop oscillating.

In secondary clock modes (SEC\_RUN and SEC\_IDLE), the secondary oscillator (SOSC) is operating and providing the device clock. The secondary oscillator may also run in all power-managed modes if required to clock Timer1, Timer3 or Timer5.

In internal oscillator modes (INTOSC\_RUN and INTOSC\_IDLE), the internal oscillator block provides the device clock source. The 31.25 kHz LFINTOSC output can be used directly to provide the clock and may be enabled to support various special features, regardless of the power-managed mode (see Section 24.3 "Watchdog Timer (WDT)", Section 2.12 "Two-Speed Clock Start-up Mode" and Section 2.13 "Fail-Safe Clock Monitor" for more information on WDT, Fail-Safe Clock Monitor and Two-Speed Start-up). The HFINTOSC and MFINTOSC outputs may be used directly to clock the device or may be divided down by the postscaler. The HFINTOSC and MFINTOSC outputs are disabled when the clock is provided directly from the LFINTOSC output.

When the Sleep mode is selected, all clock sources are stopped. Since all the transistor switching currents have been stopped, Sleep mode achieves the lowest current consumption of the device (only leakage currents).

Enabling any on-chip feature that will operate during Sleep will increase the current consumed during Sleep. The LFINTOSC is required to support WDT operation. Other features may be operating that do not require a device clock source (i.e., SSP slave, PSP, INTn pins and others). Peripherals that may add significant current consumption are listed in Section 27.8 "DC Characteristics: Input/Output Characteristics, PIC18(L)F2X/4XK22".

## 2.10 Power-up Delays

Power-up delays are controlled by two timers, so that no external Reset circuitry is required for most applications. The delays ensure that the device is kept in Reset until the device power supply is stable under normal circumstances and the primary clock is operating and stable. For additional information on power-up delays, see **Section 4.6** "**Device Reset Timers**".

The first timer is the Power-up Timer (PWRT), which provides a fixed delay on power-up. It is enabled by clearing (= 0) the PWRTEN Configuration bit.

The second timer is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable (LP, XT and HS modes). The OST does this by counting 1024 oscillator cycles before allowing the oscillator to clock the device.

When the PLL is enabled with external oscillator modes, the device is kept in Reset for an additional 2 ms, following the OST delay, so the PLL can lock to the incoming clock frequency.

There is a delay of interval TCSD, following POR, while the controller becomes ready to execute instructions. This delay runs concurrently with any other delays. This may be the only delay that occurs when any of the EC, RC or INTIOSC modes are used as the primary clock source.

When the HFINTOSC is selected as the primary clock, the main system clock can be delayed until the HFINTOSC is stable. This is user selectable by the HFOFST bit of the CONFIG3H Configuration register. When the HFOFST bit is cleared, the main system clock is delayed until the HFINTOSC is stable. When the HFOFST bit is set, the main system clock starts immediately.

In either case, the HFIOFS bit of the OSCCON register can be read to determine whether the HFINTOSC is operating and stable.

## 6.6 Writing to Flash Program Memory

The programming block size is 64 bytes. Word or byte programming is not supported.

Table writes are used internally to load the holding registers needed to program the Flash memory. There are only as many holding registers as there are bytes in a write block (64 bytes).

Since the Table Latch (TABLAT) is only a single byte, the TBLWT instruction needs to be executed 64 times for each programming operation. All of the table write operations will essentially be short writes because only the holding registers are written. After all the holding registers have been written, the programming operation of that block of memory is started by configuring the EECON1 register for a program memory write and performing the long write sequence. The long write is necessary for programming the internal Flash. Instruction execution is halted during a long write cycle. The long write will be terminated by the internal programming timer.

The EEPROM on-chip timer controls the write time. The write/erase voltages are generated by an on-chip charge pump, rated to operate over the voltage range of the device.

Note: The default value of the holding registers on device Resets and after write operations is FFh. A write of FFh to a holding register does not modify that byte. This means that individual bytes of program memory may be modified, provided that the change does not attempt to change any bit from a '0' to a '1'. When modifying individual bytes, it is not necessary to load all holding registers before executing a long write operation.

## FIGURE 6-5: TABLE WRITES TO FLASH PROGRAM MEMORY



#### 6.6.1 FLASH PROGRAM MEMORY WRITE SEQUENCE

The sequence of events for programming an internal program memory location should be:

- 1. Read 64 bytes into RAM.
- 2. Update data values in RAM as necessary.
- 3. Load Table Pointer register with address being erased.
- 4. Execute the block erase procedure.
- 5. Load Table Pointer register with address of first byte being written.
- 6. Write the 64-byte block into the holding registers with auto-increment.
- 7. Set the EECON1 register for the write operation:
  - set EEPGD bit to point to program memory;
  - · clear the CFGS bit to access program memory;
  - set WREN to enable byte writes.

- 8. Disable interrupts.
- 9. Write 55h to EECON2.
- 10. Write 0AAh to EECON2.
- 11. Set the WR bit. This will begin the write cycle.
- 12. The CPU will stall for duration of the write (about 2 ms using internal timer).
- 13. Re-enable interrupts.
- 14. Verify the memory (table read).

This procedure will require about 6 ms to update each write block of memory. An example of the required code is given in Example 6-3.

**Note:** Before setting the WR bit, the Table Pointer address needs to be within the intended address range of the bytes in the holding registers.

## 14.4.1 HALF-BRIDGE MODE

In Half-Bridge mode, two pins are used as outputs to drive push-pull loads. The PWM output signal is output on the CCPx/PxA pin, while the complementary PWM output signal is output on the PxB pin (see Figure 14-9). This mode can be used for half-bridge applications, as shown in Figure 14-9, or for full-bridge applications, where four power switches are being modulated with two PWM signals.

In Half-Bridge mode, the programmable dead-band delay can be used to prevent shoot-through current in halfbridge power devices. The value of the PDC<6:0> bits of the PWMxCON register sets the number of instruction cycles before the output is driven active. If the value is greater than the duty cycle, the corresponding output remains inactive during the entire cycle. See **Section 14.4.5 "Programmable Dead-Band Delay Mode"** for more details of the dead-band delay operations. Since the PxA and PxB outputs are multiplexed with the PORT data latches, the associated TRIS bits must be cleared to configure PxA and PxB as outputs.

#### FIGURE 14-8: EXAMPLE OF HALF-BRIDGE PWM OUTPUT



## FIGURE 14-9: EXAMPLE OF HALF-BRIDGE APPLICATIONS



#### 15.5.3.3 7-bit Transmission with Address Hold Enabled

Setting the AHEN bit of the SSPxCON3 register enables additional clock stretching and interrupt generation after the 8th falling edge of a received matching address. Once a matching address has been clocked in, CKP is cleared and the SSPxIF interrupt is set.

Figure 15-19 displays a standard waveform of a 7-bit Address Slave Transmission with AHEN enabled.

- 1. Bus starts Idle.
- Master sends Start condition; the S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- Master sends matching address with R/W bit set. After the 8th falling edge of the SCLx line the CKP bit is cleared and SSPxIF interrupt is generated.
- 4. Slave software clears SSPxIF.
- Slave software reads ACKTIM bit of SSPxCON3 register, and R/W and D/A of the SSPxSTAT register to determine the source of the interrupt.
- 6. Slave reads the address value from the SSPxBUF register clearing the BF bit.
- Slave software decides from this information if it wishes to ACK or not ACK and sets ACKDT bit of the SSPxCON2 register accordingly.
- 8. Slave sets the CKP bit releasing SCLx.
- 9. Master clocks in the  $\overline{ACK}$  value from the slave.
- 10. Slave hardware automatically clears the CKP bit and sets SSPxIF after the ACK if the R/W bit is set.
- 11. Slave software clears SSPxIF.
- 12. Slave loads value to transmit to the master into SSPxBUF setting the BF bit.

Note: <u>SSPxBUF</u> cannot be loaded until after the ACK.

- 13. Slave sets CKP bit releasing the clock.
- 14. Master clocks out the data from the slave and sends an ACK value on the 9th SCLx pulse.
- 15. Slave hardware copies the  $\overline{ACK}$  value into the ACKSTAT bit of the SSPxCON2 register.
- 16. Steps 10-15 are repeated for each byte transmitted to the master from the slave.
- 17. If the master sends a not ACK the slave releases the bus allowing the master to send a Stop and end the communication.

**Note:** Master must send a not ACK on the last byte to ensure that the slave releases the SCLx line to receive a Stop.

#### 15.5.4 SLAVE MODE 10-BIT ADDRESS RECEPTION

This section describes a standard sequence of events for the MSSPx module configured as an  $I^2C$  slave in 10-bit Addressing mode (Figure 15-20) and is used as a visual reference for this description.

This is a step by step process of what must be done by slave software to accomplish  $I^2C$  communication.

- 1. Bus starts Idle.
- Master sends Start condition; S bit of SSPxSTAT is set; SSPxIF is set if interrupt on Start detect is enabled.
- 3. Master sends matching high address with  $R/\overline{W}$  bit clear; UA bit of the SSPxSTAT register is set.
- 4. Slave sends ACK and SSPxIF is set.
- 5. Software clears the SSPxIF bit.
- 6. Software reads received address from SSPxBUF clearing the BF flag.
- 7. Slave loads low address into SSPxADD, releasing SCLx.
- 8. Master sends matching low address byte to the slave; UA bit is set.

**Note:** Updates to the SSPxADD register are not allowed until after the ACK sequence.

9. Slave sends ACK and SSPxIF is set.

Note: If the low address does not match, SSPxIF and UA are still set so that the slave software can set SSPxADD back to the high address. BF is not set because there is no match. CKP is unaffected.

- 10. Slave clears SSPxIF.
- 11. Slave reads the received matching address from SSPxBUF clearing BF.
- 12. Slave loads high address into SSPxADD.
- 13. Master clocks a <u>data</u> byte to the slave and clocks out the slaves <u>ACK</u> on the 9th SCLx pulse; SSPxIF is set.
- 14. If SEN bit of SSPxCON2 is set, CKP is cleared by hardware and the clock is stretched.
- 15. Slave clears SSPxIF.
- 16. Slave reads the received byte from SSPxBUF clearing BF.
- 17. If SEN is set the slave sets CKP to release the SCLx.
- 18. Steps 13-17 repeat for each received byte.
- 19. Master sends Stop to end the transmission.

#### 15.5.5 10-BIT ADDRESSING WITH ADDRESS OR DATA HOLD

Reception using 10-bit addressing with AHEN or DHEN set is the same as with 7-bit modes. The only difference is the need to update the SSPxADD register using the UA bit. All functionality, specifically when the CKP bit is cleared and SCLx line is held low are the same. Figure 15-21 can be used as a reference of a slave in 10-bit addressing with AHEN set.

Figure 15-22 shows a standard waveform for a slave transmitter in 10-bit Addressing mode.

#### 15.6.13 MULTI -MASTER COMMUNICATION, BUS COLLISION AND BUS ARBITRATION

Multi-Master mode support is achieved by bus arbitration. When the master outputs address/data bits onto the SDAx pin, arbitration takes place when the master outputs a '1' on SDAx, by letting SDAx float high and another master asserts a '0'. When the SCLx pin floats high, data should be stable. If the expected data on SDAx is a '1' and the data sampled on the SDAx pin is '0', then a bus collision has taken place. The master will set the Bus Collision Interrupt Flag, BCLxIF, and reset the I<sup>2</sup>C port to its Idle state (Figure 15-32).

If a transmit was in progress when the bus collision occurred, the transmission is halted, the BF flag is cleared, the SDAx and SCLx lines are deasserted and the SSPxBUF can be written to. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

If a Start, Repeated Start, Stop or Acknowledge condition was in progress when the bus collision occurred, the condition is aborted, the SDAx and SCLx lines are deasserted and the respective control bits in the SSPxCON2 register are cleared. When the user services the bus collision Interrupt Service Routine and if the  $I^2C$  bus is free, the user can resume communication by asserting a Start condition.

The master will continue to monitor the SDAx and SCLx pins. If a Stop condition occurs, the SSPxIF bit will be set.

A write to the SSPxBUF will start the transmission of data at the first data bit, regardless of where the transmitter left off when the bus collision occurred.

In Multi-Master mode, the interrupt generation on the detection of Start and Stop conditions allows the determination of when the bus is free. Control of the  $l^2C$  bus can be taken when the P bit is set in the SSPxSTAT register, or the bus is Idle and the S and P bits are cleared.











## 18.2 Comparator Control

Each comparator has a separate control and Configuration register: CM1CON0 for Comparator C1 and CM2CON0 for Comparator C2. In addition, Comparator C2 has a second control register, CM2CON1, for controlling the interaction with Timer1 and simultaneous reading of both comparator outputs.

The CM1CON0 and CM2CON0 registers (see Register 18-1) contain the control and status bits for the following:

- Enable
- Input selection
- Reference selection
- Output selection
- Output polarity
- Speed selection

#### 18.2.1 COMPARATOR ENABLE

Setting the CxON bit of the CMxCON0 register enables the comparator for operation. Clearing the CxON bit disables the comparator resulting in minimum current consumption.

#### 18.2.2 COMPARATOR INPUT SELECTION

The CxCH<1:0> bits of the CMxCON0 register direct one of four analog input pins to the comparator inverting input.

| Note: | To use CxIN+ and C12INx- pins as analog<br>inputs, the appropriate bits must be set in |             |               |  |  |  |  |  |  |
|-------|----------------------------------------------------------------------------------------|-------------|---------------|--|--|--|--|--|--|
|       | the ANSEL register and the                                                             |             |               |  |  |  |  |  |  |
|       | corresponding TRIS bits must also be set                                               |             |               |  |  |  |  |  |  |
|       | to dis                                                                                 | able the ou | tput drivers. |  |  |  |  |  |  |

#### 18.2.3 COMPARATOR REFERENCE SELECTION

Setting the CxR bit of the CMxCON0 register directs an internal voltage reference or an analog input pin to the non-inverting input of the comparator. See **Section 21.0 "Fixed Voltage Reference (FVR)"** for more information on the Internal Voltage Reference module.

#### 18.2.4 COMPARATOR OUTPUT SELECTION

The output of the comparator can be monitored by reading either the CxOUT bit of the CMxCON0 register or the MCxOUT bit of the CM2CON1 register. In order to make the output available for an external connection, the following conditions must be true:

- CxOE bit of the CMxCON0 register must be set
- · Corresponding TRIS bit must be cleared
- CxON bit of the CMxCON0 register must be set

- Note 1: The CxOE bit overrides the PORT data latch. Setting the CxON has no impact on the port override.
  - 2: The internal output of the comparator is latched with each instruction cycle. Unless otherwise specified, external outputs are not latched.

#### 18.2.5 COMPARATOR OUTPUT POLARITY

Inverting the output of the comparator is functionally equivalent to swapping the comparator inputs. The polarity of the comparator output can be inverted by setting the CxPOL bit of the CMxCON0 register. Clearing the CxPOL bit results in a non-inverted output.

Table 18-1 shows the output state versus input conditions, including polarity control.

#### TABLE 18-1: COMPARATOR OUTPUT STATE VS. INPUT CONDITIONS

| Input Condition   | CxPOL | CxOUT |
|-------------------|-------|-------|
| CxVIN - > CxVIN + | 0     | 0     |
| CxVIN- < CxVIN+   | 0     | 1     |
| CxVIN - > CxVIN + | 1     | 1     |
| CxVIN- < CxVIN+   | 1     | 0     |

## 18.2.6 COMPARATOR SPEED SELECTION

The trade-off between speed or power can be optimized during program execution with the CxSP control bit. The default state for this bit is '1' which selects the normal speed mode. Device power consumption can be optimized at the cost of slower comparator propagation delay by clearing the CxSP bit to '0'.

## 18.3 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the Comparator and Voltage Reference Specifications in **Section 27.0 "Electrical Specifications"** for more details.

| Name     | Bit 7    | Bit 6     | Bit 5  | Bit 4         | Bit 3               | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|----------|----------|-----------|--------|---------------|---------------------|--------|--------|--------|---------------------|
| ANSELA   | —        | —         | ANSA5  |               | ANSA3               | ANSA2  | ANSA1  | ANSA0  | 149                 |
| ANSELB   | —        | —         | ANSB5  | ANSB4         | ANSB3               | ANSB2  | ANSB1  | ANSB0  | 150                 |
| CM2CON1  | MC1OUT   | MC2OUT    | C1RSEL | C2RSEL        | C1HYS               | C2HYS  | C1SYNC | C2SYNC | 309                 |
| CM1CON0  | C10N     | C10UT     | C10E   | C1POL         | C1SP                | C1R    | C1CH   | l<1:0> | 308                 |
| CM2CON0  | C2ON     | C2OUT     | C2OE   | C2POL         | C2SP                | C2R    | C2CH   | l<1:0> | 308                 |
| VREFCON1 | DACEN    | DACLPS    | DACOE  | _             | DACPSS<1:0> — DACNS |        | DACNSS | 335    |                     |
| VREFCON2 | —        | —         | _      |               | DACR<4:0>           |        |        |        |                     |
| VREFCON0 | FVREN    | FVRST     | FVRS   | 6<1:0>        | —                   | —      | —      | —      | 332                 |
| INTCON   | GIE/GIEH | PEIE/GIEL | TMR0IE | <b>INTOIE</b> | RBIE                | TMR0IF | INTOIF | RBIF   | 109                 |
| IPR2     | OSCFIP   | C1IP      | C2IP   | EEIP          | BCL1IP              | HLVDIP | TMR3IP | CCP2IP | 122                 |
| PIE2     | OSCFIE   | C1IE      | C2IE   | EEIE          | BCL1IE              | HLVDIE | TMR3IE | CCP2IE | 118                 |
| PIR2     | OSCFIF   | C1IF      | C2IF   | EEIF          | BCL1IF              | HLVDIF | TMR3IF | CCP2IF | 113                 |
| PMD2     | —        | —         | _      | _             | CTMUMD              | CMP2MD | CMP1MD | ADCMD  | 54                  |
| TRISA    | TRISA7   | TRISA6    | TRISA5 | TRISA4        | TRISA3              | TRISA2 | TRISA1 | TRISA0 | 151                 |
| TRISB    | TRISB7   | TRISB6    | TRISB5 | TRISB4        | TRISB3              | TRISB2 | TRISB1 | TRISB0 | 151                 |

## TABLE 18-2: REGISTERS ASSOCIATED WITH COMPARATOR MODULE

Legend: — = unimplemented locations, read as '0'. Shaded bits are not used by the comparator module.

#### EXAMPLE 19-3: CAPACITANCE CALIBRATION ROUTINE

```
#include "p18cxxx.h"
#define COUNT 25
                                            //@ 8MHz INTFRC = 62.5 us.
#define ETIME COUNT*2.5
                                            //time in uS
#define DELAY for(i=0;i<COUNT;i++)</pre>
#define ADSCALE 1023
                                            //for unsigned conversion 10 sig
bits
#define ADREF 3.3
                                            //Vdd connected to A/D Vr+
#define RCAL .027
                                            //R value is 4200000 (4.2M)
                                            //scaled so that result is in
                                            //1/100th of uA
int main(void)
{
   int i;
   int j = 0;
                                            //index for loop
   unsigned int Vread = 0;
   float CTMUISrc, CTMUCap, Vavg, VTot, Vcal;
//assume CTMU and A/D have been set up correctly
//see Example 25-1 for CTMU & A/D setup
setup();
CTMUCONHbits.CTMUEN = 1;
                                            //Enable the CTMU
CTMUCONLbits.EDG1STAT = 0;
                                            // Set Edge status bits to zero
CTMUCONLbits.EDG2STAT = 0;
   for(j=0;j<10;j++)</pre>
    {
       CTMUCONHbits.IDISSEN = 1;
                                           //drain charge on the circuit
                                            //wait 125us
       DELAY;
       CTMUCONHbits.IDISSEN = 0;
                                            //end drain of circuit
       CTMUCONLbits.EDG1STAT = 1;
                                            //Begin charging the circuit
                                            //using CTMU current source
                                            //wait for 125us
       DELAY;
       CTMUCONLbits.EDG1STAT = 0;
                                           //Stop charging circuit
       PIR1bits.ADIF = 0;
                                           //make sure A/D Int not set
       ADCON0bits.GO=1;
                                            //and begin A/D conv.
       while(!PIR1bits.ADIF);
                                            //Wait for A/D convert complete
       Vread = ADRES;
                                            //Get the value from the A/D
       PIR1bits.ADIF = 0;
                                            //Clear A/D Interrupt Flag
       VTot += Vread;
                                            //Add the reading to the total
   }
   Vavg = (float)(VTot/10.000);
                                            //Average of 10 readings
   Vcal = (float)(Vavg/ADSCALE*ADREF);
                                            //CTMUISrc is in 1/100ths of uA
   CTMUISrc = Vcal/RCAL;
   CTMUCap = (CTMUISrc*ETIME/Vcal)/100;
```

# 21.0 FIXED VOLTAGE REFERENCE (FVR)

The Fixed Voltage Reference, or FVR, is a stable voltage reference, independent of VDD, with 1.024V, 2.048V or 4.096V selectable output levels. The output of the FVR can be configured to supply a reference voltage to the following:

- ADC input channel
- · ADC positive reference
- · Comparator positive input
- Digital-to-Analog Converter (DAC)

The FVR can be enabled by setting the FVREN bit of the VREFCON0 register.

#### 21.1 Independent Gain Amplifiers

The output of the FVR supplied to the ADC, Comparators and DAC is routed through an independent programmable gain amplifier. The amplifier can be configured to amplify the 1.024V reference voltage by 1x, 2x or 4x, to produce the three possible voltage levels.

The FVRS<1:0> bits of the VREFCON0 register are used to enable and configure the gain amplifier settings for the reference supplied to the DAC and Comparator modules. When the ADC module is configured to use the FVR output, (FVR BUF2) the reference is buffered through an additional unity gain amplifier. This buffer is disabled if the ADC is not configured to use the FVR.

For specific use of the FVR, refer to the specific module sections: Section 17.0 "Analog-to-Digital Converter (ADC) Module", Section 22.0 "Digital-to-Analog Converter (DAC) Module" and Section 18.0 "Comparator Module".

## 21.2 FVR Stabilization Period

When the Fixed Voltage Reference module is enabled, it requires time for the reference and amplifier circuits to stabilize. Once the circuits stabilize and are ready for use, the FVRST bit of the VREFCON0 register will be set. See Table 27-3 for the minimum delay requirement.





## 24.3 Watchdog Timer (WDT)

For PIC18(L)F2X/4XK22 devices, the WDT is driven by the LFINTOSC source. When the WDT is enabled, the clock source is also enabled. The nominal WDT period is 4 ms and has the same stability as the LFINTOSC oscillator.

The 4 ms period of the WDT is multiplied by a 16-bit postscaler. Any output of the WDT postscaler is selected by a multiplexer, controlled by bits in Configuration Register 2H. Available periods range from 4 ms to 131.072 seconds (2.18 minutes). The WDT and postscaler are cleared when any of the following events occur: a SLEEP or CLRWDT instruction is executed, the IRCF bits of the OSCCON register are changed or a clock failure has occurred.

- Note 1: The CLRWDT and SLEEP instructions clear the WDT and postscaler counts when executed.
  - 2: Changing the setting of the IRCF bits of the OSCCON register clears the WDT and postscaler counts.
  - **3:** When a CLRWDT instruction is executed, the postscaler count will be cleared.

#### FIGURE 24-1: WDT BLOCK DIAGRAM



# PIC18(L)F2X/4XK22

| BTF                                                                               | SC                                                            | Bit Test Fi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | le, Skip if Cl                     | ear                                   | BTFSS                                                                             | Bit Test Fil                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | e, Skip if Se                      | t                 |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------|--|--|--|
| Synta                                                                             | IX:                                                           | BTFSC f, b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | {,a}                               |                                       | Syntax:                                                                           | BTFSS f, b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | {,a}                               |                   |  |  |  |
| Opera                                                                             | erands: $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Operands:                          | 0 ≤ f ≤ 255<br>0 ≤ b < 7<br>a ∈ [0,1] | $0 \le f \le 255$<br>$0 \le b < 7$<br>$a \in [0,1]$                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |                   |  |  |  |
| Opera                                                                             | ation:                                                        | skip if (f <b>)</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | = 0                                | 0 C                                   |                                                                                   | skip if (f <b>)</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | = 1                                |                   |  |  |  |
| Statu                                                                             | s Affected:                                                   | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                    |                                       | Status Affected:                                                                  | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None                               |                   |  |  |  |
| Enco                                                                              | ding:                                                         | 1011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | bbba ff                            | ff ffff                               | Encoding:                                                                         | 1010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1010 bbba ffff f                   |                   |  |  |  |
| Desc                                                                              | ription:                                                      | tion:<br>If bit 'b' in register 'f' is '0', then the next<br>instruction is skipped. If bit 'b' is '0', then<br>the next instruction fetched during the<br>current instruction execution is discarded<br>and a NOP is executed instead, making<br>this a 2-cycle instruction.<br>If 'a' is '0', the Access Bank is selected. If<br>'a' is '1', the BSR is used to select the<br>GPR bank.<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates in<br>Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh).<br>See Section 25.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed |                                    |                                       |                                                                                   | Description: If bit 'b' in register 'f' is '1', then instruction is skipped. If bit 'b' is the next instruction fetched dur current instruction execution is and a NOP is executed instead, this a 2-cycle instruction. If 'a' is '0', the Access Bank is s 'a' is '1', the BSR is used to sel GPR bank. If 'a' is '0' and the extended ins set is enabled, this instruction cin Indexed Literal Offset Address mode whenever f ≤ 95 (5Fh). See Section 25.2.3 "Byte-Orie Bit-Oriented Instructions in In Literal Offset Mode" for detail: |                                    |                   |  |  |  |
| Word                                                                              | s:                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                    |                                       | Words:                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |                   |  |  |  |
| Cycle                                                                             | s:                                                            | 1(2)<br>Note: 3 cy<br>by a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | cles if skip and<br>2-word instruc | l followed<br>ction.                  | Cycles:                                                                           | 1(2)<br>Note: 3 cyd<br>by a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | cles if skip and<br>2-word instruc | followed<br>tion. |  |  |  |
| QC                                                                                | cle Activity:                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |                                       | Q Cycle Activity                                                                  | :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                    |                   |  |  |  |
| i                                                                                 | Q1                                                            | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Q3                                 | Q4                                    | Q1                                                                                | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Q3                                 | Q4                |  |  |  |
|                                                                                   | Decode                                                        | Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Process                            | No                                    | Decode                                                                            | Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Process                            | No                |  |  |  |
| lfski                                                                             | n:                                                            | register i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Dala                               | operation                             | lf skin:                                                                          | register i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Dala                               | operation         |  |  |  |
|                                                                                   | ρ.<br>Ο1                                                      | 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 03                                 | 04                                    | 01                                                                                | 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 03                                 | 04                |  |  |  |
|                                                                                   | No                                                            | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No                                 | No                                    | No                                                                                | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | No                                 | No                |  |  |  |
|                                                                                   | operation                                                     | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | operation                          | operation                             | operation                                                                         | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | operation                          | operation         |  |  |  |
| lf ski                                                                            | p and followed                                                | by 2-word ins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | truction:                          |                                       | If skip and follov                                                                | If skip and followed by 2-word instruction:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                    |                   |  |  |  |
|                                                                                   | Q1                                                            | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Q3                                 | Q4                                    | Q1                                                                                | Q2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Q3                                 | Q4                |  |  |  |
|                                                                                   | No                                                            | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No                                 | No                                    | No                                                                                | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | No                                 | No                |  |  |  |
|                                                                                   | operation                                                     | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | operation                          | operation                             | operation                                                                         | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | operation                          | operation         |  |  |  |
|                                                                                   | No                                                            | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | No                                 | No                                    | No                                                                                | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | No                                 | No                |  |  |  |
|                                                                                   | operation                                                     | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | operation                          | operation                             | operation                                                                         | operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | operation                          | operation         |  |  |  |
| <u>Exam</u>                                                                       | i <u>ple</u> :<br>Before Instruct                             | HERE B<br>FALSE :<br>TRUE :                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | FFSC FLAG                          | B, 1, 0                               | <u>Example</u> :<br>Before Instr                                                  | HERE F<br>FALSE :<br>TRUE :<br>uction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | BTFSS FLA                          | G, 1, 0           |  |  |  |
| PC = address (HERE)                                                               |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |                                       | PC                                                                                | = ad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | dress (HERE                        | )                 |  |  |  |
|                                                                                   | After Instruction                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |                                       | After Instruc                                                                     | tion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                    |                   |  |  |  |
| If FLAG<1> = 0;<br>PC = address (TRUE)<br>If FLAG<1> = 1;<br>PC = address (FALSE) |                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                    |                                       | If FLAG<1> = 0;<br>PC = address (FALSE)<br>If FLAG<1> = 1;<br>PC = address (TRUE) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                    |                   |  |  |  |

# 27.2 DC Characteristics: Power-Down Current, PIC18(L)F2X/4XK22

| PIC18I | LF2X/4XK22                                                                                                                           | Standard Operating Conditions (unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |        |       |        |       |      |                                            |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------|-------|--------|-------|------|--------------------------------------------|--|
| PIC18  | C18F2X/4XK22Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |                                                                                                                      |        |       |        |       |      | e stated)                                  |  |
| Param  | Device Characteristics                                                                                                               | Тур                                                                                                                  | Тур    | Max   | Max    | Unite |      | Conditions                                 |  |
| No.    | Device Characteristics                                                                                                               | +25°C                                                                                                                | +60°C  | +85°C | +125°C | Units | Vdd  | Notes                                      |  |
| Power- | down Base Current (IPD) <sup>(1)</sup>                                                                                               |                                                                                                                      |        |       |        |       |      |                                            |  |
| D006   | Sleep mode                                                                                                                           | 0.01                                                                                                                 | 0.04   | 2     | 10     | μΑ    | 1.8V | WDT, BOR, FVR and                          |  |
|        |                                                                                                                                      | 0.01                                                                                                                 | 0.06   | 2     | 10     | μA    | 3.0V | SOSC disabled, all<br>Peripherals inactive |  |
|        |                                                                                                                                      | 12                                                                                                                   | 13     | 25    | 35     | μA    | 2.3V |                                            |  |
|        |                                                                                                                                      | 13                                                                                                                   | 14     | 30    | 40     | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 13                                                                                                                   | 14     | 35    | 50     | μA    | 5.0V |                                            |  |
| Power- | down Module Differential Cur                                                                                                         | rent (delt                                                                                                           | a IPD) | 1     | r      | n     |      | 1                                          |  |
| D007   | Watchdog Timer                                                                                                                       | 0.3                                                                                                                  | 0.3    | 2.5   | 2.5    | μA    | 1.8V |                                            |  |
|        |                                                                                                                                      | 0.5                                                                                                                  | 0.5    | 2.5   | 2.5    | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 0.35                                                                                                                 | 0.35   | 5.0   | 5.0    | μA    | 2.3V |                                            |  |
|        |                                                                                                                                      | 0.5                                                                                                                  | 0.5    | 5.0   | 5.0    | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 0.5                                                                                                                  | 0.5    | 5.0   | 5.0    | μΑ    | 5.0V |                                            |  |
| D008   | Brown-out Reset <sup>(2)</sup>                                                                                                       | 8                                                                                                                    | 8.5    | 15    | 16     | μΑ    | 2.0V |                                            |  |
|        |                                                                                                                                      | 9                                                                                                                    | 9.5    | 15    | 16     | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 3.4                                                                                                                  | 3.4    | 15    | 16     | μA    | 2.3V |                                            |  |
|        |                                                                                                                                      | 3.8                                                                                                                  | 3.8    | 15    | 16     | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 5.2                                                                                                                  | 5.2    | 15    | 16     | μA    | 5.0V |                                            |  |
| D010   | High/Low Voltage Detect <sup>(2)</sup>                                                                                               | 6.5                                                                                                                  | 6.7    | 15    | 15     | μA    | 2.0V |                                            |  |
|        |                                                                                                                                      | 7                                                                                                                    | 7.5    | 15    | 15     | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 2.1                                                                                                                  | 2.1    | 15    | 15     | μA    | 2.3V |                                            |  |
|        |                                                                                                                                      | 2.4                                                                                                                  | 2.4    | 15    | 15     | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 3.2                                                                                                                  | 3.2    | 15    | 15     | μA    | 5.0V |                                            |  |
| D011   | Secondary Oscillator                                                                                                                 | 0.5                                                                                                                  | 1      | 3     | 10     | μA    | 1.8V |                                            |  |
|        |                                                                                                                                      | 0.6                                                                                                                  | 1.1    | 4     | 10     | μA    | 3.0V | 32 kHz on SOSC                             |  |
|        |                                                                                                                                      | 0.5                                                                                                                  | 1      | 3     | 10     | μA    | 2.3V |                                            |  |
|        |                                                                                                                                      | 0.6                                                                                                                  | 1.1    | 4     | 10     | μA    | 3.0V |                                            |  |
|        |                                                                                                                                      | 0.6                                                                                                                  | 1.1    | 5     | 10     | μA    | 5.0V |                                            |  |

**Note 1:** The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD or Vss and all features that add delta current disabled (such as WDT, Timer1 Oscillator, BOR, etc.).

- 2: On PIC18LF2X/4XK22 the BOR, HLVD and FVR enable internal band gap reference. With more than one of these modules enabled, the current consumption will be less than the sum of the specifications. On PIC18F2X/4XK22, the internal band gap reference is always enabled and its current consumption is included in the Power-down Base Current (IPD).
- **3:** A/D converter differential currents apply only in Run mode. In Sleep or Idle mode both the ADC and the FRC turn off as soon as conversion (if any) is complete.

# PIC18(L)F2X/4XK22



FIGURE 28-44: PIC18LF2X/4XK22 TYPICAL IDD: RC\_IDLE HF-INTOSC with PLL







FIGURE 28-92: PIC18LF2X/4XK22 COMPARATOR OFFSET VOLTAGE, LOW-POWER MODE; VDD=1.8V

## 40-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) - 5x5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                             | MILLIMETERS |     |      |      |
|-----------------------------|-------------|-----|------|------|
| Dimension                   | MIN         | NOM | MAX  |      |
| Contact Pitch               | 0.40 BSC    |     |      |      |
| Optional Center Pad Width   | W2          | 3.  |      |      |
| Optional Center Pad Length  | T2          |     |      | 3.80 |
| Contact Pad Spacing         |             |     | 5.00 |      |
| Contact Pad Spacing         | C2          |     | 5.00 |      |
| Contact Pad Width (X40)     | X1          |     |      | 0.20 |
| Contact Pad Length (X40) Y1 |             |     |      | 0.75 |
| Distance Between Pads       | 0.20        |     |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2156B

# 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN or VQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-103D Sheet 1 of 2

# APPENDIX A: REVISION HISTORY

## **Revision A (February 2010)**

Initial release of this document.

# **Revision B (April 2010)**

Updated Figures 2-4, 12-1 and 18-2; Updated Registers 2-2, 10-4, 10-5, 10-7, 17-2, 24-1 and 24-5; Updated Sections 10.3.2, 18.8.4, Synchronizing Comparator Output to Timer1; Updated Sections 27.2, 27-3, 27-4, 27-5, 27-6, 27-7 and 27-9; Updated Tables 27-2, 27-3, 27-4 and 27-7; Other minor corrections.

## Revision C (July 2010)

Added 40-pin UQFN diagram; Updated Table 2 and Table 1-3 to add 40-UQFN column; Updated Table 1-1 to add "40-pin UQFN"; Updated Figure 27-1; Added Figure 27-2; Updated Table 27-6; Added 40-Lead UQFN Package Marking Information and Details; Updated Packaging Information section; Updated Table B-1 to add "40-pin UQFN"; Updated Product Identification System section; Other minor corrections.

## **Revision D (November 2010)**

Updated the data sheet to new format; Revised Tables 1-2, 1-3, 5-2, 10-1, 10-5, 10-6, 10-8, 10-9, 10-11, 10-14, 14-13 and Register 14-5; Updated the Electrical Characteristics section.

## Revision E (January 2012)

Updated Section 2.5.2, EC Mode; Updated Table 3-2; Removed Table 3-3; Updated Section 14.4.8; Removed CM2CON Register; Updated the Electrical Characteristics section; Updated the Packaging Information section; Updated the Char. Data section; Other minor corrections.

## Revision F (May 2012)

Minor corrections; release of Final data sheet.

# **Revision G (August 2016)**

Minor corrections to Tables 1-2, 17-1, 27-11, 27-14, 27-22, Section 2.6.1, Example 7-3, Registers 9-4, 9-5, 9-11, 14-5, Figures 10-1, 17-3, 17-4, 27-23; Updated Packaging Information Section.