Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Dataila | | |----------------------------|----------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 64MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, HLVD, POR, PWM, WDT | | Number of I/O | 24 | | Program Memory Size | 8KB (4K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V | | Data Converters | A/D 19x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 28-DIP (0.300", 7.62mm) | | Supplier Device Package | 28-SPDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18f23k22-i-sp | | | | TABLE 1-3: PIC18(L)F4XK22 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Number | | Pin Name | Pin | Buffer | Description | | | |------------|-----------------|-----------------|-------|--------------|-------------|------------------------------------------|-----------------------------------------------| | PDIP | TQFP | QFN | UQFN | Fili Name | Туре | Туре | Description | | 10 | 27 | 27 | 25 | RE2/CCP5/AN7 | | | | | | | | | RE2 | I/O | ST | Digital I/O. | | | | | | CCP5 | I/O | ST | Capture 5 input/Compare 5 output/PWM 5 output | | | | | | AN7 | I | Analog | Analog input 7. | | 1 | 18 | 18 | 16 | RE3/VPP/MCLR | | · | | | | | | | RE3 | I | ST | Digital input. | | | | | | VPP | Р | | Programming voltage input. | | | | | | MCLR | ı | ST | Active-low Master Clear (device Reset) input. | | 11,32 | 7, 28 | 7, 8,<br>28, 29 | 7, 26 | VDD | Р | _ | Positive supply for logic and I/O pins. | | 12,31 | 6, 29 | 6,30,<br>31 | 6, 27 | Vss | Р | Ground reference for logic and I/O pins. | | | | 12,13,<br>33,34 | 13 | | NC | | | | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels; I = Input; O = Output; P = Power. Note 1: Default pin assignment for P2B, T3CKI, CCP3/P3A and CCP2/P2A when Configuration bits PB2MX, T3CMX, CCP3MX and CCP2MX are set. 2: Alternate pin assignment for P2B, T3CKI, CCP3/P3A and CCP2/P2A when Configuration bits PB2MX, T3CMX, CCP3MX and CCP2MX are clear. #### 2.5.4 EXTERNAL RC MODES The external Resistor-Capacitor (RC) modes support the use of an external RC circuit. This allows the designer maximum flexibility in frequency choice while keeping costs to a minimum when clock accuracy is not required. There are two modes: RC and RCIO. #### 2.5.4.1 RC Mode In RC mode, the RC circuit connects to OSC1. OSC2/CLKOUT outputs the RC oscillator frequency divided by four. This signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. Figure 2-8 shows the external RC mode connections. #### FIGURE 2-8: EXTERNAL RC MODES #### 2.5.4.2 RCIO Mode In RCIO mode, the RC circuit is connected to OSC1. OSC2 becomes a general purpose I/O pin. The RC oscillator frequency is a function of the supply voltage, the resistor (REXT) and capacitor (CEXT) values and the operating temperature. Other factors affecting the oscillator frequency are: - · input threshold voltage variation - component tolerances - · packaging variations in capacitance The user also needs to take into account variation due to tolerance of external RC components used. #### 2.6 Internal Clock Modes The oscillator module has three independent, internal oscillators that can be configured or selected as the system clock source. - The HFINTOSC (High-Frequency Internal Oscillator) is factory calibrated and operates at 16 MHz. The frequency of the HFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 2-3). - The MFINTOSC (Medium-Frequency Internal Oscillator) is factory calibrated and operates at 500 kHz. The frequency of the MFINTOSC can be user-adjusted via software using the OSCTUNE register (Register 2-3). - The LFINTOSC (Low-Frequency Internal Oscillator) is factory calibrated and operates at 31.25 kHz. The LFINTOSC cannot be useradjusted, but is designed to be stable over temperature and voltage. The system clock speed can be selected via software using the Internal Oscillator Frequency select bits IRCF<2:0> of the OSCCON register. The system clock can be selected between external or internal clock sources via the System Clock Selection (SCS<1:0>) bits of the OSCCON register. See **Section 2.11 "Clock Switching"** for more information. #### 2.6.1 INTOSC WITH I/O OR CLOCKOUT Two of the clock modes selectable with the FOSC<3:0> bits of the CONFIG1H Configuration register configure the internal oscillator block as the primary oscillator. Mode selection determines whether the OSC2/CLKOUT pin will be configured as general purpose I/O or FOSC/4 (CLKOUT). In both modes, the OSC1/CLKIN pin is configured as general purpose I/O. See Section 24.0 "Special Features of the CPU" for more information. The CLKOUT signal may be used to provide a clock for external circuitry, synchronization, calibration, test or other application requirements. #### FIGURE 6-2: TABLE WRITE OPERATION ### 6.2 Control Registers Several control registers are used in conjunction with the TBLRD and TBLWT instructions. These include the: - · EECON1 register - EECON2 register - · TABLAT register - · TBLPTR registers ### 6.2.1 EECON1 AND EECON2 REGISTERS The EECON1 register (Register 6-1) is the control register for memory accesses. The EECON2 register is not a physical register; it is used exclusively in the memory write and erase sequences. Reading EECON2 will read all '0's. The EEPGD control bit determines if the access will be a program or data EEPROM memory access. When EEPGD is clear, any subsequent operations will operate on the data EEPROM memory. When EEPGD is set, any subsequent operations will operate on the program memory. The CFGS control bit determines if the access will be to the Configuration/Calibration registers or to program memory/data EEPROM memory. When CFGS is set, subsequent operations will operate on Configuration registers regardless of EEPGD (see Section 24.0 "Special Features of the CPU"). When CFGS is clear, memory selection access is determined by EEPGD. The FREE bit allows the program memory erase operation. When FREE is set, an erase operation is initiated on the next WR command. When FREE is clear, only writes are enabled. The WREN bit, when set, will allow a write operation. The WREN bit is clear on power-up. The WRERR bit is set by hardware when the WR bit is set and cleared when the internal programming timer expires and the write operation is complete. Note: During normal operation, the WRERR is read as '1'. This can indicate that a write operation was prematurely terminated by a Reset, or a write operation was attempted improperly. The WR control bit initiates write operations. The WR bit cannot be cleared, only set, by firmware. Then WR bit is cleared by hardware at the completion of the write operation. Note: The EEIF interrupt flag bit of the PIR2 register is set when the write is complete. The EEIF flag stays set until cleared by firmware. #### **EXAMPLE 6-3: WRITING TO FLASH PROGRAM MEMORY (CONTINUED)** | | DECFSZ | COUNTER | ; loop until holding registers are full | |----------------|--------|---------------------|-----------------------------------------| | | BRA | WRITE_WORD_TO_HREGS | | | PROGRAM_MEMORY | | | | | | BSF | EECON1, EEPGD | ; point to Flash program memory | | | BCF | EECON1, CFGS | ; access Flash program memory | | | BSF | EECON1, WREN | ; enable write to memory | | | BCF | INTCON, GIE | ; disable interrupts | | | MOVLW | 55h | | | Required | MOVWF | EECON2 | ; write 55h | | Sequence | MOVLW | 0AAh | | | | MOVWF | EECON2 | ; write OAAh | | | BSF | EECON1, WR | ; start program (CPU stall) | | | DCFSZ | COUNTER2 | ; repeat for remaining write blocks | | | BRA | WRITE_BYTE_TO_HREGS | i | | | BSF | INTCON, GIE | ; re-enable interrupts | | | BCF | EECON1, WREN | ; disable write to memory | | 1 | | | | #### 6.6.2 WRITE VERIFY Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit. # 6.6.3 UNEXPECTED TERMINATION OF WRITE OPERATION If a write is terminated by an unplanned event, such as loss of power or an unexpected Reset, the memory location just programmed should be verified and reprogrammed if needed. If the write operation is interrupted by a MCLR Reset or a WDT Time-out Reset during normal operation, the WRERR bit will be set which the user can check to decide whether a rewrite of the location(s) is needed. # 6.6.4 PROTECTION AGAINST SPURIOUS WRITES To protect against spurious writes to Flash program memory, the write initiate sequence must also be followed. See Section 24.0 "Special Features of the CPU" for more detail. # 6.7 Flash Program Operation During Code Protection See Section 24.5 "Program Verification and Code Protection" for details on code protection of Flash program memory. TABLE 6-2: REGISTERS ASSOCIATED WITH PROGRAM FLASH MEMORY | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values on<br>page | |---------|----------|-----------|-----------|------------------|----------------|---------------|--------------|--------|----------------------------| | TBLPTRU | | _ | Prog | ram Memory T | able Pointer U | pper Byte (TB | LPTR<21:16>) | ) | _ | | TBLPTRH | | Program I | Memory Ta | ble Pointer Hi | gh Byte (TBL | PTR<15:8>) | | | _ | | TBLPTRL | | Program I | Memory Ta | ble Pointer Lo | w Byte (TBLF | PTR<7:0>) | | | _ | | TABLAT | | | Prog | ram Memory | Table Latch | | | | _ | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 109 | | EECON2 | | EEPR | OM Contro | ol Register 2 (ı | not a physical | register) | | | _ | | EECON1 | EEPGD | CFGS | _ | FREE | WRERR | WREN | WR | RD | 92 | | IPR2 | OSCFIP | C1IP | C2IP | EEIP | BCL1IP | HLVDIP | TMR3IP | CCP2IP | 122 | | PIR2 | OSCFIF | C1IF | C2IF | EEIF | BCL1IF | HLVDIF | TMR3IF | CCP2IF | 113 | | PIE2 | OSCFIE | C1IE | C2IE | EEIE | BCL1IE | HLVDIE | TMR3IE | CCP2IE | 118 | **Legend:** — = unimplemented, read as '0'. Shaded bits are not used during Flash/EEPROM access. TABLE 9-1: REGISTERS ASSOCIATED WITH INTERRUPTS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |---------|----------|-----------|---------|---------|--------|---------|---------|---------|------------------| | ANSELB | _ | _ | ANSB5 | ANSB4 | ANSB3 | ANSB2 | ANSB1 | ANSB0 | 150 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 109 | | INTCON2 | RBPU | INTEDG0 | INTEDG1 | INTEDG2 | _ | TMR0IP | _ | RBIP | 110 | | INTCON3 | INT2IP | INT1IP | _ | INT2IE | INT1IE | _ | INT2IF | INT1IF | 111 | | IOCB | IOCB7 | IOCB6 | IOCB5 | IOCB4 | _ | _ | _ | _ | 153 | | IPR1 | _ | ADIP | RC1IP | TX1IP | SSP1IP | CCP1IP | TMR2IP | TMR1IP | 121 | | IPR2 | OSCFIP | C1IP | C2IP | EEIP | BCL1IP | HLVDIP | TMR3IP | CCP2IP | 122 | | IPR3 | SSP2IP | BCL2IP | RC2IP | TX2IP | CTMUIP | TMR5GIP | TMR3GIP | TMR1GIP | 123 | | IPR4 | _ | _ | _ | _ | _ | CCP5IP | CCP4IP | CCP3IP | 124 | | IPR5 | _ | _ | _ | _ | _ | TMR6IP | TMR5IP | TMR4IP | 124 | | PIE1 | _ | ADIE | RC1IE | TX1IE | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 117 | | PIE2 | OSCFIE | C1IE | C2IE | EEIE | BCL1IE | HLVDIE | TMR3IE | CCP2IE | 118 | | PIE3 | SSP2IE | BCL2IE | RC2IE | TX2IE | CTMUIE | TMR5GIE | TMR3GIE | TMR1GIE | 119 | | PIE4 | _ | _ | _ | _ | _ | CCP5IE | CCP4IE | CCP3IE | 120 | | PIE5 | _ | _ | _ | _ | _ | TMR6IE | TMR5IE | TMR4IE | 120 | | PIR1 | _ | ADIF | RC1IF | TX1IF | SSP1IF | CCP1IF | TMR2IF | TMR1IF | 112 | | PIR2 | OSCFIF | C1IF | C2IF | EEIF | BCL1IF | HLVDIF | TMR3IF | CCP2IF | 113 | | PIR3 | SSP2IF | BCL2IF | RC2IF | TX2IF | CTMUIF | TMR5GIF | TMR3GIF | TMR1GIF | 114 | | PIR4 | _ | _ | _ | _ | _ | CCP5IF | CCP4IF | CCP3IF | 115 | | PIR5 | _ | _ | _ | _ | _ | TMR6IF | TMR5IF | TMR4IF | 116 | | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | 148 | | RCON | IPEN | SBOREN | _ | RI | TO | PD | POR | BOR | 56 | **Legend:** — = unimplemented locations, read as '0'. Shaded bits are not used for Interrupts. TABLE 9-2: CONFIGURATION REGISTERS ASSOCIATED WITH INTERRUPTS | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |----------|-------|-------|-------|-------|--------|--------|--------|--------|------------------| | CONFIG3H | MCLRE | _ | P2BMX | T3CMX | HFOFST | CCP3MX | PBADEN | CCP2MX | 348 | | CONFIG4L | DEBUG | XINST | | _ | _ | LVP | | STRVEN | 349 | **Legend:** — = unimplemented locations, read as '0'. Shaded bits are not used for Interrupts. ### 15.4 I<sup>2</sup>C Mode Operation All MSSPx I<sup>2</sup>C communication is byte oriented and shifted out MSb first. Six SFR registers and 2 interrupt flags interface the module with the PIC microcontroller and user software. Two pins, SDAx and SCLx, are exercised by the module to communicate with other external I<sup>2</sup>C devices. #### 15.4.1 BYTE FORMAT All communication in $I^2C$ is done in 9-bit segments. A byte is sent from a master to a slave or vice-versa, followed by an Acknowledge bit sent back. After the 8th falling edge of the SCLx line, the device outputting data on the SDAx changes that pin to an input and reads in an acknowledge value on the next clock pulse. The clock signal, SCLx, is provided by the master. Data is valid to change while the SCLx signal is low, and sampled on the rising edge of the clock. Changes on the SDAx line while the SCLx line is high define special conditions on the bus, explained below. ### 15.4.2 DEFINITION OF I<sup>2</sup>C TERMINOLOGY There is language and terminology in the description of $I^2C$ communication that have definitions specific to $I^2C$ . That word usage is defined below and may be used in the rest of this document without explanation. This table was adapted from the Phillips $I^2C$ specification. #### 15.4.3 SDAx AND SCLx PINS Selection of any I<sup>2</sup>C mode with the SSPxEN bit set, forces the SCLx and SDAx pins to be open-drain. These pins should be set by the user to inputs by setting the appropriate TRIS bits. **Note:** Data is tied to output zero when an I<sup>2</sup>C mode is enabled. ### 15.4.4 SDAx HOLD TIME The hold time of the SDAx pin is selected by the SDAHT bit of the SSPxCON3 register. Hold time is the time SDAx is held valid after the falling edge of SCLx. Setting the SDAHT bit selects a longer 300 ns minimum hold time and may help on buses with large capacitance. TABLE 15-1: I<sup>2</sup>C BUS TERMS | TERM | Description | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Transmitter | The device which shifts data out onto the bus. | | Receiver | The device which shifts data in from the bus. | | Master | The device that initiates a transfer, generates clock signals and terminates a transfer. | | Slave | The device addressed by the master. | | Multi-master | A bus with more than one device that can initiate data transfers. | | Arbitration | Procedure to ensure that only one master at a time controls the bus. Winning arbitration ensures that the message is not corrupted. | | Synchronization | Procedure to synchronize the clocks of two or more devices on the bus. | | Idle | No master is controlling the bus, and both SDAx and SCLx lines are high. | | Active | Any time one or more master devices are controlling the bus. | | Addressed<br>Slave | Slave device that has received a matching address and is actively being clocked by a master. | | Matching<br>Address | Address byte that is clocked into a slave that matches the value stored in SSPxADD. | | Write Request | Slave receives a matching address with R/W bit clear, and is ready to clock in data. | | Read Request | Master sends an address byte with the R/W bit set, indicating that it wishes to clock data out of the Slave. This data is the next and all following bytes until a Restart or Stop. | | Clock Stretching | When a device on the bus holds SCLx low to stall communication. | | Bus Collision | Any time the SDAx line is sampled low by the module while it is outputting and expected high state. | #### 15.5.8 GENERAL CALL ADDRESS SUPPORT The addressing procedure for the I<sup>2</sup>C bus is such that the first byte after the Start condition usually determines which device will be the slave addressed by the master device. The exception is the general call address which can address all devices. When this address is used, all devices should, in theory, respond with an acknowledge. The general call address is a reserved address in the $I^2C$ protocol, defined as address 0x00. When the GCEN bit of the SSPxCON2 register is set, the slave module will automatically $\overline{ACK}$ the reception of this address regardless of the value stored in SSPxADD. After the slave clocks in an address of all zeros with the $R/\overline{W}$ bit clear, an interrupt is generated and slave software can read SSPxBUF and respond. Figure 15-24 shows a general call reception sequence. In 10-bit Address mode, the UA bit will not be set on the reception of the general call address. The slave will prepare to receive the second byte as data, just as it would in 7-bit mode. If the AHEN bit of the SSPxCON3 register is set, just as with any other address reception, the slave hardware will stretch the clock after the 8th falling edge of SCLx. The slave must then set its ACKDT value and release the clock with communication progressing as it would normally. #### 15.5.9 SSPx MASK REGISTER An SSPx Mask (SSPxMSK) register (Register 15-6) is available in I<sup>2</sup>C Slave mode as a mask for the value held in the SSPxSR register during an address comparison operation. A zero ('0') bit in the SSPxMSK register has the effect of making the corresponding bit of the received address a "don't care". This register is reset to all '1's upon any Reset condition and, therefore, has no effect on standard SSPx operation until written with a mask value. The SSPx Mask register is active during: - 7-bit Address mode: address compare of A<7:1>. - 10-bit Address mode: address compare of A<7:0> only. The SSPx mask has no effect during the reception of the first (high) byte of the address. #### 15.7 Baud Rate Generator The MSSPx module has a Baud Rate Generator available for clock generation in both $I^2C$ and SPI Master modes. The Baud Rate Generator (BRG) reload value is placed in the SSPxADD register (Register 15-7). When a write occurs to SSPxBUF, the Baud Rate Generator will automatically begin counting down. Once the given operation is complete, the internal clock will automatically stop counting and the clock pin will remain in its last state. An internal signal "Reload" in Figure 15-40 triggers the value from SSPxADD to be loaded into the BRG counter. This occurs twice for each oscillation of the module clock line. The logic dictating when the reload signal is asserted depends on the mode the MSSPx is being operated in. Table 15-3 demonstrates clock rates based on instruction cycles and the BRG value loaded into SSPxADD. #### **EQUATION 15-1:** FCLOCK FORMULA $$FCLOCK = \frac{FOSC}{(SSPxADD + 1)(4)}$$ FIGURE 15-40: BAUD RATE GENERATOR BLOCK DIAGRAM **Note:** Values of 0x00, 0x01 and 0x02 are not valid for SSPxADD when used as a Baud Rate Generator for I<sup>2</sup>C. This is an implementation limitation. TABLE 15-3: MSSPx CLOCK RATE W/BRG | Fosc | FcY | BRG Value | FCLOCK<br>(2 Rollovers of BRG) | |--------|-------|-----------|--------------------------------| | 32 MHz | 8 MHz | 13h | 400 kHz <sup>(1)</sup> | | 32 MHz | 8 MHz | 19h | 308 kHz | | 32 MHz | 8 MHz | 4Fh | 100 kHz | | 16 MHz | 4 MHz | 09h | 400 kHz <sup>(1)</sup> | | 16 MHz | 4 MHz | 0Ch | 308 kHz | | 16 MHz | 4 MHz | 27h | 100 kHz | | 4 MHz | 1 MHz | 09h | 100 kHz | **Note 1:** The I<sup>2</sup>C interface does not conform to the 400 kHz I<sup>2</sup>C specification (which applies to rates greater than 100 kHz) in all details, but may be used with care where higher rates are required by the application. #### 16.4 **EUSART Baud Rate Generator** (BRG) The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUDCONx register selects 16-bit mode. The SPBRGHx:SPBRGx register pair determines the period of the free running baud rate timer. In Asynchronous mode the multiplier of the baud rate period is determined by both the BRGH bit of the TXSTAx register and the BRG16 bit of the BAUDCONx register. In Synchronous mode, the BRGH bit is ignored. Table 16-3 contains the formulas for determining the baud rate. Example 16-1 provides a sample calculation for determining the baud rate and baud rate error. Typical baud rates and error values for various Asynchronous modes have been computed for your convenience and are shown in Table 16-5. It may be advantageous to use the high band rate (BRGH = 1), or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies. Writing a new value to the SPBRGHx, SPBRGx register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate. If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is Idle before changing the system clock. #### **EXAMPLE 16-1: CALCULATING BAUD RATE ERROR** For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG: Desired Baud Rate = $$\frac{FOSC}{64([SPBRGHx:SPBRGx] + 1)}$$ Solving for SPBRGHx:SPBRGx: $$X = \frac{Fosc}{\frac{Desired Baud Rate}{64}} - 1$$ $$= \frac{16000000}{9600} - 1$$ $$= [25.042] = 25$$ $$Calculated Baud Rate = \frac{16000000}{64(25+1)}$$ $$= 9615$$ $$Error = \frac{Calc. Baud Rate - Desired Baud Rate}{Desired Baud Rate}$$ $$= \frac{(9615 - 9600)}{9600} = 0.16\%$$ TABLE 16-3: BAUD RATE FORMULAS | ( | Configuration Bits | | DDG/EUGADT Mada | Baud Rate Formula | |------|--------------------|------|------------------------------------|-------------------| | SYNC | BRG16 | BRGH | BRG/EUSART Mode | Baud Kate Formula | | 0 | 0 | 0 | 8-bit/Asynchronous Fosc/[64 (n+1)] | | | 0 | 0 | 1 | 8-bit/Asynchronous | F000//40 (n.4)] | | 0 | 1 | 0 | 16-bit/Asynchronous | Fosc/[16 (n+1)] | | 0 | 1 | 1 | 16-bit/Asynchronous | | | 1 | 0 | х | 8-bit/Synchronous | Fosc/[4 (n+1)] | | 1 | 1 | х | 16-bit/Synchronous | | **Legend:** x = Don't care, n = value of SPBRGHx, SPBRGx register pair. #### 20.0 SR LATCH The module consists of a single SR latch with multiple Set and Reset inputs as well as separate latch outputs. The SR latch module includes the following features: - · Programmable input selection - SR latch output is available internally/externally - Selectable Q and Q output - · Firmware Set and Reset The SR latch can be used in a variety of analog applications, including oscillator circuits, one-shot circuit, hysteretic controllers, and analog timing applications. ### 20.1 Latch Operation The latch is a Set-Reset latch that does not depend on a clock source. Each of the Set and Reset inputs are active-high. The latch can be set or reset by: - Software control (SRPS and SRPR bits) - Comparator C1 output (sync\_C1OUT) - Comparator C2 output (sync\_C2OUT) - SRI Pin - Programmable clock (DIVSRCLK) The SRPS and the SRPR bits of the SRCON0 register may be used to set or reset the SR latch, respectively. The latch is Reset-dominant. Therefore, if both Set and Reset inputs are high, the latch will go to the Reset state. Both the SRPS and SRPR bits are self resetting which means that a single write to either of the bits is all that is necessary to complete a latch Set or Reset operation. The output from Comparator C1 or C2 can be used as the Set or Reset inputs of the SR latch. The output of either Comparator can be synchronized to the Timer1 clock source. See Section 18.0 "Comparator Module" and Section 12.0 "Timer1/3/5 Module with Gate Control" for more information. An external source on the SRI pin can be used as the Set or Reset inputs of the SR latch. An internal clock source, DIVSRCLK, is available and it can periodically set or reset the SR latch. The SRCLK<2:0> bits in the SRCON0 register are used to select the clock source period. The SRSCKE and SRRCKE bits of the SRCON1 register enable the clock source to set or reset the SR latch, respectively. ### 20.2 Latch Output The SRQEN and SRNQEN bits of the SRCON0 register control the Q and $\overline{Q}$ latch outputs. Both of the SR latch outputs may be directly output to I/O pins at the same time. Control is determined by the state of bits SRQEN and SRNQEN in the SRCON0 register. The applicable TRIS bit of the corresponding port must be cleared to enable the port pin output driver. #### 20.3 DIVSRCLK Clock Generation The DIVSRCLK clock signal is generated from the peripheral clock which is pre-scaled by a value determined by the SRCLK<2:0> bits. See Figure 20-2 and Table 20-1 for additional detail. #### 20.4 Effects of a Reset Upon any device Reset, the SR latch is not initialized, and the SRQ and SRNQ outputs are unknown. The user's firmware is responsible to initialize the latch output before enabling it to the output pins. TABLE 25-2: PIC18(L)F2X/4XK22 INSTRUCTION SET (CONTINUED) | Mnemonic, | | Description | Cycles | 16 | -Bit Inst | ruction \ | Vord | Status | Notes | |-----------|------------------|---------------------------------|--------|------|-----------|-----------|------|-----------------|-------| | Opera | nds | Description | Cycles | MSb | | | LSb | Affected | notes | | LITERAL ( | OPERAT | IONS | | | | | | | | | ADDLW | k | Add literal and WREG | 1 | 0000 | 1111 | kkkk | kkkk | C, DC, Z, OV, N | | | ANDLW | k | AND literal with WREG | 1 | 0000 | 1011 | kkkk | kkkk | Z, N | | | IORLW | k | Inclusive OR literal with WREG | 1 | 0000 | 1001 | kkkk | kkkk | Z, N | | | LFSR | f, k | Move literal (12-bit) 2nd word | 2 | 1110 | 1110 | 00ff | kkkk | None | | | | | to FSR(f) 1st word | | 1111 | 0000 | kkkk | kkkk | | | | MOVLB | k | Move literal to BSR<3:0> | 1 | 0000 | 0001 | 0000 | kkkk | None | | | MOVLW | k | Move literal to WREG | 1 | 0000 | 1110 | kkkk | kkkk | None | | | MULLW | k | Multiply literal with WREG | 1 | 0000 | 1101 | kkkk | kkkk | None | | | RETLW | k | Return with literal in WREG | 2 | 0000 | 1100 | kkkk | kkkk | None | | | SUBLW | k | Subtract WREG from literal | 1 | 0000 | 1000 | kkkk | kkkk | C, DC, Z, OV, N | | | XORLW | k | Exclusive OR literal with WREG | 1 | 0000 | 1010 | kkkk | kkkk | Z, N | | | DATA MEN | MORY ↔ | PROGRAM MEMORY OPERATION | IS | | | | | | | | TBLRD* | | Table Read | 2 | 0000 | 0000 | 0000 | 1000 | None | | | TBLRD*+ | | Table Read with post-increment | | 0000 | 0000 | 0000 | 1001 | None | | | TBLRD*- | | Table Read with post-decrement | | 0000 | 0000 | 0000 | 1010 | None | | | TBLRD+* | | Table Read with pre-increment | | 0000 | 0000 | 0000 | 1011 | None | | | TBLWT* | _WT* Table Write | | 2 | 0000 | 0000 | 0000 | 1100 | None | | | TBLWT*+ | | Table Write with post-increment | | 0000 | 0000 | 0000 | 1101 | None | | | TBLWT*- | | Table Write with post-decrement | | 0000 | 0000 | 0000 | 1110 | None | | | TBLWT+* | | Table Write with pre-increment | | 0000 | 0000 | 0000 | 1111 | None | | Note 1: When a PORT register is modified as a function of itself (e.g., MOVF PORTB, 1, 0), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. - 2: If this instruction is executed on the TMR0 register (and where applicable, 'd' = 1), the prescaler will be cleared if assigned. - 3: If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. - **4:** Some instructions are two-word instructions. The second word of these instructions will be executed as a NOP unless the first word of the instruction retrieves the information embedded in these 16 bits. This ensures that all program memory locations have a valid instruction. | SUBLW | Subtract W from literal | SUBWF | Subtract W from f | | | | |------------------------|---------------------------------------|-------------------------------------|---------------------------------------------------------------------------|--|--|--| | Syntax: | SUBLW k | Syntax: | SUBWF f {,d {,a}} | | | | | Operands: | $0 \le k \le 255$ | Operands: | $0 \leq f \leq 255$ | | | | | Operation: | $k-(W)\to W$ | | $d \in [0,1]$ | | | | | Status Affected: | N, OV, C, DC, Z | - Operation: | $a \in [0,1]$<br>(f) – (W) $\rightarrow$ dest | | | | | Encoding: | 0000 1000 kkkk k | Status Affected: | N, OV, C, DC, Z | | | | | Description | W is subtracted from the 8-bit | Encoding: | 0101 11da ffff ffff | | | | | | literal 'k'. The result is placed in | Description: | Subtract W from register 'f' (2's | | | | | Words: | 1 | Description. | complement method). If 'd' is '0', the | | | | | Cycles: | 1 | | result is stored in W. If 'd' is '1', the | | | | | Q Cycle Activity: | 00 00 0 | | result is stored back in register 'f' (default). | | | | | Q1<br>Decode | Q2 Q3 Q Read Process Write | 7 | If 'a' is '0', the Access Bank is | | | | | Decode | Read Process Write literal 'k' Data | | selected. If 'a' is '1', the BSR is used to select the GPR bank. | | | | | Example 1: | SUBLW 02h | _ | If 'a' is '0' and the extended instruction | | | | | Before Instructi | | | set is enabled, this instruction operates in Indexed Literal Offset | | | | | W<br>C | = 01h<br>= ? | | Addressing mode whenever | | | | | After Instruction | · · · · · · · · · · · · · · · · · · · | | f ≤ 95 (5Fh). See <b>Section 25.2.3</b> | | | | | W<br>C | = 01h<br>= 1 ; result is positive | | "Byte-Oriented and Bit-Oriented<br>Instructions in Indexed Literal Offset | | | | | Ž<br>N | = 0 | | Mode" for details. | | | | | Example 2: | = 0<br>SUBLW 02h | Words: | 1 | | | | | Before Instructi | | Cycles: | 1 | | | | | W | = 02h | Q Cycle Activity: | | | | | | C<br>After Instruction | = ?<br>n | Q1 | Q2 Q3 Q4 | | | | | W<br>C | = 00h | Decode | Read Process Write to | | | | | Z | = 1 | | register 'f' Data destination | | | | | N | = 0 | <u>Example 1</u> :<br>Before Instru | SUBWF REG, 1, 0 | | | | | Example 3: | SUBLW 02h | REG | = 3 | | | | | Before Instructi<br>W | on<br>= 03h | W<br>C | = 2<br>= ? | | | | | C<br>After Instruction | = ? | After Instructi<br>REG | ion<br>= 1 | | | | | W | = FFh ; (2's complement) | W | = 2 | | | | | C<br>Z | = 0 ; result is negative<br>= 0 | C<br>Z | = 1 ; result is positive<br>= 0 | | | | | N | = 1 | N | = 0 | | | | | | | Example 2: | SUBWF REG, 0, 0 | | | | | | | Before Instru<br>REG | = 2 | | | | | | | W<br>C | = 2<br>= ? | | | | | | | After Instructi | | | | | | | | REG<br>W | = 2<br>= 0 | | | | | | | C<br>Z | = 1 ; result is zero<br>= 1 | | | | | | | N | = 0 | | | | | | | Example 3: | SUBWF REG, 1, 0 | | | | | | | Before Instru<br>REG | ction<br>= 1 | | | | | | | W | = 2<br>= ? | | | | | | | After Instructi | ion | | | | | | | REG<br>W | = FFh ;(2's complement)<br>= 2 | | | | | | | C<br>Z | = 0 ; result is negative | | | | | | | Z<br>N | = 0<br>= 1 | | | | | | | | | | | | SUBFSR Subtract Literal from FSR Syntax: SUBFSR f, k Operands: $0 \le k \le 63$ $f \in [\ 0,\,1,\,2\ ]$ Operation: $FSR(f) - k \rightarrow FSRf$ Status Affected: None Encoding: 1110 1001 ffkk kkkk Description: The 6-bit literal 'k' is subtracted from the contents of the FSR specified by "f". Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|--------------|---------|-------------| | Decode | Read | Process | Write to | | | register 'f' | Data | destination | Example: SUBFSR 2, 23h Before Instruction FSR2 = 03FFh After Instruction FSR2 = 03DCh SUBULNK Subtract Literal from FSR2 and Return Syntax: SUBULNK k Operands: $0 \le k \le 63$ Operation: $FSR2 - k \rightarrow FSR2$ $(TOS) \rightarrow PC$ Status Affected: None Description: **Encoding**: 1110 1001 11kk kkkk contents of the FSR2. A RETURN is then executed by loading the PC with the TOS. The instruction takes two cycles to execute; a NOP is performed during the The 6-bit literal 'k' is subtracted from the second cycle. This may be thought of as a special case of the $\mathtt{SUBFSR}$ instruction, where f=3 (binary '11'); it operates only on FSR2. Words: 1 Cycles: 2 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | | |-----------|--------------|-----------|-------------|--| | Decode | Read | Process | Write to | | | | register 'f' | Data | destination | | | No | No | No | No | | | Operation | Operation | Operation | Operation | | Example: SUBULNK 23h Before Instruction FSR2 = 03FFhPC = 0100h After Instruction FSR2 = 03DChPC = (TOS) ### 27.0 ELECTRICAL SPECIFICATIONS ### Absolute Maximum Ratings (†) | Ambient temperature under bias | 40°C to +125°C | |---------------------------------------------------------------|----------------------| | Storage temperature | 65°C to +150°C | | Voltage on any pin with respect to Vss (except VDD, and MCLR) | 0.3V to (VDD + 0.3V) | | Voltage on VDD with respect to Vss | | | PIC18LF24K22 | 0.3V to +4.5V | | PIC18(L)F26K22 | 0.3V to +6.5V | | Voltage on MCLR with respect to Vss (Note 2) | 0V to +11.0V | | Total power dissipation (Note 1) | 1.0W | | Maximum current out of Vss pin (-40°C to +85°C) | 300 mA | | Maximum current out of Vss pin (+85°C to +125°C) | 125 mA | | Maximum current into VDD pin (-40°C to +85°C) | 200 mA | | Maximum current into VDD pin (+85°C to +125°C) | 85 mA | | Input clamp current, IIK (VI < 0 or VI > VDD) | ±20 mA | | Output clamp current, lok (Vo < 0 or Vo > VDD) | ±20 mA | | Maximum output current sunk by any I/O pin | 25 mA | | Maximum output current sourced by any I/O pin | 25 mA | | Maximum current sunk by all ports (-40°C to +85°C) | 200 mA | | Maximum current sunk by all ports (+85°C to +125°C) | 110 mA | | Maximum current sourced by all ports (-40°C to +85°C) | 185 mA | | Maximum current sourced by all ports (+85°C to +125°C) | 70 mA | - **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD $\Sigma$ IOH} + $\Sigma$ {(VDD VOH) x IOH} + $\Sigma$ (VOL x IOL) - 2: Voltage spikes below Vss at the $\overline{MCLR}/VPP/RE3$ pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to the $\overline{MCLR}/VPP/RE3$ pin, rather than pulling this pin directly to Vss. † **NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ### 27.6 DC Characteristics: Primary Idle Supply Current, PIC18(L)F2X/4XK22 | PIC18LF | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------------|------------|--------------------------------------------------------------------------|--|--| | PIC18F2 | X/4XK22 | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | Param<br>No. | Device Characteristics | Тур | Max | Units | Conditions | | | | | | D100 | Supply Current (IDD)(1),(2) | 0.030 | 0.050 | mA | -40°C to +125°C | VDD = 1.8V | Fosc = 1 MHz | | | | D101 | | 0.045 | 0.065 | mA | -40°C to +125°C | VDD = 3.0V | (PRI_IDLE mode,<br>ECM source) | | | | D102 | | 0.06 | 0.12 | mA | -40°C to +125°C | VDD = 2.3V | Fosc = 1 MHz | | | | D103 | | 0.08 | 0.15 | mA | -40°C to +125°C | VDD = 3.0V | (PRI_IDLE mode, ECM source) | | | | D104 | | 0.13 | 0.20 | mA | -40°C to +125°C | VDD = 5.0V | 20M dodied) | | | | D105 | | 0.45 | 0.8 | mA | -40°C to +125°C | VDD = 1.8V | Fosc = 20 MHz | | | | D106 | | 0.70 | 1.0 | mA | -40°C to +125°C | VDD = 3.0V | ( <b>PRI_IDLE</b> mode, ECH source) | | | | D107 | | 0.55 | 0.8 | mA | -40°C to +125°C | VDD = 2.3V | Fosc = 20 MHz | | | | D108 | | 0.75 | 1.0 | mA | -40°C to +125°C | VDD = 3.0V | (PRI_IDLE mode,<br>ECH source) | | | | D109 | | 0.90 | 1.2 | mA | -40°C to +125°C | VDD = 5.0V | Lorr source) | | | | D110 | | 2.25 | 3.0 | mA | -40°C to +125°C | VDD = 3.0V | Fosc = 64 MHz<br>(PRI_IDLE mode,<br>ECH source) | | | | D111 | | 2.25 | 3.0 | mA | -40°C to +125°C | VDD = 3.0V | Fosc = 64 MHz | | | | D112 | | 2.60 | 3.5 | mA | -40°C to +125°C | VDD = 5.0V | (PRI_IDLE mode,<br>ECH source) | | | | D113 | | 0.35 | 0.6 | mA | -40°C to +125°C | VDD = 1.8V | Fosc = 4 MHz | | | | D114 | | 0.55 | 0.8 | mA | -40°C to +125°C | VDD = 3.0V | 16 MHz Internal<br>(PRI_IDLE mode,<br>ECM + PLL source) | | | | D115 | | 0.45 | 0.6 | mA | -40°C to +125°C | VDD = 2.3V | Fosc = 4 MHz | | | | D116 | | 0.60 | 0.9 | mA | -40°C to +125°C | VDD = 3.0V | 16 MHz Internal<br>( <b>PRI_IDLE</b> mode, | | | | D117 | | 0.70 | 1.0 | mA | -40°C to +125°C | VDD = 5.0V | ECM + PLL source) | | | | D118 | | 2.2 | 3.0 | mA | -40°C to +125°C | VDD = 3.0V | Fosc = 16 MHz<br>64 MHz Internal<br>(PRI_IDLE mode,<br>ECH + PLL source) | | | | D119 | | 2.2 | 3.0 | mA | -40°C to +125°C | VDD = 3.0V | Fosc = 16 MHz | | | | D120 | | 2.5 | 3.5 | mA | -40°C to +125°C | VDD = 5.0V | 64 MHz Internal<br>(PRI_IDLE mode,<br>ECH + PLL source) | | | Note 1: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. Test condition: All Peripheral Module Control bits in PMD0, PMD1 and PMD2 set to '1'. 2: The test conditions for all IDD measurements in active operation mode are: All I/O pins set as outputs driven to Vss; $\overline{MCLR} = VDD;$ OSC1 = external square wave, from rail-to-rail (PRI\_RUN and PRI\_IDLE only). ### 27.7 DC Characteristics: Secondary Oscillator Supply Current, PIC18(L)F2X/4XK22 | PIC18LF | <sup>2</sup> 2X/4XK22 | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | |----------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------------|---------------------------------|--|--|--| | PIC18F2X/4XK22 | | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | | | | Param<br>No. | Device Characteristics | Тур | Max | Units | Conditions | | | | | | | D130 | Supply Current (IDD)(1),(2) | 3.5 | 23 | μΑ | -40°C | VDD = 1.8V | Fosc = 32 kHz<br>(SEC_RUN mode, | | | | | | | 3.7 | 25 | μΑ | +25°C | | | | | | | | | 3.8 | _ | μΑ | +60°C | | SOSC source) | | | | | | | 4.0 | 28 | μΑ | +85°C | | | | | | | | | 5.1 | 30 | μА | +125°C | | | | | | | D131 | | 6.2 | 26 | μА | -40°C | VDD = 3.0V | | | | | | | | 6.4 | 30 μA +25°C | | | | | | | | | | | 6.5 | | μΑ | +60°C | | | | | | | | | 6.8 35 μA +85°C | | | | | | | | | | | | 7.8 | 40 | μΑ | +125°C | ] | | | | | | D132 | | 15 | 35 | μΑ | -40°C | VDD = 2.3V | Fosc = 32 kHz | | | | | | | 16 | 35 | μΑ | +25°C | | (SEC_RUN mode, SOSC source) | | | | | | | 17 | 35 | μΑ | +85°C | | oooo source) | | | | | | | 19 | 50 | μΑ | +125°C | | _ | | | | | D133 | | 18 | 50 | μΑ | -40°C | VDD = 3.0V | | | | | | | | 19 | 50 | μΑ | +25°C | | | | | | | | | 21 | 50 | μΑ | +85°C | | | | | | | | | 22 | 60 | μΑ | +125°C | | | | | | | D134 | | 19 | 55 | μΑ | -40°C | VDD = 5.0V | | | | | | | | 20 | 55 | μΑ | +25°C | | | | | | | | | 22 | 55 | μΑ | +85°C | | | | | | | | | 23 | 70 | μΑ | +125°C | | | | | | Note 1: The supply current is mainly a function of operating voltage, frequency and mode. Other factors, such as I/O pin loading and switching rate, oscillator type and circuit, internal code execution pattern and temperature, also have an impact on the current consumption. Test condition: All Peripheral Module Control bits in PMD0, PMD1 and PMD2 set to '1'. 2: The test conditions for all IDD measurements in active operation mode are: All I/O pins set as outputs driven to Vss; $\overline{MCLR} = VDD;$ SOSCI / SOSCO = complementary external square wave, from rail-to-rail. ### 27.9 Memory Programming Requirements | DC CHARACTERISTICS | | Standard Operating Conditions (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ | | | | | | |--------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------|--------|------|--------|-------|-----------------------------------------------| | Param<br>No. | Sym | Characteristic | Min | Тур† | Max | Units | Conditions | | | | Internal Program Memory<br>Programming Specifications <sup>(1)</sup> | | | | | | | D170 | VPP | Voltage on MCLR/VPP pin | 8 | _ | 9 | V | (Note 3), (Note 4) | | D171 | IDDP | Supply Current during<br>Programming | _ | _ | 10 | mA | | | | | Data EEPROM Memory | | | | | | | D172 | ED | Byte Endurance | 100K | _ | _ | E/W | -40°C to +85°C | | D173 | VDRW | VDD for Read/Write | VDDMIN | _ | VDDMAX | V | Using EECON to read/<br>write | | D175 | TDEW | Erase/Write Cycle Time | _ | 3 | 4 | ms | | | D176 | TRETD | Characteristic Retention | _ | 40 | _ | Year | Provided no other specifications are violated | | D177 | TREF | Number of Total Erase/Write Cycles before Refresh <sup>(2)</sup> | 1M | 10M | _ | E/W | -40°C to +85°C | | | | Program Flash Memory | | | | | | | D178 | ЕР | Cell Endurance | 10K | _ | _ | E/W | -40°C to +85°C (Note 5) | | D179 | VPR | VDD for Read | VDDMIN | _ | VDDMAX | V | | | D181 | VIW | VDD for Row Erase or Write | 2.2 | _ | VDDMAX | V | PIC18LF24K22 | | D182 | VIW | | VDDMIN | _ | VDDMAX | V | PIC18(L)F26K22 | | D183 | Tıw | Self-timed Write Cycle Time | _ | 2 | _ | ms | | | D184 | TRETD | Characteristic Retention | _ | 40 | _ | Year | Provided no other specifications are violated | <sup>†</sup> Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - **Note 1:** These specifications are for programming the on-chip program memory through the use of table write instructions. - 2: Refer to Section 7.8 "Using the Data EEPROM" for a more detailed discussion on data EEPROM endurance - **3:** Required only if single-supply programming is disabled. - **4:** The MPLAB ICD 2 does not support variable VPP output. Circuitry to limit the MPLAB ICD 2 VPP voltage must be placed between the MPLAB ICD 2 and target system when programming or debugging with the MPLAB ICD 2. - 5: Self-write and Block Erase. FIGURE 28-60: PIC18LF2X/4XK22 TYPICAL IDD: PRI\_IDLE EC MEDIUM POWER FIGURE 28-61: PIC18LF2X/4XK22 MAXIMUM IDD: PRI\_IDLE EC MEDIUM POWER FIGURE 28-90: PIC18(L)F2X/4XK22 COMPARATOR OFFSET VOLTAGE, LOW-POWER MODE; VDD=5.5V FIGURE 28-91: PIC18(L)F2X/4XK22 COMPARATOR OFFSET VOLTAGE, LOW-POWER MODE; VDD=3.0V