Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 64MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, HLVD, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 64KB (32K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 1K x 8 | | RAM Size | 3.8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 30x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf46k22-i-pt | TABLE 1-2: PIC18(L)F2XK22 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Nu | ımber | | D' | D | | |---------------|--------------|-------------------------------|-------------|----------------|-------------------------------------------------------------------------| | PDIP,<br>SOIC | QFN,<br>UQFN | Pin Name | Pin<br>Type | Buffer<br>Type | Description | | 13 | 10 | RC2/CTPLS/P1A/CCP1/T5CKI/AN14 | | | | | | | RC2 | I/O | ST | Digital I/O. | | | | CTPLS | 0 | _ | CTMU pulse generator output. | | | | P1A | 0 | CMOS | Enhanced CCP1 PWM output. | | | | CCP1 | I/O | ST | Capture 1 input/Compare 1 output/PWM 1 output. | | | | T5CKI | I | ST | Timer5 clock input. | | | | AN14 | I | Analog | Analog input 14. | | 14 | 11 | RC3/SCK1/SCL1/AN15 | | | | | | | RC3 | I/O | ST | Digital I/O. | | | | SCK1 | I/O | ST | Synchronous serial clock input/output for SPI mode (MSSP). | | | | SCL1 | I/O | ST | Synchronous serial clock input/output for I <sup>2</sup> C mode (MSSP). | | | | AN15 | I | Analog | Analog input 15. | | 15 | 12 | RC4/SDI1/SDA1/AN16 | | | | | | | RC4 | I/O | ST | Digital I/O. | | | | SDI1 | I | ST | SPI data in (MSSP). | | | | SDA1 | I/O | ST | I <sup>2</sup> C data I/O (MSSP). | | | | AN16 | ı | Analog | Analog input 16. | | 16 | 13 | RC5/SDO1/AN17 | | | | | | | RC5 | I/O | ST | Digital I/O. | | | | SDO1 | 0 | _ | SPI data out (MSSP). | | | | AN17 | I | Analog | Analog input 17. | | 17 | 14 | RC6/P3A/CCP3/TX1/CK1/AN18 | | | | | | | RC6 | I/O | ST | Digital I/O. | | | | P3A <sup>(2)</sup> | 0 | CMOS | Enhanced CCP3 PWM output. | | | | CCP3 <sup>(2)</sup> | I/O | ST | Capture 3 input/Compare 3 output/PWM 3 output. | | | | TX1 | 0 | _ | EUSART asynchronous transmit. | | | | CK1 | I/O | ST | EUSART synchronous clock (see related RXx/DTx). | | | | AN18 | I | Analog | Analog input 18. | | 18 | 15 | RC7/P3B/RX1/DT1/AN19 | | | | | | | RC7 | I/O | ST | Digital I/O. | | | | P3B | 0 | CMOS | Enhanced CCP3 PWM output. | | | | RX1 | I | ST | EUSART asynchronous receive. | | | | DT1 | I/O | ST | EUSART synchronous data (see related TXx/CKx). | | | | AN19 | I | Analog | Analog input 19. | | 1 | 26 | RE3/VPP/MCLR | | | | | | | RE3 | I | ST | Digital input. | | | | VPP | Р | | Programming voltage input. | | | | MCLR | I | ST | Active-Low Master Clear (device Reset) input. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels; I = Input; O = Output; P = Power. Note 1: Default pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and CCP2MX are set. 2: Alternate pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and CCP2MX are clear. Note: Do not use the MOVFF instruction to modify any of the interrupt control registers while any interrupt is enabled. Doing so may cause erratic microcontroller behavior. ### FIGURE 9-1: PIC18 INTERRUPT LOGIC ### 10.0 I/O PORTS Depending on the device selected and features enabled, there are up to five ports available. All pins of the I/O ports are multiplexed with one or more alternate functions from the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin. Each port has five registers for its operation. These registers are: - TRIS register (data direction register) - PORT register (reads the levels on the pins of the device) - LAT register (output latch) - ANSEL register (analog input control) - SLRCON register (port slew rate control) The Data Latch (LAT register) is useful for read-modify-write operations on the value that the I/O pins are driving. A simplified model of a generic I/O port, without the interfaces to other peripherals, is shown in Figure 10-1. FIGURE 10-1: GENERIC I/O PORT OPERATION ### 10.1 PORTA Registers PORTA is an 8-bit wide, bidirectional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., disable the output driver). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Reading the PORTA register reads the status of the pins, whereas writing to it, will write to the PORT latch. The Data Latch (LATA) register is also memory mapped. Read-modify-write operations on the LATA register read and write the latched output value for PORTA. The RA4 pin is multiplexed with the Timer0 module clock input and one of the comparator outputs to become the RA4/T0CKI/C1OUT pin. Pins RA6 and RA7 are multiplexed with the main oscillator pins; they are enabled as oscillator or I/O pins by the selection of the main oscillator in the Configuration register (see **Section 24.1 "Configuration Bits"** for details). When they are not used as port pins, RA6 and RA7 and their associated TRIS and LAT bits are read as '0'. The other PORTA pins are multiplexed with analog inputs, the analog VREF+ and VREF- inputs, and the comparator voltage reference output. The operation of pins RA<3:0> and RA5 as analog is selected by setting the ANSELA<5, 3:0> bits in the ANSELA register which is the default setting after a Power-on Reset. Pins RA0 through RA5 may also be used as comparator inputs or outputs by setting the appropriate bits in the CM1CON0 and CM2CON0 registers. **Note:** On a Power-on Reset, RA5 and RA<3:0> are configured as analog inputs and read as '0'. RA4 is configured as a digital input. The RA4/T0CKI/C1OUT pin is a Schmitt Trigger input. All other PORTA pins have TTL input levels and full CMOS output drivers. The TRISA register controls the drivers of the PORTA pins, even when they are being used as analog inputs. The user should ensure the bits in the TRISA register are maintained set when using them as analog inputs. **EXAMPLE 10-1: INITIALIZING PORTA** | MOVLB | 0xF | ; Set BSR for banked SFRs | |-------|--------|---------------------------| | CLRF | PORTA | ; Initialize PORTA by | | | | ; clearing output | | | | ; data latches | | CLRF | LATA | ; Alternate method | | | | ; to clear output | | | | ; data latches | | MOVLW | E0h | ; Configure I/O | | MOVWF | ANSELA | ; for digital inputs | | MOVLW | 0CFh | ; Value used to | | | | ; initialize data | | | | ; direction | | MOVWF | TRISA | ; Set RA<3:0> as inputs | | | | ; RA<5:4> as outputs | # REGISTER 10-10: LATX: PORTX OUTPUT LATCH REGISTER<sup>(1)</sup> | R/W-x/u | | | |-------------|---------|---------|---------|---------|---------|---------|---------|--|--|--| | LATx7 | LATx6 | LATx5 | LATx4 | LATx3 | LATx2 | LATx1 | LATx0 | | | | | bit 7 bit 0 | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 LATx<7:0>: PORTx Output Latch bit value<sup>(2)</sup> Note 1: Register Description for LATA, LATB, LATC and LATD. 2: Writes to PORTx are written to corresponding LATx register. Reads from PORTx register is return of I/O pin values. # REGISTER 10-11: LATE: PORTE OUTPUT LATCH REGISTER(1) | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | | | | | |-------|-----|-----|-----|-----|---------|---------|---------|--|--|--|--| | _ | _ | _ | _ | _ | LATE2 | LATE1 | LATE0 | | | | | | bit 7 | | | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-3 Unimplemented: Read as '0' bit 2-0 LATE<2:0>: PORTE Output Latch bit value<sup>(2)</sup> Note 1: Available on PIC18(L)F4XK22 devices only. 2: Writes to PORTE are written to corresponding LATE register. Reads from PORTE register is return of I/O pin values. ### REGISTER 10-12: WPUB: WEAK PULL-UP PORTB REGISTER | R/W-1 |-------|-------|-------|-------|-------|-------|-------|-------| | WPUB7 | WPUB6 | WPUB5 | WPUB4 | WPUB3 | WPUB2 | WPUB1 | WPUB0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-0 WPUB<7:0>: Weak Pull-up Register bits 1 = Pull-up enabled on PORT pin0 = Pull-up disabled on PORT pin # 13.6 Register Definitions: Timer2/4/6 Control #### REGISTER 13-1: TxCON: TIMER2/TIMER4/TIMER6 CONTROL REGISTER | U-0 | R/W-0 |-------|-------|--------|---------|--------|-------------|-------|-------| | _ | | TxOUTF | PS<3:0> | TMRxON | TxCKPS<1:0> | | | | bit 7 | | | | | | | bit 0 | Legend: bit 2 R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7 Unimplemented: Read as '0' bit 6-3 TxOUTPS<3:0>: TimerX Output Postscaler Select bits 0000 = 1:1 Postscaler 0001 = 1:2 Postscaler 0010 = 1:3 Postscaler 0011 = 1:4 Postscaler 0100 = 1:5 Postscaler 0101 = 1:6 Postscaler 0110 = 1:7 Postscaler 0111 = 1:8 Postscaler 1000 = 1:9 Postscaler 1001 = 1:10 Postscaler 1001 = 1.10 | 03130ale 1010 = 1:11 Postscaler 1011 = 1:12 Postscaler 1011 - 1.12 1 001000101 1100 = 1:13 Postscaler 1101 = 1:14 Postscaler 1110 = 1:15 Postscaler 1111 = 1:16 Postscaler TMRxON: TimerX On bit 1 = TimerX is on 0 = TimerX is off bit 1-0 TxCKPS<1:0>: Timer2-type Clock Prescale Select bits 00 = Prescaler is 1 01 = Prescaler is 4 1x = Prescaler is 16 #### 14.1.4 CCP PRESCALER There are four prescaler settings specified by the CCPxM<3:0> bits of the CCPxCON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter. Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCPxCON register before changing the prescaler. Example 14-1 demonstrates the code to perform this function. # EXAMPLE 14-1: CHANGING BETWEEN CAPTURE PRESCALERS ### 14.1.5 CAPTURE DURING SLEEP Capture mode requires a 16-bit TimerX module for use as a time base. There are four options for driving the 16-bit TimerX module in Capture mode. It can be driven by the system clock (Fosc), the instruction clock (Fosc/4), or by the external clock sources, the Secondary Oscillator (Sosc), or the TxCKI clock input. When the 16-bit TimerX resource is clocked by Fosc or Fosc/4, TimerX will not increment during Sleep. When the device wakes from Sleep, TimerX will continue from its previous state. Capture mode will operate during Sleep when the 16-bit TimerX resource is clocked by one of the external clock sources (Sosc or the TxCKI pin). TABLE 14-3: REGISTERS ASSOCIATED WITH CAPTURE | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | | |----------|------------------------------------------------|------------------------------------------------|------------|-------------|--------------------|-----------|--------|--------|------------------|--| | CCP1CON | P1M- | <1:0> | DC1B | <1:0> | | 198 | | | | | | CCP2CON | P2M- | <1:0> | DC2B | <1:0> | | CCP2M< | 3:0> | | 198 | | | CCP3CON | P3M- | <1:0> | DC3B | <1:0> | | CCP3M< | 3:0> | | 198 | | | CCP4CON | _ | _ | DC4B | <1:0> | | CCP4M< | 3:0> | | 198 | | | CCP5CON | _ | _ | DC5B | <1:0> | | CCP5M< | 3:0> | | 198 | | | CCPR1H | | Capture/Compare/PWM Register 1 High Byte (MSB) | | | | | | | | | | CCPR1L | Capture/Compare/PWM Register 1 Low Byte (LSB) | | | | | | | | | | | CCPR2H | | Capture/Compare/PWM Register 2 High Byte (MSB) | | | | | | | | | | CCPR2L | | Capture/Compare/PWM Register 2 Low Byte (LSB) | | | | | | | | | | CCPR3H | Capture/Compare/PWM Register 3 High Byte (MSB) | | | | | | | | | | | CCPR3L | Capture/Compare/PWM Register 3 Low Byte (LSB) | | | | | | | | | | | CCPR4H | | | Capture/Co | mpare/PWM F | Register 4 High By | te (MSB) | | | _ | | | CCPR4L | | | Capture/Co | mpare/PWM | Register 4 Low By | rte (LSB) | | | _ | | | CCPR5H | | | Capture/Co | mpare/PWM F | Register 5 High By | te (MSB) | | | _ | | | CCPR5L | | | Capture/Co | mpare/PWM | Register 5 Low By | rte (LSB) | | | _ | | | CCPTMRS0 | C3TSE | :L<1:0> | _ | C2TS | SEL<1:0> | _ | C1TSEI | L<1:0> | 201 | | | CCPTMRS1 | _ | _ | _ | _ | C5TSEL | <1:0> | C4TSEI | L<1:0> | 201 | | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 109 | | | IPR1 | _ | ADIP | RC1IP | TX1IP | SSP1IP | CCP1IP | TMR2IP | TMR1IP | 121 | | | IPR2 | OSCFIP | C1IP | C2IP | EEIP | BCL1IP | HLVDIP | TMR3IP | CCP2IP | 122 | | | IPR4 | | _ | | _ | | CCP5IP | CCP4IP | CCP3IP | 124 | | | PIE1 | _ | ADIE | RC1IE | TX1IE | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 117 | | **Legend:** — = Unimplemented location, read as '0'. Shaded bits are not used by Capture mode. Note 1: These registers/bits are available on PIC18(L)F4XK22 devices. #### 14.3.6 PWM RESOLUTION The resolution determines the number of available duty cycles for a given period. For example, a 10-bit resolution will result in 1024 discrete duty cycles, whereas an 8-bit resolution will result in 256 discrete duty cycles. The maximum PWM resolution is ten bits when PRx is 255. The resolution is a function of the PRx register value as shown by Equation 14-4. ### **EQUATION 14-4: PWM RESOLUTION** Resolution = $$\frac{\log[4(PRx+1)]}{\log(2)}$$ bits **Note:** If the pulse width value is greater than the period the assigned PWM pin(s) will remain unchanged. ### TABLE 14-7: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 32 MHz) | PWM Frequency | 1.95 kHz | 7.81 kHz | 31.25 kHz | 125 kHz | 250 kHz | 333.3 kHz | |---------------------------|----------|----------|-----------|---------|---------|-----------| | Timer Prescale (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PRx Value | 0xFF | 0xFF | 0xFF | 0x3F | 0x1F | 0x17 | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.6 | ### TABLE 14-8: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 20 MHz) | PWM Frequency | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz | |---------------------------|----------|----------|-----------|-----------|-----------|-----------| | Timer Prescale (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PRx Value | 0xFF | 0xFF | 0xFF | 0x3F | 0x1F | 0x17 | | Maximum Resolution (bits) | 10 | 10 | 10 | 8 | 7 | 6.6 | # TABLE 14-9: EXAMPLE PWM FREQUENCIES AND RESOLUTIONS (Fosc = 8 MHz) | PWM Frequency | 1.22 kHz | 4.90 kHz | 19.61 kHz | 76.92 kHz | 153.85 kHz | 200.0 kHz | |---------------------------|----------|----------|-----------|-----------|------------|-----------| | Timer Prescale (1, 4, 16) | 16 | 4 | 1 | 1 | 1 | 1 | | PRx Value | 0x65 | 0x65 | 0x65 | 0x19 | 0x0C | 0x09 | | Maximum Resolution (bits) | 8 | 8 | 8 | 6 | 5 | 5 | ### 14.3.7 OPERATION IN SLEEP MODE In Sleep mode, the TMRx register will not increment and the state of the module will not change. If the CCPx pin is driving a value, it will continue to drive that value. When the device wakes up, TMRx will continue from its previous state. # 14.3.8 CHANGES IN SYSTEM CLOCK FREQUENCY The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See Section 2.0 "Oscillator Module (With Fail-Safe Clock Monitor)" for additional details. ### 14.3.9 EFFECTS OF RESET Any Reset will force all ports to Input mode and the CCP registers to their Reset states. # 14.4.2.1 Direction Change in Full-Bridge Mode In the Full-Bridge mode, the PxM1 bit in the CCPxCON register allows users to control the forward/reverse direction. When the application firmware changes this direction control bit, the module will change to the new direction on the next PWM cycle. A direction change is initiated in software by changing the PxM1 bit of the CCPxCON register. The following sequence occurs four Timer cycles prior to the end of the current PWM period: - The modulated outputs (PxB and PxD) are placed in their inactive state. - The associated unmodulated outputs (PxA and PxC) are switched to drive in the opposite direction. - PWM modulation resumes at the beginning of the next period. See Figure 14-12 for an illustration of this sequence. The Full-Bridge mode does not provide dead-band delay. As one output is modulated at a time, dead-band delay is generally not required. There is a situation where dead-band delay is required. This situation occurs when both of the following conditions are true: - 1. The direction of the PWM output changes when the duty cycle of the output is at or near 100%. - The turn off time of the power switch, including the power device and driver circuit, is greater than the turn on time. Figure 14-13 shows an example of the PWM direction changing from forward to reverse, at a near 100% duty cycle. In this example, at time t1, the output PxA and PxD become inactive, while output PxC becomes active. Since the turn off time of the power devices is longer than the turn on time, a shoot-through current will flow through power devices QC and QD (see Figure 14-10) for the duration of 't'. The same phenomenon will occur to power devices QA and QB for PWM direction change from reverse to forward. If changing PWM direction at high duty cycle is required for an application, two possible solutions for eliminating the shoot-through current are: - Reduce PWM duty cycle for one PWM period before changing directions. - Use switch drivers that can drive the switches off faster than they can drive them on. Other options to prevent shoot-through current may exist. - Note 1: The direction bit PxM1 of the CCPxCON register is written any time during the PWM cycle. - 2: When changing directions, the PxA and PxC signals switch before the end of the current PWM cycle. The modulated PxB and PxD signals are inactive at this time. The length of this time is (TimerX Prescale)/Fosc, where TimerX is Timer2, Timer4 or Timer6. TABLE 15-2: REGISTERS ASSOCIATED WITH I<sup>2</sup>C OPERATION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |----------|------------|------------------|--------------------------|--------------|--------------|------------|-----------------------------|-----------------------|------------------| | ANSELA | _ | _ | ANSA5 | _ | ANSA3 | ANSA2 | ANSA1 | ANSA0 | 149 | | ANSELB | _ | | ANSB5 | ANSB4 | ANSB3 | ANSB2 | ANSB1 <sup>(1)</sup> | ANSB0 <sup>(1)</sup> | 150 | | ANSELC | ANSC7 | ANSC6 | ANSC5 | ANSC4 | ANSC3 | ANSC2 | _ | _ | 150 | | ANSELD | ANSD7 | ANSD6 | ANSD5 | ANSD4 | ANSD3 | ANSD2 | ANSD1 <sup>(2)</sup> | ANSD0 <sup>(2)</sup> | 150 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 109 | | IPR1 | _ | ADIP | RC1IP | TX1IP | SSP1IP | CCP1IP | TMR2IP | TMR1IP | 121 | | IPR2 | OSCFIP | C1IP | C2IP | EEIP | BCL1IP | HLVDIP | TMR3IP | CCP2IP | 122 | | IPR3 | SSP2IP | BCL2IP | RC2IP | TX2IP | CTMUIP | TMR5GIP | TMR3GIP | TMR1GIP | 123 | | PIE1 | _ | ADIE | RC1IE | TX1IE | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 117 | | PIE2 | OSCFIE | C1IE | C2IE | EEIE | BCL1IE | HLVDIE | TMR3IE | CCP2IE | 118 | | PIE3 | SSP2IE | BCL2IE | RC2IE | TX2IE | CTMUIE | TMR5GIE | TMR3GIE | TMR1GIE | 119 | | PIR1 | _ | ADIF | RC1IF | TX1IF | SSP1IF | CCP1IF | TMR2IF | TMR1IF | 112 | | PIR2 | OSCFIF | C1IF | C2IF | EEIF | BCL1IF | HLVDIF | TMR3IF | CCP2IF | 113 | | PIR3 | SSP2IF | BCL2IF | RC2IF | TX2IF | CTMUIF | TMR5GIF | TMR3GIF | TMR1GIF | 114 | | PMD1 | MSSP2MD | MSSP1MD | _ | CCP5MD | CCP4MD | CCP3MD | CCP2MD | CCP1MD | 53 | | SSP1ADD | SSP1 Addre | ss Register in | I <sup>2</sup> C Slave n | node. SSP1 | Baud Rate | Reload Reg | ister in I <sup>2</sup> C M | aster mode. | 258 | | SSP1BUF | | | SSP1 Re | eceive Buffe | er/Transmit | Register | | | _ | | SSP1CON1 | WCOL | SSPOV | SSPEN | CKP | | SSPI | M<3:0> | | 253 | | SSP1CON2 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 255 | | SSP1CON3 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN | 256 | | SSP1MSK | | | S | SP1 MASK | Register bit | | | | 257 | | SSP1STAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 252 | | SSP2ADD | SSP2 Addre | ss Register in I | l <sup>2</sup> C Slave n | node. SSP2 | Baud Rate | Reload Reg | ister in I <sup>2</sup> C M | laster mode. | 258 | | SSP2BUF | | | SSP2 Re | eceive Buffe | er/Transmit | Register | | | _ | | SSP2CON1 | WCOL | SSPOV | SSPEN | CKP | | SSPI | M<3:0> | | 253 | | SSP2CON2 | GCEN | ACKSTAT | ACKDT | ACKEN | RCEN | PEN | RSEN | SEN | 255 | | SSP2CON3 | ACKTIM | PCIE | SCIE | BOEN | SDAHT | SBCDE | AHEN | DHEN | 256 | | SSP2MSK | | | | SP1 MASK | Register bit | | | | 257 | | SSP2STAT | SMP | CKE | D/A | Р | S | R/W | UA | BF | 252 | | TRISB | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 <sup>(1)</sup> | TRISB0 <sup>(1)</sup> | 151 | | TRISC | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | 151 | | TRISD | TRISD7 | TRISD6 | TRISD5 | TRISD4 | TRISD3 | TRISD2 | TRISD1 <sup>(2)</sup> | TRISD0 <sup>(2)</sup> | 151 | **Legend:** Shaded bits are not used by the MSSPx in I<sup>2</sup>C mode. Note 1: PIC18(L)F2XK22 devices. 2: PIC18(L)F4XK22 devices. CREN OERR RCIDL RXx/DTx pin MSb **RSR** Register LSb Pin Buffer Data Recovery Stop START and Control Baud Rate Generator Fosc RX9 ÷n BRG16 Multiplier x16 x64 SYNC 1 X 0 0 0 FIFO **SPBRGHx SPBRGx BRGH** 0 0 **FERR** RX9D RCREGx Register BRG16 Data Bus **RCxIF** Interrupt **RCxIE** **FIGURE 16-2: EUSART RECEIVE BLOCK DIAGRAM** The operation of the EUSART module is controlled through three registers: - Transmit Status and Control (TXSTAx) - Receive Status and Control (RCSTAx) - Baud Rate Control (BAUDCONx) These registers are detailed in Register 16-1, Register 16-2 and Register 16-3, respectively. For all modes of EUSART operation, the TRIS control bits corresponding to the RXx/DTx and TXx/CKx pins should be set to '1'. The EUSART control will automatically reconfigure the pin from input to output, as needed. When the receiver or transmitter section is not enabled then the corresponding RXx/DTx or TXx/CKx pin may be used for general purpose input and output. #### 16.1.1.5 TSR Status The TRMT bit of the TXSTAx register indicates the status of the TSR register. This is a read-only bit. The TRMT bit is set when the TSR register is empty and is cleared when a character is transferred to the TSR register from the TXREGx. The TRMT bit remains clear until all bits have been shifted out of the TSR register. No interrupt logic is tied to this bit, so the user needs to poll this bit to determine the TSR status. **Note:** The TSR register is not mapped in data memory, so it is not available to the user. ## 16.1.1.6 Transmitting 9-Bit Characters The EUSART supports 9-bit character transmissions. When the TX9 bit of the TXSTAx register is set the EUSART will shift nine bits out for each character transmitted. The TX9D bit of the TXSTAx register is the ninth, and Most Significant, data bit. When transmitting 9-bit data, the TX9D data bit must be written before writing the eight Least Significant bits into the TXREGx. All nine bits of data will be transferred to the TSR shift register immediately after the TXREGx is written. A special 9-bit Address mode is available for use with multiple receivers. See **Section 16.1.2.8 "Address Detection"** for more information on the Address mode. #### 16.1.1.7 Asynchronous Transmission Setup: - Initialize the SPBRGHx:SPBRGx register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 16.4 "EUSART Baud Rate Generator (BRG)"). - Set the RXx/DTx and TXx/CKx TRIS controls to <sup>1</sup>1 - Enable the asynchronous serial port by clearing the SYNC bit and setting the SPEN bit. - If 9-bit transmission is desired, set the TX9 control bit. A set ninth data bit will indicate that the eight Least Significant data bits are an address when the receiver is set for address detection. - Set the CKTXP control bit if inverted transmit data polarity is desired. - Enable the transmission by setting the TXEN control bit. This will cause the TXxIF interrupt bit to be set. - If interrupts are desired, set the TXxIE interrupt enable bit. An interrupt will occur immediately provided that the GIE/GIEH and PEIE/GIEL bits of the INTCON register are also set. - 8. If 9-bit transmission is selected, the ninth bit should be loaded into the TX9D data bit. - Load 8-bit data into the TXREGx register. This will start the transmission. FIGURE 16-4: ASYNCHRONOUS TRANSMISSION (BACK-TO-BACK) TABLE 16-1: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on<br>Page | |----------|----------------------------------------|-----------|---------|-------------|--------------|-----------|---------|---------|-------------------------------| | BAUDCON1 | ABDOVF | RCIDL | DTRXP | CKTXP | BRG16 | _ | WUE | ABDEN | 271 | | BAUDCON2 | ABDOVF | RCIDL | DTRXP | CKTXP | BRG16 | _ | WUE | ABDEN | 271 | | INTCON | GIE/GIEH | PEIE/GIEL | TMR0IE | INT0IE | RBIE | TMR0IF | INT0IF | RBIF | 109 | | IPR1 | _ | ADIP | RC1IP | TX1IP | SSP1IP | CCP1IP | TMR2IP | TMR1IP | 121 | | IPR3 | SSP2IP | BCL2IP | RC2IP | TX2IP | CTMUIP | TMR5GIP | TMR3GIP | TMR1GIP | 123 | | PIE1 | _ | ADIE | RC1IE | TX1IE | SSP1IE | CCP1IE | TMR2IE | TMR1IE | 117 | | PIE3 | SSP2IE | BCL2IE | RC2IE | TX2IE | CTMUIE | TMR5GIE | TMR3GIE | TMR1GIE | 119 | | PIR1 | _ | ADIF | RC1IF | TX1IF | SSP1IF | CCP1IF | TMR2IF | TMR1IF | 112 | | PIR3 | SSP2IF | BCL2IF | RC2IF | TX2IF | CTMUIF | TMR5GIF | TMR3GIF | TMR1GIF | 114 | | PMD0 | UART2MD | UART1MD | TMR6MD | TMR5MD | TMR4MD | TMR3MD | TMR2MD | TMR1MD | 52 | | RCSTA1 | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 270 | | RCSTA2 | SPEN | RX9 | SREN | CREN | ADDEN | FERR | OERR | RX9D | 270 | | SPBRG1 | | | EUSART | 1 Baud Rate | Generator, I | Low Byte | | | _ | | SPBRGH1 | | | EUSART' | I Baud Rate | Generator, H | High Byte | | | _ | | SPBRG2 | | | EUSART: | 2 Baud Rate | Generator, I | Low Byte | | | _ | | SPBRGH2 | EUSART2 Baud Rate Generator, High Byte | | | | | | | _ | | | TXREG1 | | | EU | JSART1 Trai | nsmit Regist | er | | | | | TXSTA1 | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 269 | | TXREG2 | | | EU | JSART2 Trai | nsmit Regist | er | | | | | TXSTA2 | CSRC | TX9 | TXEN | SYNC | SENDB | BRGH | TRMT | TX9D | 269 | **Legend:** — = unimplemented locations, read as '0'. Shaded bits are not used for asynchronous transmission. # 16.5.1.5 Synchronous Master Transmission Setup: - Initialize the SPBRGHx, SPBRGx register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 16.4 "EUSART Baud Rate Generator (BRG)"). - Set the RXx/DTx and TXx/CKx TRIS controls to '1'. - Enable the synchronous master serial port by setting bits SYNC, SPEN and CSRC. Set the TRIS bits corresponding to the RXx/DTx and TXx/CKx I/O pins. - Disable Receive mode by clearing bits SREN and CREN. - 5. Enable Transmit mode by setting the TXEN bit. - 6. If 9-bit transmission is desired, set the TX9 bit. - 7. If interrupts are desired, set the TXxIE, GIE/ GIEH and PEIE/GIEL interrupt enable bits. - 8. If 9-bit transmission is selected, the ninth bit should be loaded in the TX9D bit. - 9. Start transmission by loading data to the TXREGx register. #### FIGURE 16-10: SYNCHRONOUS TRANSMISSION # FIGURE 16-11: SYNCHRONOUS TRANSMISSION (THROUGH TXEN) ### 24.3.1 CONTROL REGISTER Register 24-14 shows the WDTCON register. This is a readable and writable register which contains a control bit that allows software to control the WDT when the SWDTEN configuration bits select the software control mode. # 24.4 Register Definitions: WDT Control # REGISTER 24-14: WDTCON: WATCHDOG TIMER CONTROL REGISTER | U-0 R/W-0 | | |-------------|-----|-----|-----|-----|-----|-----|-----------------------|--| | _ | _ | _ | _ | _ | _ | _ | SWDTEN <sup>(1)</sup> | | | bit 7 bit 0 | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7-1 Unimplemented: Read as '0' bit 0 **SWDTEN:** Software Enable or Disable the Watchdog Timer bit<sup>(1)</sup> 1 = WDT is turned on 0 = WDT is turned off (Reset value) Note 1: This bit has no effect if the Configuration bits WDTEN <1,0> are not equal to '10'. ### TABLE 24-3: REGISTERS ASSOCIATED WITH WATCHDOG TIMER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page | |--------|-------|--------|-------|-------|-------|-------|-------|--------|----------------------------| | RCON | IPEN | SBOREN | _ | RI | TO | PD | POR | BOR | 56 | | WDTCON | _ | _ | | _ | _ | _ | _ | SWDTEN | 355 | **Legend:** — = unimplemented, read as '0'. Shaded bits are not used by the Watchdog Timer. # TABLE 24-4: CONFIGURATION REGISTERS ASSOCIATED WITH WATCHDOG TIMER | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset<br>Values<br>on Page | |----------|-------|-------|-----------|-------|-------|-------|-------|--------|----------------------------| | CONFIG2H | _ | - | WDPS<3:0> | | | | WDTE | N<1:0> | 347 | **Legend:** — = unimplemented, read as '0'. Shaded bits are not used by the Watchdog Timer. | MOVFF | Move f to f | |-------|-------------| | | | | | | Syntax: MOVFF $f_s$ , $f_d$ Operands: $0 \le f_s \le 4095$ $0 \le f_d \le 4095$ $\label{eq:continuous} \begin{array}{ll} \text{Operation:} & (f_{\text{S}}) \rightarrow f_{\text{d}} \\ \\ \text{Status Affected:} & \text{None} \end{array}$ Encoding: 1st word (source) 2nd word (destin.) Description: | 1100 | ffff | ffff | ffffs | |------|------|------|-------| | 1111 | ffff | ffff | ffffd | The contents of source register ' $f_s$ ' are moved to destination register ' $f_d$ '. Location of source ' $f_s$ ' can be anywhere in the 4096-byte data space (000h to FFFh) and location of destination ' $f_d$ ' can also be anywhere from 000h to FFFh. Either source or destination can be W (a useful special situation). MOVFF is particularly useful for transferring a data memory location to a peripheral register (such as the transmit buffer or an I/O port). The MOVFF instruction cannot use the PCL, TOSU, TOSH or TOSL as the destination register. Words: 2 Cycles: 2 (3) Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|-------------------------------------|-----------------|---------------------------------| | Decode | Read<br>register 'f'<br>(src) | Process<br>Data | No<br>operation | | Decode | No<br>operation<br>No dummy<br>read | No<br>operation | Write<br>register 'f'<br>(dest) | Example: MOVFF REG1, REG2 Before Instruction REG1 = 33h REG2 = 11h After Instruction $\begin{array}{rcl} \mathsf{REG1} & = & 33\mathsf{h} \\ \mathsf{REG2} & = & 33\mathsf{h} \end{array}$ | MOVLB Move literal to low nibble in E | |---------------------------------------| |---------------------------------------| Description: The 8-bit literal 'k' is loaded into the Bank Select Register (BSR). The value of BSR<7:4> always remains '0', regardless of the value of $k_7$ : $k_4$ . Words: 1 Cycles: 1 Q Cycle Activity: | Q1 | Q2 | Q3 | Q4 | |--------|---------------------|-----------------|--------------------------| | Decode | Read<br>literal 'k' | Process<br>Data | Write literal 'k' to BSR | **Example**: MOVLB 5 Before Instruction BSR Register = 02h After Instruction BSR Register = 05h TABLE 27-18: MASTER SSP I<sup>2</sup>C BUS DATA REQUIREMENTS | Param.<br>No. | Symbol | Characteristic | | Min | Max | Units | Conditions | |---------------|--------------------------|------------------------------|---------------------------|------------------|------|--------------------------|-----------------------------------------------| | 100 | 00 THIGH Clock High Time | | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 101 | TLOW | Clock Low Time | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 102 | TR | SDA and SCL | 100 kHz mode | _ | 1000 | ns | CB is specified to be | | | | Rise Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | from<br>10 to 400 pF | | | | | 1 MHz mode <sup>(1)</sup> | _ | 300 | ns | 10 to 400 pr | | 103 | TF | SDA and SCL | 100 kHz mode | _ | 300 | ns | CB is specified to be | | | | Fall Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | from | | | | | 1 MHz mode <sup>(1)</sup> | _ | 100 | ns | 10 to 400 pF | | 90 | Tsu:sta | Start Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Only relevant for | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | Repeated Start condition | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | Condition | | | 91 | 1 THD:STA | Start Condition<br>Hold Time | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | After this period, the first | | | | | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | clock pulse is generated | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 106 | THD:DAT | Data Input | 100 kHz mode | 0 | _ | ns | | | | | Hold Time | 400 kHz mode | 0 | 0.9 | ms | | | 107 | TSU:DAT | Data Input | 100 kHz mode | 250 | _ | ns | (Note 2) | | | | Setup Time | 400 kHz mode | 100 | _ | ns | | | 92 | Tsu:sto | Stop Condition | 100 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | Setup Time | 400 kHz mode | 2(Tosc)(BRG + 1) | _ | ms | | | | | | 1 MHz mode <sup>(1)</sup> | 2(Tosc)(BRG + 1) | _ | ms | | | 109 | TAA | Output Valid | 100 kHz mode | _ | 3500 | ns | | | | | from Clock | 400 kHz mode | _ | 1000 | ns | | | | | | 1 MHz mode <sup>(1)</sup> | _ | _ | ns | | | 110 | TBUF | Bus Free Time | 100 kHz mode | 4.7 | _ | ms | Time the bus must be | | | | | 400 kHz mode | 1.3 | _ | ms | free before a new trans-<br>mission can start | | D102 | Св | Bus Capacitive L | oading | _ | 400 | pF | | **Note 1:** Maximum pin capacitance = 10 pF for all $I^2\text{C}$ pins. <sup>2:</sup> A fast mode I²C bus device can be used in a standard mode I²C bus system, but parameter 107 ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the Low period of the SCL signal. If such a device does stretch the Low period of the SCL signal, it must output the next data bit to the SDA line, parameter 102 + parameter 107 = 1000 + 250 = 1250 ns (for 100 kHz mode), before the SCL line is released. FIGURE 28-83: PIC18(L)F2X/4XK22 SCHMITT TRIGGER BUFFER INPUT HIGH VOLTAGE # 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # RECOMMENDED LAND PATTERN | | MILLIMETERS | | | | |--------------------------|-------------|------|----------|------| | Dimension | MIN | NOM | MAX | | | Contact Pitch | | | 1.27 BSC | | | Contact Pad Spacing | С | | 9.40 | | | Contact Pad Width (X28) | Х | | | 0.60 | | Contact Pad Length (X28) | Υ | | | 2.00 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 7.40 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2052A # 28-Lead Plastic Quad Flat, No Lead Package (ML) - 6x6 mm Body [QFN] with 0.55 mm Contact Length **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Units **MILLIMETERS** Dimension Limits MIN MOM MAX Contact Pitch 0.65 BSC Ε Optional Center Pad Width W2 4.25 Optional Center Pad Length 4.25 T2 Contact Pad Spacing C1 5.70 Contact Pad Spacing C2 5.70 Contact Pad Width (X28) X1 0.37 Contact Pad Length (X28) <u>Y1</u> 1.00 0.20 Distance Between Pads G #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2105A