



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                             |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                           |
| Speed                           | 533MHz                                                                   |
| Co-Processors/DSP               | Security; SEC                                                            |
| RAM Controllers                 | DDR, DDR2                                                                |
| Graphics Acceleration           | No                                                                       |
| Display & Interface Controllers | -                                                                        |
| Ethernet                        | 10/100/1000Mbps (2)                                                      |
| SATA                            | -                                                                        |
| USB                             | USB 2.0 + PHY (2)                                                        |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                         |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                       |
| Security Features               | Cryptography, Random Number Generator                                    |
| Package / Case                  | 672-LBGA                                                                 |
| Supplier Device Package         | 672-LBGA (35x35)                                                         |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmpc8349ecvvajdb |
|                                 |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8349E PowerQUICC II Pro Integrated Host Processor Hardware Specifications*.

See Section 22.1, "Part Numbers Fully Addressed by This Document," for silicon revision level determination.

# 1 Overview

This section provides a high-level overview of the device features. Figure 1 shows the major functional units within the MPC8349EA.



Figure 1. MPC8349EA Block Diagram

Major features of the device are as follows:

- Embedded PowerPC e300 processor core; operates at up to 667 MHz
  - High-performance, superscalar processor core
  - Floating-point, integer, load/store, system register, and branch processing units
  - 32-Kbyte instruction cache, 32-Kbyte data cache
  - Lockable portion of L1 cache
  - Dynamic power management
  - Software-compatible with the other Freescale processor families that implement Power Architecture technology

- Double data rate, DDR1/DDR2 SDRAM memory controller
  - Programmable timing supporting DDR1 and DDR2 SDRAM
  - 32- or 64-bit data interface, up to 400 MHz data rate
  - Up to four physical banks (chip selects), each bank up to 1 Gbyte independently addressable
  - DRAM chip configurations from 64 Mbits to 1 Gbit with  $\times 8/\times 16$  data ports
  - Full error checking and correction (ECC) support
  - Support for up to 16 simultaneous open pages (up to 32 pages for DDR2)
  - Contiguous or discontiguous memory mapping
  - Read-modify-write support
  - Sleep-mode support for SDRAM self refresh
  - Auto refresh
  - On-the-fly power management using CKE
  - Registered DIMM support
  - 2.5-V SSTL2 compatible I/O for DDR1, 1.8-V SSTL2 compatible I/O for DDR2
- Dual three-speed (10/100/1000) Ethernet controllers (TSECs)
  - Dual controllers designed to comply with IEEE 802.3<sup>TM</sup>, 802.3u<sup>TM</sup>, 820.3x<sup>TM</sup>, 802.3z<sup>TM</sup>, 802.3ac<sup>TM</sup> standards
  - Ethernet physical interfaces:
    - 1000 Mbps IEEE Std. 802.3 GMII/RGMII, IEEE Std. 802.3z TBI/RTBI, full-duplex
    - 10/100 Mbps IEEE Std. 802.3 MII full- and half-duplex
  - Buffer descriptors are backward-compatible with MPC8260 and MPC860T 10/100 programming models
  - 9.6-Kbyte jumbo frame support
  - RMON statistics support
  - Internal 2-Kbyte transmit and 2-Kbyte receive FIFOs per TSEC module
  - MII management interface for control and status
  - Programmable CRC generation and checking
- Dual PCI interfaces
  - Designed to comply with PCI Specification Revision 2.3
  - Data bus width options:
    - Dual 32-bit data PCI interfaces operating at up to 66 MHz
    - Single 64-bit data PCI interface operating at up to 66 MHz
  - PCI 3.3-V compatible
  - PCI host bridge capabilities on both interfaces
  - PCI agent mode on PCI1 interface
  - PCI-to-memory and memory-to-PCI streaming
  - Memory prefetching of PCI read accesses and support for delayed read transactions
  - Posting of processor-to-PCI and PCI-to-memory writes

- <sup>2</sup> Typical power is based on a voltage of  $V_{DD}$  = 1.2 V, a junction temperature of  $T_J$  = 105°C, and a Dhrystone benchmark application.
- <sup>3</sup> Thermal solutions may need to design to a value higher than typical power based on the end application, T<sub>A</sub> target, and I/O power.
- <sup>4</sup> Maximum power is based on a voltage of  $V_{DD}$  = 1.2 V, worst case process, a junction temperature of  $T_J$  = 105°C, and an artificial smoke test.
- <sup>5</sup> Typical power is based on a voltage of  $V_{DD}$  = 1.3 V, a junction temperature of  $T_J$  = 105°C, and a Dhrystone benchmark application.
- <sup>6</sup> Maximum power is based on a voltage of  $V_{DD}$  = 1.3 V, worst case process, a junction temperature of  $T_J$  = 105°C, and an artificial smoke test.

#### Table 5 shows the estimated typical I/O power dissipation for MPC8349EA.

| Interface                | Parameter        | GV <sub>DD</sub><br>(1.8 V) | GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments               |
|--------------------------|------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|------|------------------------|
| DDR I/O                  | 200 MHz, 32 bits | 0.31                        | 0.42                        |                             |                             |                             | W    | —                      |
| 65% utilization<br>2.5 V | 200 MHz, 64 bits | 0.42                        | 0.55                        |                             |                             |                             | W    | —                      |
| Rs = 20 Ω<br>Bt = 50 Ω   | 266 MHz, 32 bits | 0.35                        | 0.5                         |                             |                             |                             | W    | —                      |
| 2 pair of clocks         | 266 MHz, 64 bits | 0.47                        | 0.66                        |                             |                             |                             | W    | —                      |
|                          | 300 MHz, 32 bits | 0.37                        | 0.54                        | _                           | _                           | _                           | W    | —                      |
|                          | 300 MHz, 64 bits | 0.50                        | 0.7                         | _                           | _                           | _                           | W    | —                      |
|                          | 333 MHz, 32 bits | 0.39                        | 0.58                        | _                           | _                           | _                           | W    | —                      |
|                          | 333 MHz, 64 bits | 0.53                        | 0.76                        | _                           | _                           | _                           | W    | —                      |
|                          | 400 MHz, 32 bits | 0.44                        |                             |                             |                             |                             |      | —                      |
|                          | 400 MHz, 64 bits | 0.59                        | _                           | _                           |                             | _                           | _    | —                      |
| PCI I/O                  | 33 MHz, 64 bits  | _                           | _                           | 0.08                        | _                           | _                           | W    | —                      |
| 10ad = 30 pF             | 66 MHz, 64 bits  | _                           | _                           | 0.14                        | _                           | _                           | W    | —                      |
|                          | 33 MHz, 32 bits  | _                           | _                           | 0.04                        | _                           | _                           | W    | Multiply by 2 if using |
|                          | 66 MHz, 32 bits  | _                           | _                           | 0.07                        | _                           | _                           | W    | 2 ports.               |
| Local bus I/O            | 133 MHz, 32 bits | _                           | _                           | 0.27                        | _                           | _                           | W    | —                      |
| 10ad = 25 pF             | 83 MHz, 32 bits  | _                           | _                           | 0.17                        | _                           | _                           | W    | —                      |
|                          | 66 MHz, 32 bits  | _                           | _                           | 0.14                        | _                           | _                           | W    | —                      |
|                          | 50 MHz, 32 bits  | _                           | _                           | 0.11                        | _                           | _                           | W    | —                      |
| TSEC I/O                 | MII              | _                           | _                           | _                           | 0.01                        | _                           | W    | Multiply by number of  |
| load = 25 pF             | GMII or TBI      | _                           | _                           |                             | 0.06                        | _                           | W    | interfaces used.       |
|                          | RGMII or RTBI    | _                           |                             |                             |                             | 0.04                        | W    |                        |
| USB                      | 12 MHz           | _                           | _                           | 0.01                        | _                           | _                           | W    | Multiply by 2 if using |
|                          | 480 MHz          | _                           | _                           | 0.2                         | _                           | _                           | W    | 2 ports.               |
| Other I/O                | —                |                             |                             | 0.01                        |                             |                             | W    | —                      |

#### Table 5. MPC8349EA Typical I/O Power Dissipation

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the device.

### 4.1 DC Electrical Characteristics

Table 6 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8349EA.

| Parameter                 | Condition                                                                                                                                                                                | Symbol          | Min  | Мах                    | Unit |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------------------------|------|
| Input high voltage        | _                                                                                                                                                                                        | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage         | _                                                                                                                                                                                        | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| CLKIN input current       | $0~V \leq V_{IN} \leq OV_{DD}$                                                                                                                                                           | I <sub>IN</sub> | —    | ±10                    | μA   |
| PCI_SYNC_IN input current | $\begin{array}{c} 0 \text{ V} \leq \text{V}_{\text{IN}} \leq 0.5 \text{ V or} \\ \text{OV}_{\text{DD}} - 0.5 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{OV}_{\text{DD}} \end{array}$ | I <sub>IN</sub> | _    | ±10                    | μA   |
| PCI_SYNC_IN input current | $0.5~V \leq V_{IN} \leq OV_{DD} - 0.5~V$                                                                                                                                                 | I <sub>IN</sub> | —    | ±50                    | μA   |

Table 6. CLKIN DC Timing Specifications

### 4.2 AC Electrical Characteristics

The primary clock source for the MPC8349EA can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. Table 7 provides the clock input (CLKIN/PCI\_CLK) AC timing specifications for the device.

**Table 7. CLKIN AC Timing Specifications** 

| Parameter/Condition              | Symbol                               | Min | Typical | Мах  | Unit | Notes |
|----------------------------------|--------------------------------------|-----|---------|------|------|-------|
| CLKIN/PCI_CLK frequency          | f <sub>CLKIN</sub>                   | —   | —       | 66   | MHz  | 1, 6  |
| CLKIN/PCI_CLK cycle time         | t <sub>CLKIN</sub>                   | 15  | —       | —    | ns   | —     |
| CLKIN/PCI_CLK rise and fall time | t <sub>KH</sub> , t <sub>KL</sub>    | 0.6 | 1.0     | 2.3  | ns   | 2     |
| CLKIN/PCI_CLK duty cycle         | t <sub>KHK</sub> /t <sub>CLKIN</sub> | 40  | —       | 60   | %    | 3     |
| CLKIN/PCI_CLK jitter             | _                                    | —   | —       | ±150 | ps   | 4, 5  |

Notes:

1. Caution: The system, core, USB, security, and TSEC must not exceed their respective maximum or minimum operating frequencies.

- 2. Rise and fall times for CLKIN/PCI\_CLK are measured at 0.4 and 2.7 V.
- 3. Timing is guaranteed by design and characterization.
- 4. This represents the total input jitter—short term and long term—and is guaranteed by design.
- 5. The CLKIN/PCI\_CLK driver's closed loop jitter bandwidth should be < 500 kHz at -20 dB. The bandwidth must be set low to allow cascade-connected PLL-based devices to track CLKIN drivers with the specified jitter.
- 6. Spread spectrum clocking is allowed with 1% input frequency down-spread at maximum 50 KHz modulation rate regardless of input frequency.

Table 11 lists the PLL and DLL lock times.

Table 11. PLL and DLL Lock Times

| Parameter/Condition | Min  | Мах     | Unit           | Notes |
|---------------------|------|---------|----------------|-------|
| PLL lock times      | _    | 100     | μs             | _     |
| DLL lock times      | 7680 | 122,880 | csb_clk cycles | 1, 2  |

Notes:

1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum.

2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 19, "Clocking."

# 6 DDR and DDR2 SDRAM

This section describes the DC and AC electrical specifications for the DDR SDRAM interface of the MPC8349EA. Note that DDR SDRAM is  $GV_{DD}(typ) = 2.5$  V and DDR2 SDRAM is  $GV_{DD}(typ) = 1.8$  V. The AC electrical specifications are the same for DDR and DRR2 SDRAM.

#### NOTE

The information in this document is accurate for revision 3.0 silicon and later. For information on revision 1.1 silicon and earlier versions see the *MPC8349E PowerQUICC II Pro Integrated Host Processor Hardware Specifications*. See Section 22.1, "Part Numbers Fully Addressed by This Document," for silicon revision level determination.

### 6.1 DDR and DDR2 SDRAM DC Electrical Characteristics

Table 12 provides the recommended operating conditions for the DDR2 SDRAM component(s) of the MPC8349EA when  $GV_{DD}(typ) = 1.8 \text{ V}.$ 

| Table 12 | . DDR2 | SDRAM D | C Electrica | I Characteristics | for GV <sub>DD</sub> (typ | ) = 1.8 V |
|----------|--------|---------|-------------|-------------------|---------------------------|-----------|
|----------|--------|---------|-------------|-------------------|---------------------------|-----------|

| Parameter/Condition                              | Symbol            | Min                       | Max                       | Unit | Notes |
|--------------------------------------------------|-------------------|---------------------------|---------------------------|------|-------|
| I/O supply voltage                               | GV <sub>DD</sub>  | 1.71                      | 1.89                      | V    | 1     |
| I/O reference voltage                            | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$      | $0.51 	imes GV_{DD}$      | V    | 2     |
| I/O termination voltage                          | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04  | MV <sub>REF</sub> + 0.04  | V    | 3     |
| Input high voltage                               | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | GV <sub>DD</sub> + 0.3    | V    | —     |
| Input low voltage                                | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> – 0.125 | V    | —     |
| Output leakage current                           | I <sub>OZ</sub>   | -9.9                      | 9.9                       | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.420 V) | I <sub>OH</sub>   | -13.4                     | _                         | mA   | —     |

#### DDR and DDR2 SDRAM

#### Table 12. DDR2 SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 1.8 V (continued)

| Output low current (V <sub>OUT</sub> = 0.280 V) | I <sub>OL</sub> | 13.4 | _ | mA | _ |
|-------------------------------------------------|-----------------|------|---|----|---|
|                                                 |                 |      |   |    |   |

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2.  $MV_{REF}$  is expected to equal 0.5 ×  $GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  cannot exceed ±2% of the DC value.

 V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to equal MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 13 provides the DDR2 capacitance when  $GV_{DD}(typ) = 1.8$  V.

#### Table 13. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ) = 1.8 V

| Parameter/Condition                          | Symbol           | Min | Мах | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

Table 14 provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

#### Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                             | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | —     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | —     |
| Output leakage current                          | I <sub>OZ</sub>   | -9.9                     | -9.9                     | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>ОН</sub>   | -15.2                    | —                        | mA   | —     |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub>   | 15.2                     | —                        | mA   | —     |

Notes:

1.  $GV_{DD}$  is expected to be within 50 mV of the DRAM  $GV_{DD}$  at all times.

2. MV<sub>REF</sub> is expected to be equal to 0.5 × GV<sub>DD</sub>, and to track GV<sub>DD</sub> DC variations as measured at the receiver. Peak-to-peak noise on MV<sub>REF</sub> may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 15 provides the DDR capacitance when  $GV_{DD}(typ) = 2.5$  V.

Table 15. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Max | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | _   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz,  $T_A = 25^{\circ}C$ ,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

#### Table 16 provides the current draw characteristics for MV<sub>REF</sub>.

Table 16. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter/Condition                | Symbol             | Min | Max | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> |     | 500 | μA   | 1    |

#### Note:

1. The voltage regulator for  $\text{MV}_{\text{REF}}$  must supply up to 500  $\mu\text{A}$  current.

### 6.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

### 6.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

Table 17 provides the input AC timing specifications for the DDR2 SDRAM when  $GV_{DD}(typ) = 1.8 \text{ V}$ .

#### Table 17. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

At recommended operating conditions with  $GV_{DD}$  of 1.8 ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | _                        | MV <sub>REF</sub> – 0.25 | V    | _     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 | —                        | V    | _     |

Table 18 provides the input AC timing specifications for the DDR SDRAM when  $GV_{DD}(typ) = 2.5 \text{ V}$ .

#### Table 18. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface

At recommended operating conditions with  $GV_{DD}$  of 2.5 ± 5%.

| Parameter             | Symbol          | Min                      | Мах                      | Unit | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|------|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V    | —     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | —                        | V    | —     |

#### DDR and DDR2 SDRAM

#### Table 19 provides the input AC timing specifications for the DDR SDRAM interface.

#### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                             | Symbol              | Min  | Мах | Unit | Notes |
|---------------------------------------|---------------------|------|-----|------|-------|
| Controller Skew for MDQS—MDQ/MECC/MDM | t <sub>CISKEW</sub> |      |     | ps   | 1, 2  |
| 400 MHz                               |                     | -600 | 600 |      | 3     |
| 333 MHz                               |                     | -750 | 750 |      | —     |
| 266 MHz                               |                     | -750 | 750 |      | —     |
| 200 MHz                               |                     | -750 | 750 |      | —     |

Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

- The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the equation: t<sub>DISKEW</sub> = ± (T/4 – abs (t<sub>CISKEW</sub>)); where T is the clock period and abs (t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.
- 3. This specification applies only to the DDR interface.

Figure 5 illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.



Figure 5. DDR Input Timing Diagram

#### Table 34. MII Management AC Timing Specifications (continued)

At recommended operating conditions with  $LV_{DD}$  is 3.3 V ± 10% or 2.5 V ± 5%.

| Parameter/Condition | Symbol <sup>1</sup> | Min | Тур | Max | Unit | Notes |
|---------------------|---------------------|-----|-----|-----|------|-------|
| MDC fall time       | t <sub>MDHF</sub>   | _   | _   | 10  | ns   |       |

#### Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MDKHDX</sub> symbolizes management data timing (MD) for the time t<sub>MDC</sub> from clock reference (K) high (H) until data outputs (D) are invalid (X) or data hold time. Also, t<sub>MDDVKH</sub> symbolizes management data timing (MD) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MDC</sub> clock reference (K) going to the high (H) state or setup time. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

- 2. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the maximum frequency is 8.3 MHz and the minimum frequency is 1.2 MHz; for a csb\_clk of 375 MHz, the maximum frequency is 11.7 MHz and the minimum frequency is 1.7 MHz).
- 3. This parameter is dependent on the csb\_clk speed (that is, for a csb\_clk of 267 MHz, the delay is 70 ns and for a csb\_clk of 333 MHz, the delay is 58 ns).

#### Figure 17 shows the MII management AC timing diagram.



Figure 17. MII Management Interface Timing Diagram

Local Bus



Figure 25. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Bypass Mode)

# 12 I<sup>2</sup>C

This section describes the DC and AC electrical characteristics for the I<sup>2</sup>C interface of the MPC8349EA.

## **12.1** I<sup>2</sup>C DC Electrical Characteristics

Table 42 provides the DC electrical characteristics for the I<sup>2</sup>C interface of the MPC8349EA.

### Table 42. I<sup>2</sup>C DC Electrical Characteristics

At recommended operating conditions with  $\text{OV}_{\text{DD}}$  of 3.3 V  $\pm$  10%.

| Parameter                                                                                                   | Symbol              | Min                   | Max                              | Unit | Notes |
|-------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|----------------------------------|------|-------|
| Input high voltage level                                                                                    | V <sub>IH</sub>     | $0.7 \times OV_{DD}$  | OV <sub>DD</sub> + 0.3           | V    | _     |
| Input low voltage level                                                                                     | V <sub>IL</sub>     | -0.3                  | $0.3\times\text{OV}_{\text{DD}}$ | V    | _     |
| Low level output voltage                                                                                    | V <sub>OL</sub>     | 0                     | $0.2\times\text{OV}_{\text{DD}}$ | V    | 1     |
| Output fall time from $V_{IH}(\text{min})$ to $V_{IL}(\text{max})$ with a bus capacitance from 10 to 400 pF | t <sub>I2KLKV</sub> | $20 + 0.1 \times C_B$ | 250                              | ns   | 2     |
| Pulse width of spikes which must be suppressed by the input filter                                          | t <sub>i2KHKL</sub> | 0                     | 50                               | ns   | 3     |
| Input current each I/O pin (input voltage is between $0.1 \times OV_{DD}$ and $0.9 \times OV_{DD}$ (max)    | I                   | -10                   | 10                               | μA   | 4     |
| Capacitance for each I/O pin                                                                                | Cl                  | —                     | 10                               | pF   | _     |

Notes:

1. Output voltage (open drain or open collector) condition = 3 mA sink current.

2.  $C_B$  = capacitance of one bus line in pF.

3. Refer to the MPC8349EA Integrated Host Processor Family Reference Manual, for information on the digital filter used.

4. I/O pins obstruct the SDA and SCL lines if  $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$  is switched off.

# 12.2 I<sup>2</sup>C AC Electrical Specifications

Table 43 provides the AC timing parameters for the I<sup>2</sup>C interface of the MPC8349EA. Note that all values refer to  $V_{IH}(min)$  and  $V_{IL}(max)$  levels (see Table 42).

### Table 43. I<sup>2</sup>C AC Electrical Specifications

| Parameter                                                                                    | Symbol <sup>1</sup> | Min              | Мах              | Unit |
|----------------------------------------------------------------------------------------------|---------------------|------------------|------------------|------|
| SCL clock frequency                                                                          | f <sub>I2C</sub>    | 0                | 400              | kHz  |
| Low period of the SCL clock                                                                  | t <sub>I2CL</sub>   | 1.3              | —                | μS   |
| High period of the SCL clock                                                                 | t <sub>I2CH</sub>   | 0.6              | —                | μS   |
| Setup time for a repeated START condition                                                    | t <sub>I2SVKH</sub> | 0.6              | —                | μS   |
| Hold time (repeated) START condition (after this period, the first clock pulse is generated) | t <sub>I2SXKL</sub> | 0.6              | -                | μs   |
| Data setup time                                                                              | t <sub>I2DVKH</sub> | 100              | —                | ns   |
| Data hold time:CBUS compatible masters<br>I <sup>2</sup> C bus devices                       | t <sub>i2DXKL</sub> | $\overline{0^2}$ | 0.9 <sup>3</sup> | μS   |

# 13 PCI

This section describes the DC and AC electrical specifications for the PCI bus of the MPC8349EA.

### **13.1 PCI DC Electrical Characteristics**

Table 44 provides the DC electrical characteristics for the PCI interface of the MPC8349EA.

| Parameter                 | Symbol          | Test Condition                                       | Min                    | Мах                    | Unit |
|---------------------------|-----------------|------------------------------------------------------|------------------------|------------------------|------|
| High-level input voltage  | V <sub>IH</sub> | $V_{OUT} \ge V_{OH}$ (min) or                        | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage   | V <sub>IL</sub> | $V_{OUT} \le V_{OL}$ (max)                           | -0.3                   | 0.8                    | V    |
| Input current             | I <sub>IN</sub> | $V_{IN}^{1} = 0 V \text{ or } V_{IN} = OV_{DD}$      | _                      | ±5                     | μA   |
| High-level output voltage | V <sub>OH</sub> | OV <sub>DD</sub> = min,<br>I <sub>OH</sub> = -100 μA | OV <sub>DD</sub> – 0.2 | _                      | V    |
| Low-level output voltage  | V <sub>OL</sub> | OV <sub>DD</sub> = min,<br>I <sub>OL</sub> = 100 μA  | _                      | 0.2                    | V    |

Table 44. PCI DC Electrical Characteristics

Note:

1. The symbol  $V_{IN}$ , in this case, represents the  $OV_{IN}$  symbol referenced in Table 1.

### 13.2 PCI AC Electrical Specifications

This section describes the general AC timing parameters of the PCI bus of the MPC8349EA. Note that the PCI\_CLK or PCI\_SYNC\_IN signal is used as the PCI input clock depending on whether the device is configured as a host or agent device. Table 45 provides the PCI AC timing specifications at 66 MHz.

| Table 45. PCI AC Timing | Specifications at 66 MHz <sup>1</sup> |
|-------------------------|---------------------------------------|
|-------------------------|---------------------------------------|

| Parameter                      | Symbol <sup>2</sup> | Min | Мах | Unit   | Notes |
|--------------------------------|---------------------|-----|-----|--------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 6.0 | ns     | 3     |
| Output hold from clock         | t <sub>PCKHOX</sub> | 1   |     | ns     | 3     |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | —   | 14  | ns     | 3, 4  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | _   | ns     | 3, 5  |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | _   | ns     | 3, 5  |
| REQ64 to PORESET setup time    | t <sub>PCRVRH</sub> | 5   | —   | clocks | 6     |

Figure 37 provides the AC test load for the SPI.



Figure 38 and Figure 39 represent the AC timings from Table 54. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 38 shows the SPI timings in slave mode (external clock).



Note: The clock edge is selectable on SPI.



Figure 39 shows the SPI timings in master mode (internal clock).



Figure 39. SPI AC Timing in Master Mode (Internal Clock) Diagram

# **18 Package and Pin Listings**

This section details package parameters, pin assignments, and dimensions. The MPC8349EA is available in a tape ball grid array (TBGA). See Section 18.1, "Package Parameters for the MPC8349EA TBGA" and Section 18.2, "Mechanical Dimensions for the MPC8349EA TBGA.

Package and Pin Listings

| Signal            | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Pin Type                                                                                                     | Power<br>Supply             | Notes |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------|-------|
| GND               | A1, A34, C1, C7, C10, C11, C15, C23,<br>C25, C28, D1, D8, D20, D30, E7, E13,<br>E15, E17, E18, E21, E23, E25, E32, F6,<br>F19, F27, F30, F34, G31, H5, J4, J34, K30,<br>L5, M2, M5, M30, M33, N3, N5, P30, R5,<br>R32, T5, T30, U6, U29, U33, V2, V5, V30,<br>W6, W30, Y30, AA2, AA30, AB2, AB6,<br>AB30, AC3, AC6, AD31, AE5, AF2, AF5,<br>AF31, AG30, AG31, AH4, AJ3, AJ19,<br>AJ22, AK7, AK13, AK14, AK16, AK18,<br>AK20, AK25, AK28, AL3, AL5, AL10,<br>AL12, AL22, AL27, AM1, AM6, AM7,<br>AN12, AN17, AN34, AP1, AP8, AP34 | _                                                                                                            | _                           | _     |
| GV <sub>DD</sub>  | A2, E2, G5, G6, J5, K4, K5, L4, N4, P5, R6,<br>T6, U5, V1, W5, Y5, AA4, AB3, AC4, AD5,<br>AF3, AG5, AH2, AH5, AH6, AJ6, AK6,<br>AK8, AK9, AL6                                                                                                                                                                                                                                                                                                                                                                                    | Power for DDR<br>DRAM I/O<br>voltage<br>(2.5 V)                                                              | GV <sub>DD</sub>            | _     |
| LV <sub>DD1</sub> | C9, D11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Power for three<br>speed Ethernet<br>#1 and for<br>Ethernet<br>management<br>interface I/O<br>(2.5 V, 3.3 V) | LV <sub>DD1</sub>           | _     |
| LV <sub>DD2</sub> | C6, D9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Power for three<br>speed Ethernet<br>#2 I/O (2.5 V,<br>3.3 V)                                                | LV <sub>DD2</sub>           | _     |
| V <sub>DD</sub>   | E19, E29, F7, F9, F11,F13, F15, F17, F18,<br>F21, F23, F25, F29, H29, J6, K29, M29,<br>N6, P29, T29, U30, V6, V29, W29, AB29,<br>AC5, AD29, AF6, AF29, AH29, AJ8, AJ12,<br>AJ14, AJ16, AJ18, AJ20, AJ21, AJ23,<br>AJ25, AJ26, AJ27, AJ28, AJ29, AK10                                                                                                                                                                                                                                                                             | Power for core<br>(1.2 V nominal,<br>1.3 V for<br>667 MHz)                                                   | V <sub>DD</sub>             | _     |
| OV <sub>DD</sub>  | B22, B28, C16, C17, C24, C26, D13, D15,<br>D19, D29, E31, F28, G33, H30, L29, L32,<br>N32, P31, R31, U32, W31, Y29, AA29,<br>AC30, AE31, AF30, AG29, AJ17, AJ30,<br>AK11, AL15, AL19, AL21, AL29, AL30,<br>AM20, AM23, AM24, AM26, AM28, AN11,<br>AN13                                                                                                                                                                                                                                                                           | PCI, 10/100<br>Ethernet, and<br>other standard<br>(3.3 V)                                                    | OV <sub>DD</sub>            | _     |
| MVREF1            | МЗ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | I                                                                                                            | DDR<br>reference<br>voltage | _     |

#### Table 55. MPC8349EA (TBGA) Pinout Listing (continued)

Clocking

# **19 Clocking**

Figure 41 shows the internal distribution of the clocks.



Figure 41. MPC8349EA Clock Subsystem

The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8349EA is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICD*n*] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUT signal.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8349EA to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND.

|                                        |      |                                                    | In    | :) <sup>2</sup> |             |       |
|----------------------------------------|------|----------------------------------------------------|-------|-----------------|-------------|-------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25              | 33.33       | 66.67 |
|                                        |      |                                                    |       | csb_clk Freq    | uency (MHz) |       |
| Low                                    | 0110 | 6:1                                                | 100   | 150             | 200         |       |
| Low                                    | 0111 | 7:1                                                | 116   | 175             | 233         |       |
| Low                                    | 1000 | 8:1                                                | 133   | 200             | 266         |       |
| Low                                    | 1001 | 9:1                                                | 150   | 225             | 300         |       |
| Low                                    | 1010 | 10 : 1                                             | 166   | 250             | 333         |       |
| Low                                    | 1011 | 11 : 1                                             | 183   | 275             |             | 1     |
| Low                                    | 1100 | 12 : 1                                             | 200   | 300             |             |       |
| Low                                    | 1101 | 13 : 1                                             | 216   | 325             |             |       |
| Low                                    | 1110 | 14 : 1                                             | 233   |                 |             |       |
| Low                                    | 1111 | 15 : 1                                             | 250   |                 |             |       |
| Low                                    | 0000 | 16 : 1                                             | 266   |                 |             |       |
| High                                   | 0010 | 2:1                                                |       |                 |             | 133   |
| High                                   | 0011 | 3:1                                                |       |                 | 100         | 200   |
| High                                   | 0100 | 4 : 1                                              |       |                 | 133         | 266   |
| High                                   | 0101 | 5:1                                                |       |                 | 166         | 333   |
| High                                   | 0110 | 6:1                                                |       |                 | 200         |       |
| High                                   | 0111 | 7:1                                                |       |                 | 233         |       |
| High                                   | 1000 | 8:1                                                |       |                 |             |       |

#### Table 59. CSB Frequency Options for Host Mode (continued)

<sup>1</sup> CFG\_CLKIN\_DIV selects the ratio between CLKIN and PCI\_SYNC\_OUT.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

#### Table 60. CSB Frequency Options for Agent Mode

|                                        |      |                                                    | Input Clock Frequency (MHz) <sup>2</sup> |     |       |       |  |  |
|----------------------------------------|------|----------------------------------------------------|------------------------------------------|-----|-------|-------|--|--|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67                                    | 25  | 33.33 | 66.67 |  |  |
|                                        |      |                                                    | csb_clk Frequency (MHz)                  |     |       |       |  |  |
| Low                                    | 0010 | 2 : 1                                              |                                          |     |       | 133   |  |  |
| Low                                    | 0011 | 3 : 1                                              |                                          |     | 100   | 200   |  |  |
| Low                                    | 0100 | 4 : 1                                              |                                          | 100 | 133   | 266   |  |  |
| Low                                    | 0101 | 5 : 1                                              |                                          | 125 | 166   | 333   |  |  |

|                                        |      |                                                    | Input Clock Frequency (MHz) <sup>2</sup> |     |       |       |
|----------------------------------------|------|----------------------------------------------------|------------------------------------------|-----|-------|-------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67                                    | 25  | 33.33 | 66.67 |
|                                        |      |                                                    | <i>csb_clk</i> Frequency (MHz)           |     |       |       |
| Low                                    | 0110 | 6 : 1                                              | 100                                      | 150 | 200   |       |
| Low                                    | 0111 | 7 : 1                                              | 116                                      | 175 | 233   |       |
| Low                                    | 1000 | 8 : 1                                              | 133                                      | 200 | 266   |       |
| Low                                    | 1001 | 9 : 1                                              | 150                                      | 225 | 300   |       |
| Low                                    | 1010 | 10 : 1                                             | 166                                      | 250 | 333   |       |
| Low                                    | 1011 | 11 : 1                                             | 183                                      | 275 |       |       |
| Low                                    | 1100 | 12 : 1                                             | 200                                      | 300 |       |       |
| Low                                    | 1101 | 13 : 1                                             | 216                                      | 325 |       |       |
| Low                                    | 1110 | 14 : 1                                             | 233                                      |     |       |       |
| Low                                    | 1111 | 15 : 1                                             | 250                                      |     |       |       |
| Low                                    | 0000 | 16 : 1                                             | 266                                      |     |       |       |
| High                                   | 0010 | 4 : 1                                              |                                          | 100 | 133   | 266   |
| High                                   | 0011 | 6 : 1                                              | 100                                      | 150 | 200   |       |
| High                                   | 0100 | 8 : 1                                              | 133                                      | 200 | 266   |       |
| High                                   | 0101 | 10 : 1                                             | 166                                      | 250 | 333   |       |
| High                                   | 0110 | 12 : 1                                             | 200                                      | 300 |       |       |
| High                                   | 0111 | 14 : 1                                             | 233                                      |     |       |       |
| High                                   | 1000 | 16 : 1                                             | 266                                      |     |       |       |

Table 60. CSB Frequency Options for Agent Mode (continued)

<sup>1</sup> CFG\_CLKIN\_DIV doubles csb\_clk if set high.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

### 19.2 Core PLL Configuration

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). Table 61 shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in Table 61 should be considered as reserved.

### NOTE

Core VCO frequency = core frequency  $\times$  VCO divider

VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz.

#### Thermal

(edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

At a known board temperature, the junction temperature is estimated using the following equation:

 $T_J = T_A + (R_{\theta JA} \times P_D)$ 

where:

 $T_J$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

When the heat loss from the package case to the air can be ignored, acceptable predictions of junction temperature can be made. The application board should be similar to the thermal test condition: the component is soldered to a board with internal planes.

### 20.2.3 Experimental Determination of Junction Temperature

To determine the junction temperature of the device in the application after prototypes are available, use the thermal characterization parameter ( $\Psi_{JT}$ ) to determine the junction temperature and a measure of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\Psi_{JT} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_T$  = thermocouple temperature on top of package (°C)

 $\Psi_{JT}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal characterization parameter is measured per the JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### 20.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

Some application environments require a heat sink to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.

Table 64 shows heat sink thermal resistance for TBGA of the MPC8349EA.

| Host Sink Assuming Thermal Grosse                                   | Air Flow           | 35 	imes 35  mm TBGA |  |
|---------------------------------------------------------------------|--------------------|----------------------|--|
| neat Sink Assuming Merinai Grease                                   |                    | Thermal Resistance   |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | Natural convection | 10                   |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | 1 m/s              | 6.5                  |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | 2 m/s              | 5.6                  |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | Natural convection | 8.4                  |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | 1 m/s              | 4.7                  |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | 2 m/s              | 4                    |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | Natural convection | 5.7                  |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | 1 m/s              | 3.5                  |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | 2 m/s              | 2.7                  |  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion          | Natural convection | 6.7                  |  |
| MEI, 75 $\times$ 85 $\times$ 12 no adjacent board, extrusion        | 1 m/s              | 4.1                  |  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion          | 2 m/s              | 2.8                  |  |
| MEI, $75 \times 85 \times 12$ mm, adjacent board, 40 mm side bypass | 1 m/s              | 3.1                  |  |

Table 64. Heat Sink and Thermal Resistance of MPC8349EA (TBGA)

Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model both the conduction cooling and the convection cooling of the air moving through the application. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request.

#### **Ordering Information**

 $V_2 = (1 \div (1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} = R_{term} \times (V_1 \div V_2 - 1)$ . The drive current is then  $I_{source} = V_1 \div R_{source}$ .

Table 65 summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(Not Including PCI<br>Output Clocks) | PCI Output Clocks<br>(Including<br>PCI_SYNC_OUT) | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | W    |
| R <sub>P</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | W    |
| Differential   | NA                                                                            | NA                                                  | NA                                               | NA        | Z <sub>DIFF</sub> | W    |

Table 65. Impedance Characteristics

**Note:** Nominal supply voltages. See Table 1,  $T_j = 105^{\circ}C$ .

### 21.6 Configuration Pin Multiplexing

The MPC8349EA power-on configuration options can be set through external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see the customer-visible configuration pins). These pins are used as output only pins in normal operation.

However, while HRESET is asserted, these pins are treated as inputs, and the value on these pins is latched when PORESET deasserts. Then the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

### 21.7 Pull-Up Resistor Requirements

The MPC8349EA requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, "PowerQUICC Design Checklist."

# 22 Ordering Information

This section presents ordering information for the device discussed in this document, and it shows an example of how the parts are marked.

### NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8349E PowerQUICC II Pro Integrated Host Processor Hardware Specifications* (Document Order No. MPC8349EEC).