



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                         |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 533MHz                                                               |
| Co-Processors/DSP               | -                                                                    |
| RAM Controllers                 | DDR, DDR2                                                            |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | -                                                                    |
| Ethernet                        | 10/100/1000Mbps (2)                                                  |
| SATA                            | -                                                                    |
| USB                             | USB 2.0 + PHY (2)                                                    |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                     |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                     |
| Security Features               | -                                                                    |
| Package / Case                  | 672-LBGA                                                             |
| Supplier Device Package         | 672-LBGA (35x35)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8349vvajd |
|                                 |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8349E PowerQUICC II Pro Integrated Host Processor Hardware Specifications*.

See Section 22.1, "Part Numbers Fully Addressed by This Document," for silicon revision level determination.

# 1 Overview

This section provides a high-level overview of the device features. Figure 1 shows the major functional units within the MPC8349EA.



Figure 1. MPC8349EA Block Diagram

Major features of the device are as follows:

- Embedded PowerPC e300 processor core; operates at up to 667 MHz
  - High-performance, superscalar processor core
  - Floating-point, integer, load/store, system register, and branch processing units
  - 32-Kbyte instruction cache, 32-Kbyte data cache
  - Lockable portion of L1 cache
  - Dynamic power management
  - Software-compatible with the other Freescale processor families that implement Power Architecture technology

#### **Electrical Characteristics**

- Dual industry-standard I<sup>2</sup>C interfaces
  - Two-wire interface
  - Multiple master support
  - Master or slave I<sup>2</sup>C mode support
  - On-chip digital filtering rejects spikes on the bus
  - System initialization data optionally loaded from I<sup>2</sup>C-1 EPROM by boot sequencer embedded hardware
- DMA controller
  - Four independent virtual channels
  - Concurrent execution across multiple channels with programmable bandwidth control
  - Handshaking (external control) signals for all channels: DMA\_DREQ[0:3],
     DMA\_DACK[0:3], DMA\_DDONE[0:3]
  - All channels accessible to local core and remote PCI masters
  - Misaligned transfer capability
  - Data chaining and direct mode
  - Interrupt on completed segment and chain
- DUART
  - Two 4-wire interfaces (RxD, TxD, RTS, CTS)
  - Programming model compatible with the original 16450 UART and the PC16550D
- Serial peripheral interface (SPI) for master or slave
- General-purpose parallel I/O (GPIO)
  - 64 parallel I/O pins multiplexed on various chip interfaces
- System timers
  - Periodic interrupt timer
  - Real-time clock
  - Software watchdog timer
  - Eight general-purpose timers
- Designed to comply with IEEE Std. 1149.1<sup>TM</sup>, JTAG boundary scan
- Integrated PCI bus and SDRAM clock generation

# 2 Electrical Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8349EA. The device is currently targeted to these specifications. Some of these specifications are independent of the I/O cell, but are included for a more complete reference. These are not purely I/O buffer design specifications.

# 2.1 **Overall DC Electrical Characteristics**

This section covers the ratings, conditions, and other characteristics.

Figure 7 shows the DDR SDRAM output timing diagram.



Figure 8 provides the AC test load for the DDR bus.



Figure 8. DDR AC Test Load

# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8349EA.

## 7.1 DUART DC Electrical Characteristics

Table 21 provides the DC electrical characteristics for the DUART interface of the MPC8349EA.

**Table 21. DUART DC Electrical Characteristics** 

| Parameter                                               | Symbol          | Min  | Мах                    | Unit |
|---------------------------------------------------------|-----------------|------|------------------------|------|
| High-level input voltage                                | V <sub>IH</sub> | 2    | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                 | V <sub>IL</sub> | -0.3 | 0.8                    | V    |
| Input current (0.8 V $\leq$ V <sub>IN</sub> $\leq$ 2 V) | I <sub>IN</sub> | —    | ±5                     | μA   |

USB

# 9 USB

This section provides the AC and DC electrical specifications for the USB interface of the MPC8349EA.

# 9.1 USB DC Electrical Characteristics

Table 35 provides the DC electrical characteristics for the USB interface.

| Table 35 | . USB | DC | Electrical | Characteristics |
|----------|-------|----|------------|-----------------|
|----------|-------|----|------------|-----------------|

| Parameter                                          | Symbol          | Min                    | Max                    | Unit |
|----------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                           | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                            | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current                                      | I <sub>IN</sub> | —                      | ±5                     | μA   |
| High-level output voltage, $I_{OH} = -100 \ \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$   | V <sub>OL</sub> | —                      | 0.2                    | V    |

# 9.2 USB AC Electrical Specifications

Table 36 describes the general timing parameters of the USB interface of the MPC8349EA.

Table 36. USB General Timing Parameters (ULPI Mode Only)

| Parameter                              | Symbol <sup>1</sup> | Min | Мах | Unit | Notes |
|----------------------------------------|---------------------|-----|-----|------|-------|
| USB clock cycle time                   | t <sub>USCK</sub>   | 15  | —   | ns   | 2–5   |
| Input setup to USB clock—all inputs    | t <sub>USIVKH</sub> | 4   | —   | ns   | 2–5   |
| Input hold to USB clock—all inputs     | t <sub>USIXKH</sub> | 1   | —   | ns   | 2–5   |
| USB clock to output valid—all outputs  | t <sub>USKHOV</sub> | —   | 7   | ns   | 2–5   |
| Output hold from USB clock—all outputs | t <sub>USKHOX</sub> | 2   | —   | ns   | 2–5   |

Notes:

 The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>USIXKH</sub> symbolizes USB timing (US) for the input (I) to go invalid (X) with respect to the time the USB clock reference (K) goes high (H). Also, t<sub>USKHOX</sub> symbolizes USB timing (US) for the USB clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.

2. All timings are in reference to USB clock.

3. All signals are measured from  $OV_{DD}/2$  of the rising edge of the USB clock to  $0.4 \times OV_{DD}$  of the signal in question for 3.3 V signaling levels.

4. Input timings are measured at the pin.

5. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to that of the leakage current specification.

| Parameter                                                   | Symbol <sup>1</sup>  | Min | Max | Unit | Notes |
|-------------------------------------------------------------|----------------------|-----|-----|------|-------|
| Local bus cycle time                                        | t <sub>LBK</sub>     | 15  | —   | ns   | 2     |
| Input setup to local bus clock                              | t <sub>LBIVKH</sub>  | 7   | —   | ns   | 3, 4  |
| Input hold from local bus clock                             | t <sub>LBIXKH</sub>  | 1.0 | —   | ns   | 3, 4  |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT1</sub> | 1.5 | —   | ns   | 5     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT2</sub> | 3   | —   | ns   | 6     |
| LALE output fall to LAD output transition (LATCH hold time) | t <sub>LBOTOT3</sub> | 2.5 | —   | ns   | 7     |
| Local bus clock to output valid                             | t <sub>LBKLOV</sub>  | —   | 3   | ns   | 3     |
| Local bus clock to output high impedance for LAD/LDP        | t <sub>LBKHOZ</sub>  |     | 4   | ns   | 8     |

#### Table 39. Local Bus General Timing Parameters—DLL Bypass<sup>9</sup>

#### Notes:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>LBIXKH1</sub> symbolizes local bus timing (LB) for the input (I) to go invalid (X) with respect to the time the t<sub>LBK</sub> clock reference (K) goes high (H), in this case for clock one (1). Also, t<sub>LBKH0X</sub> symbolizes local bus timing (LB) for the t<sub>LBK</sub> clock reference (K) to go high (H), with respect to the output (O) going invalid (X) or output hold time.
</sub></sub>

- 2. All timings are in reference to the falling edge of LCLK0 (for all outputs and for LGTA and LUPWAIT inputs) or the rising edge of LCLK0 (for all other inputs).
- 3. All signals are measured from OV<sub>DD</sub>/2 of the rising/falling edge of LCLK0 to 0.4 × OV<sub>DD</sub> of the signal in question for 3.3 V signaling levels.
- 4. Input timings are measured at the pin.
- 5. t<sub>LBOTOT1</sub> should be used when RCWH[LALE] is set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.
- 6. t<sub>LBOTOT2</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin is at least 10 pF less than the load on the LAD output pins.the
- 7. t<sub>LBOTOT3</sub> should be used when RCWH[LALE] is not set and when the load on the LALE output pin equals to the load on the LAD output pins.
- 8. For purposes of active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 9. DLL bypass mode is not recommended for use at frequencies above 66 MHz.

Figure 20 provides the AC test load for the local bus.



Figure 20. Local Bus C Test Load

#### Local Bus

Figure 21 through Figure 26 show the local bus signals.



Figure 21. Local Bus Signals, Nonspecial Signals Only (DLL Enabled)



Figure 22. Local Bus Signals, Nonspecial Signals Only (DLL Bypass Mode)

Figure 37 provides the AC test load for the SPI.



Figure 38 and Figure 39 represent the AC timings from Table 54. Note that although the specifications generally reference the rising edge of the clock, these AC timing diagrams also apply when the falling edge is the active edge.

Figure 38 shows the SPI timings in slave mode (external clock).



Note: The clock edge is selectable on SPI.



Figure 39 shows the SPI timings in master mode (internal clock).



Figure 39. SPI AC Timing in Master Mode (Internal Clock) Diagram

# **18 Package and Pin Listings**

This section details package parameters, pin assignments, and dimensions. The MPC8349EA is available in a tape ball grid array (TBGA). See Section 18.1, "Package Parameters for the MPC8349EA TBGA" and Section 18.2, "Mechanical Dimensions for the MPC8349EA TBGA.

### Table 55. MPC8349EA (TBGA) Pinout Listing (continued)

| Signal                                     | Package Pin Number         | Pin Type | Power<br>Supply   | Notes |
|--------------------------------------------|----------------------------|----------|-------------------|-------|
| TSEC2_TX_ER/GPIO1[24]                      | F14                        | I/O      | OV <sub>DD</sub>  | —     |
| TSEC2_TX_EN/GPIO1[12]                      | C5                         | I/O      | LV <sub>DD2</sub> | —     |
| TSEC2_TX_CLK/GPIO1[30]                     | E14                        | I/O      | OV <sub>DD</sub>  | —     |
|                                            | DUART                      |          |                   |       |
| UART_SOUT[1:2]/MSRCID[0:1]/<br>LSRCID[0:1] | AK27, AN29                 | 0        | OV <sub>DD</sub>  | —     |
| UART_SIN[1:2]/MSRCID[2:3]/<br>LSRCID[2:3]  | AL28, AM29                 | I/O      | OV <sub>DD</sub>  | —     |
| UART_CTS[1]/MSRCID4/LSRCID4                | AP30                       | I/O      | OV <sub>DD</sub>  | —     |
| UART_CTS[2]/MDVAL/ LDVAL                   | AN30                       | I/O      | OV <sub>DD</sub>  | —     |
| UART_RTS[1:2]                              | AP31, AM30                 | 0        | OV <sub>DD</sub>  | —     |
|                                            | I <sup>2</sup> C interface |          | •                 |       |
| IIC1_SDA                                   | AK29                       | I/O      | OV <sub>DD</sub>  | 2     |
| IIC1_SCL                                   | AP32                       | I/O      | OV <sub>DD</sub>  | 2     |
| IIC2_SDA                                   | AN31                       | I/O      | OV <sub>DD</sub>  | 2     |
| IIC2_SCL                                   | AM31                       | I/O      | OV <sub>DD</sub>  | 2     |
|                                            | SPI                        |          |                   |       |
| SPIMOSI/LCS[6]                             | AN32                       | I/O      | OV <sub>DD</sub>  | _     |
| SPIMISO/LCS[7]                             | AP33                       | I/O      | OV <sub>DD</sub>  | —     |
| SPICLK                                     | AK30                       | I/O      | OV <sub>DD</sub>  | —     |
| SPISEL                                     | AL31                       | I        | OV <sub>DD</sub>  | —     |
|                                            | Clocks                     |          |                   |       |
| PCI_CLK_OUT[0:2]                           | AN9, AP9, AM10,            | 0        | OV <sub>DD</sub>  | _     |
| PCI_CLK_OUT[3]/LCS[6]                      | AN10                       | 0        | OV <sub>DD</sub>  | —     |
| PCI_CLK_OUT[4]/LCS[7]                      | AJ11                       | 0        | OV <sub>DD</sub>  | —     |
| PCI_CLK_OUT[5:7]                           | AP10, AL11, AM11           | 0        | OV <sub>DD</sub>  | —     |
| PCI_SYNC_IN/PCI_CLOCK                      | AK12                       | I        | OV <sub>DD</sub>  | —     |
| PCI_SYNC_OUT                               | AP11                       | 0        | OV <sub>DD</sub>  | 3     |
| RTC/PIT_CLOCK                              | AM32                       | I        | OV <sub>DD</sub>  | —     |
| CLKIN                                      | AM9                        | I        | OV <sub>DD</sub>  | —     |
|                                            | JTAG                       |          | •                 |       |
| ТСК                                        | E20                        | I        | OV <sub>DD</sub>  |       |
| TDI                                        | F20                        | I        | OV <sub>DD</sub>  | 4     |

Package and Pin Listings

|                    |                          | .g (                                                             |                    | 1     |
|--------------------|--------------------------|------------------------------------------------------------------|--------------------|-------|
| Signal             | Package Pin Number       | Pin Type                                                         | Power<br>Supply    | Notes |
| TDO                | B20                      | 0                                                                | $OV_{DD}$          | 3     |
| TMS                | A20                      | I                                                                | $OV_{DD}$          | 4     |
| TRST               | B19                      | I                                                                | $OV_{DD}$          | 4     |
|                    | Test                     |                                                                  |                    |       |
| TEST               | D22                      | I                                                                | $OV_{DD}$          | 6     |
| TEST_SEL           | AL13                     | I                                                                | $OV_{DD}$          | 6     |
|                    | РМС                      |                                                                  |                    |       |
| QUIESCE            | A18                      | 0                                                                | $OV_{DD}$          | _     |
|                    | System Control           |                                                                  |                    | •     |
| PORESET            | C18                      | I                                                                | $OV_{DD}$          | _     |
| HRESET             | B18                      | I/O                                                              | $OV_{DD}$          | 1     |
| SRESET             | D18                      | I/O                                                              | $OV_{DD}$          | 2     |
|                    | Thermal Management       |                                                                  |                    | •     |
| THERM0             | K32                      | I                                                                | _                  | 8     |
|                    | Power and Ground Signals |                                                                  |                    |       |
| AV <sub>DD</sub> 1 | L31                      | Power for e300<br>PLL (1.2 V<br>nominal, 1.3 V<br>for 667 MHz)   | AV <sub>DD</sub> 1 | —     |
| AV <sub>DD</sub> 2 | AP12                     | Power for<br>system PLL (1.2<br>V nominal, 1.3 V<br>for 667 MHz) | AV <sub>DD</sub> 2 | _     |
| AV <sub>DD</sub> 3 | AE1                      | Power for DDR<br>DLL (1.2 V<br>nominal, 1.3 V<br>for 667 MHz)    | _                  | _     |
| AV <sub>DD</sub> 4 | AJ13                     | Power for LBIU<br>DLL (1.2 V<br>nominal, 1.3 V<br>for 667 MHz)   | AV <sub>DD</sub> 4 | _     |

## Table 55. MPC8349EA (TBGA) Pinout Listing (continued)

Package and Pin Listings

| Signal            | Package Pin Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pin Type                                                                                                     | Power<br>Supply             | Notes |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------|-------|
| GND               | <ul> <li>A1, A34, C1, C7, C10, C11, C15, C23,<br/>C25, C28, D1, D8, D20, D30, E7, E13,<br/>E15, E17, E18, E21, E23, E25, E32, F6,</li> <li>F19, F27, F30, F34, G31, H5, J4, J34, K30,<br/>L5, M2, M5, M30, M33, N3, N5, P30, R5,</li> <li>R32, T5, T30, U6, U29, U33, V2, V5, V30,<br/>W6, W30, Y30, AA2, AA30, AB2, AB6,</li> <li>AB30, AC3, AC6, AD31, AE5, AF2, AF5,<br/>AF31, AG30, AG31, AH4, AJ3, AJ19,</li> <li>AJ22, AK7, AK13, AK14, AK16, AK18,<br/>AK20, AK25, AK28, AL3, AL5, AL10,<br/>AL12, AL22, AL27, AM1, AM6, AM7,<br/>AN12, AN17, AN34, AP1, AP8, AP34</li> </ul> | _                                                                                                            | _                           | _     |
| GV <sub>DD</sub>  | A2, E2, G5, G6, J5, K4, K5, L4, N4, P5, R6,<br>T6, U5, V1, W5, Y5, AA4, AB3, AC4, AD5,<br>AF3, AG5, AH2, AH5, AH6, AJ6, AK6,<br>AK8, AK9, AL6                                                                                                                                                                                                                                                                                                                                                                                                                                        | Power for DDR<br>DRAM I/O<br>voltage<br>(2.5 V)                                                              | GV <sub>DD</sub>            | —     |
| LV <sub>DD1</sub> | C9, D11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Power for three<br>speed Ethernet<br>#1 and for<br>Ethernet<br>management<br>interface I/O<br>(2.5 V, 3.3 V) | LV <sub>DD1</sub>           | _     |
| LV <sub>DD2</sub> | C6, D9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Power for three<br>speed Ethernet<br>#2 I/O (2.5 V,<br>3.3 V)                                                | LV <sub>DD2</sub>           | _     |
| V <sub>DD</sub>   | E19, E29, F7, F9, F11, F13, F15, F17, F18,<br>F21, F23, F25, F29, H29, J6, K29, M29,<br>N6, P29, T29, U30, V6, V29, W29, AB29,<br>AC5, AD29, AF6, AF29, AH29, AJ8, AJ12,<br>AJ14, AJ16, AJ18, AJ20, AJ21, AJ23,<br>AJ25, AJ26, AJ27, AJ28, AJ29, AK10                                                                                                                                                                                                                                                                                                                                | Power for core<br>(1.2 V nominal,<br>1.3 V for<br>667 MHz)                                                   | V <sub>DD</sub>             |       |
| OV <sub>DD</sub>  | B22, B28, C16, C17, C24, C26, D13, D15,<br>D19, D29, E31, F28, G33, H30, L29, L32,<br>N32, P31, R31, U32, W31, Y29, AA29,<br>AC30, AE31, AF30, AG29, AJ17, AJ30,<br>AK11, AL15, AL19, AL21, AL29, AL30,<br>AM20, AM23, AM24, AM26, AM28, AN11,<br>AN13                                                                                                                                                                                                                                                                                                                               | PCI, 10/100<br>Ethernet, and<br>other standard<br>(3.3 V)                                                    | OV <sub>DD</sub>            | _     |
| MVREF1            | M3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I                                                                                                            | DDR<br>reference<br>voltage |       |

### Table 55. MPC8349EA (TBGA) Pinout Listing (continued)

Clocking

# **19 Clocking**

Figure 41 shows the internal distribution of the clocks.



Figure 41. MPC8349EA Clock Subsystem

The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8349EA is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICD*n*] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUT signal.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8349EA to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND.

#### Clocking

Table 57 provides the operating frequencies for the MPC8349EA TBGA under recommended operating conditions (see Table 2).

| Characteristic <sup>1</sup>                          | 400 MHz   | 533 MHz   | 667 MHz    | Unit |
|------------------------------------------------------|-----------|-----------|------------|------|
| e300 core frequency ( <i>core_clk</i> )              | 266–400   | 266–533   | 266–667    | MHz  |
| Coherent system bus frequency ( <i>csb_clk</i> )     | 100–266   | 100–333   | 100–333    | MHz  |
| DDR1 memory bus frequency (MCK) <sup>2</sup>         | 100–133   | 100–133   | 100–166.67 | MHz  |
| DDR2 memory bus frequency (MCK) <sup>3</sup>         | 100–133   | 100–133   | 100–200    | MHz  |
| Local bus frequency (LCLKn) <sup>4</sup>             | 16.67–133 | 16.67–133 | 16.67–133  | MHz  |
| PCI input frequency (CLKIN or PCI_CLK)               | 25–66     | 25–66     | 25–66      | MHz  |
| Security core maximum internal operating frequency   | 133       | 133       | 166        | MHz  |
| USB_DR, USB_MPH maximum internal operating frequency | 133       | 133       | 166        | MHz  |

Table 57. Operating Frequencies for TBGA

<sup>1</sup> The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting *csb\_clk*, MCK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM] and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the security core and USB modules does not exceed the respective values listed in this table.

<sup>2</sup> The DDR data rate is 2x the DDR memory bus frequency.

<sup>3</sup> The DDR data rate is 2x the DDR memory bus frequency.

<sup>4</sup> The local bus frequency is 1/2, 1/4, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1x or 2x the *csb\_clk* frequency (depending on RCWL[LBIUCM]).

All frequency combinations shown in the table below may not be available. Maximum operating frequencies depend on the part ordered, see Section 22.1, "Part Numbers Fully Addressed by This Document," for part ordering details and contact your Freescale Sales Representative or authorized distributor for more information.

# **19.1 System PLL Configuration**

The system PLL is controlled by the RCWL[SPMF] parameter. Table 58 shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL Multiplication Factor |
|------------|----------------------------------|
| 0000       | × 16                             |
| 0001       | Reserved                         |
| 0010       | × 2                              |
| 0011       | × 3                              |
| 0100       | × 4                              |
| 0101       | × 5                              |
| 0110       | × 6                              |

Table 58. System PLL Multiplication Factors

|                                        |      |                                                    | Ir    | put Clock Fre       | equency (MHz | 2) <sup>2</sup> |
|----------------------------------------|------|----------------------------------------------------|-------|---------------------|--------------|-----------------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25                  | 33.33        | 66.67           |
|                                        |      |                                                    |       | <i>csb_clk</i> Freq | uency (MHz)  |                 |
| Low                                    | 0110 | 6:1                                                | 100   | 150                 | 200          |                 |
| Low                                    | 0111 | 7:1                                                | 116   | 175                 | 233          |                 |
| Low                                    | 1000 | 8:1                                                | 133   | 200                 | 266          |                 |
| Low                                    | 1001 | 9:1                                                | 150   | 225                 | 300          |                 |
| Low                                    | 1010 | 10 : 1                                             | 166   | 250                 | 333          |                 |
| Low                                    | 1011 | 11:1                                               | 183   | 275                 |              | 1               |
| Low                                    | 1100 | 12 : 1                                             | 200   | 300                 |              |                 |
| Low                                    | 1101 | 13 : 1                                             | 216   | 325                 |              |                 |
| Low                                    | 1110 | 14 : 1                                             | 233   |                     | 1            |                 |
| Low                                    | 1111 | 15 : 1                                             | 250   |                     |              |                 |
| Low                                    | 0000 | 16 : 1                                             | 266   |                     |              |                 |
| High                                   | 0010 | 2:1                                                |       |                     |              | 133             |
| High                                   | 0011 | 3:1                                                |       |                     | 100          | 200             |
| High                                   | 0100 | 4 : 1                                              |       |                     | 133          | 266             |
| High                                   | 0101 | 5:1                                                |       |                     | 166          | 333             |
| High                                   | 0110 | 6:1                                                |       |                     | 200          |                 |
| High                                   | 0111 | 7:1                                                |       |                     | 233          |                 |
| High                                   | 1000 | 8:1                                                |       |                     | ·            |                 |

#### Table 59. CSB Frequency Options for Host Mode (continued)

<sup>1</sup> CFG\_CLKIN\_DIV selects the ratio between CLKIN and PCI\_SYNC\_OUT.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

### Table 60. CSB Frequency Options for Agent Mode

|                                        |      | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | Input Clock Frequency (MHz) <sup>2</sup> |     |       |       |
|----------------------------------------|------|----------------------------------------------------|------------------------------------------|-----|-------|-------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF |                                                    | 16.67                                    | 25  | 33.33 | 66.67 |
|                                        |      |                                                    | csb_clk Frequency (MHz)                  |     |       |       |
| Low                                    | 0010 | 2 : 1                                              |                                          |     |       | 133   |
| Low                                    | 0011 | 3 : 1                                              |                                          |     | 100   | 200   |
| Low                                    | 0100 | 4 : 1                                              |                                          | 100 | 133   | 266   |
| Low                                    | 0101 | 5 : 1                                              |                                          | 125 | 166   | 333   |

|                                        |      |                                                    | li                             | Input Clock Frequency (MHz) <sup>2</sup> |       |       |  |
|----------------------------------------|------|----------------------------------------------------|--------------------------------|------------------------------------------|-------|-------|--|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67                          | 25                                       | 33.33 | 66.67 |  |
|                                        |      |                                                    | <i>csb_clk</i> Frequency (MHz) |                                          |       |       |  |
| Low                                    | 0110 | 6 : 1                                              | 100                            | 150                                      | 200   |       |  |
| Low                                    | 0111 | 7 : 1                                              | 116                            | 175                                      | 233   |       |  |
| Low                                    | 1000 | 8 : 1                                              | 133                            | 200                                      | 266   |       |  |
| Low                                    | 1001 | 9 : 1                                              | 150                            | 225                                      | 300   |       |  |
| Low                                    | 1010 | 10 : 1                                             | 166                            | 250                                      | 333   |       |  |
| Low                                    | 1011 | 11 : 1                                             | 183                            | 275                                      |       |       |  |
| Low                                    | 1100 | 12 : 1                                             | 200                            | 300                                      |       |       |  |
| Low                                    | 1101 | 13 : 1                                             | 216                            | 325                                      |       |       |  |
| Low                                    | 1110 | 14 : 1                                             | 233                            |                                          | -     |       |  |
| Low                                    | 1111 | 15 : 1                                             | 250                            |                                          |       |       |  |
| Low                                    | 0000 | 16 : 1                                             | 266                            |                                          |       |       |  |
| High                                   | 0010 | 4 : 1                                              |                                | 100                                      | 133   | 266   |  |
| High                                   | 0011 | 6 : 1                                              | 100                            | 150                                      | 200   |       |  |
| High                                   | 0100 | 8 : 1                                              | 133                            | 200                                      | 266   |       |  |
| High                                   | 0101 | 10 : 1                                             | 166                            | 250                                      | 333   |       |  |
| High                                   | 0110 | 12 : 1                                             | 200                            | 300                                      |       |       |  |
| High                                   | 0111 | 14 : 1                                             | 233                            |                                          |       |       |  |
| High                                   | 1000 | 16 : 1                                             | 266                            |                                          |       |       |  |

Table 60. CSB Frequency Options for Agent Mode (continued)

<sup>1</sup> CFG\_CLKIN\_DIV doubles csb\_clk if set high.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

# 19.2 Core PLL Configuration

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). Table 61 shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in Table 61 should be considered as reserved.

## NOTE

Core VCO frequency = core frequency  $\times$  VCO divider

VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz.

| RCWL[COREPLL] |      | ann alls ach alls Datia | VCO Divider <sup>1</sup>                                       |                                                                |  |  |
|---------------|------|-------------------------|----------------------------------------------------------------|----------------------------------------------------------------|--|--|
| 0–1           | 2–5  | 6                       | - core_clk : csb_clk Ratio                                     | VCO Divider                                                    |  |  |
| nn            | 0000 | n                       | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) |  |  |
| 00            | 0001 | 0                       | 1:1                                                            | 2                                                              |  |  |
| 01            | 0001 | 0                       | 1:1                                                            | 4                                                              |  |  |
| 10            | 0001 | 0                       | 1:1                                                            | 8                                                              |  |  |
| 11            | 0001 | 0                       | 1:1                                                            | 8                                                              |  |  |
| 00            | 0001 | 1                       | 1.5:1                                                          | 2                                                              |  |  |
| 01            | 0001 | 1                       | 1.5:1                                                          | 4                                                              |  |  |
| 10            | 0001 | 1                       | 1.5:1                                                          | 8                                                              |  |  |
| 11            | 0001 | 1                       | 1.5:1                                                          | 8                                                              |  |  |
| 00            | 0010 | 0                       | 2:1                                                            | 2                                                              |  |  |
| 01            | 0010 | 0                       | 2:1                                                            | 4                                                              |  |  |
| 10            | 0010 | 0                       | 2:1                                                            | 8                                                              |  |  |
| 11            | 0010 | 0                       | 2:1                                                            | 8                                                              |  |  |
| 00            | 0010 | 1                       | 2.5:1                                                          | 2                                                              |  |  |
| 01            | 0010 | 1                       | 2.5:1                                                          | 4                                                              |  |  |
| 10            | 0010 | 1                       | 2.5:1                                                          | 8                                                              |  |  |
| 11            | 0010 | 1                       | 2.5:1                                                          | 8                                                              |  |  |
| 00            | 0011 | 0                       | 3:1                                                            | 2                                                              |  |  |
| 01            | 0011 | 0                       | 3:1                                                            | 4                                                              |  |  |
| 10            | 0011 | 0                       | 3:1                                                            | 8                                                              |  |  |
| 11            | 0011 | 0                       | 3:1                                                            | 8                                                              |  |  |

### Table 61. e300 Core PLL Configuration

<sup>1</sup> Core VCO frequency = core frequency × VCO divider. The VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz.

### Table 63. Package Thermal Characteristics for TBGA (continued)

| Characteristic                                | Symbol | Value | Unit | Notes |
|-----------------------------------------------|--------|-------|------|-------|
| Junction-to-package natural convection on top | ΨJT    | 1     | °C/W | 6     |

Notes:

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal, 1 m/s is approximately equal to 200 linear feet per minute (LFM).
- 4. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.

## 20.2 Thermal Management Information

For the following sections,  $P_D = (V_{DD} \times I_{DD}) + P_{I/O}$  where  $P_{I/O}$  is the power dissipation of the I/O drivers. See Table 5 for I/O power dissipation values.

## 20.2.1 Estimation of Junction Temperature with Junction-to-Ambient Thermal Resistance

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

where:

 $T_J$  = junction temperature (°C)

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Generally, the value obtained on a single-layer board is appropriate for a tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. Test cases have demonstrated that errors of a factor of two (in the quantity  $T_J - T_A$ ) are possible.

## 20.2.2 Estimation of Junction Temperature with Junction-to-Board Thermal Resistance

The thermal performance of a device cannot be adequately predicted from the junction-to-ambient thermal resistance. The thermal performance of any component is strongly dependent on the power dissipation of surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.

Table 64 shows heat sink thermal resistance for TBGA of the MPC8349EA.

| Heat Sink Assuming Thermal Crasss                                   | Air Flow           | 35 	imes 35  mm TBGA |  |
|---------------------------------------------------------------------|--------------------|----------------------|--|
| Heat Sink Assuming Thermal Grease                                   |                    | Thermal Resistance   |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | Natural convection | 10                   |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | 1 m/s              | 6.5                  |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                          | 2 m/s              | 5.6                  |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | Natural convection | 8.4                  |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | 1 m/s              | 4.7                  |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                         | 2 m/s              | 4                    |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | Natural convection | 5.7                  |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | 1 m/s              | 3.5                  |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin                      | 2 m/s              | 2.7                  |  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion          | Natural convection | 6.7                  |  |
| MEI, 75 $\times$ 85 $\times$ 12 no adjacent board, extrusion        | 1 m/s              | 4.1                  |  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion          | 2 m/s              | 2.8                  |  |
| MEI, $75 \times 85 \times 12$ mm, adjacent board, 40 mm side bypass | 1 m/s              | 3.1                  |  |

Table 64. Heat Sink and Thermal Resistance of MPC8349EA (TBGA)

Accurate thermal design requires thermal modeling of the application environment using computational fluid dynamics software which can model both the conduction cooling and the convection cooling of the air moving through the application. Simplified thermal models of the packages can be assembled using the junction-to-case and junction-to-board thermal resistances listed in the thermal resistance table. More detailed thermal models can be made available on request.

#### Thermal

| Heat sink vendors include the following list:                                                                                         |              |
|---------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301<br>Internet: www.aavidthermalloy.com                                       | 603-224-9988 |
| Alpha Novatech<br>473 Sapena Ct. #12<br>Santa Clara, CA 95054<br>Internet: www.alphanovatech.com                                      | 408-567-8082 |
| International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502<br>Internet: www.ctscorp.com          | 818-842-7277 |
| Millennium Electronics (MEI)<br>Loroco Sites<br>671 East Brokaw Road<br>San Jose, CA 95112<br>Internet: www.mei-thermal.com           | 408-436-8770 |
| Tyco Electronics<br>Chip Coolers <sup>™</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.chipcoolers.com          | 800-522-2800 |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                             | 603-635-5102 |
| Interface material vendors include the following:                                                                                     |              |
| Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01801<br>Internet: www.chomerics.com                                                   | 781-935-4850 |
| Dow-Corning Corporation<br>Dow-Corning Electronic Materials<br>P.O. Box 994<br>Midland, MI 48686-0997<br>Internet: www.dowcorning.com | 800-248-2481 |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                                        | 888-642-7674 |

#### **Ordering Information**

 $V_2 = (1 \div (1/R_1 + 1/R_2)) \times I_{source}$ . Solving for the output impedance gives  $R_{source} = R_{term} \times (V_1 \div V_2 - 1)$ . The drive current is then  $I_{source} = V_1 \div R_{source}$ .

Table 65 summarizes the signal impedance targets. The driver impedance are targeted at minimum  $V_{DD}$ , nominal  $OV_{DD}$ , 105°C.

| Impedance      | Local Bus, Ethernet,<br>DUART, Control,<br>Configuration, Power<br>Management | PCI Signals<br>(Not Including PCI<br>Output Clocks) | PCI Output Clocks<br>(Including<br>PCI_SYNC_OUT) | DDR DRAM  | Symbol            | Unit |
|----------------|-------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------|-----------|-------------------|------|
| R <sub>N</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | W    |
| R <sub>P</sub> | 42 Target                                                                     | 25 Target                                           | 42 Target                                        | 20 Target | Z <sub>0</sub>    | W    |
| Differential   | NA                                                                            | NA                                                  | NA                                               | NA        | Z <sub>DIFF</sub> | W    |

Table 65. Impedance Characteristics

**Note:** Nominal supply voltages. See Table 1,  $T_j = 105^{\circ}C$ .

# 21.6 Configuration Pin Multiplexing

The MPC8349EA power-on configuration options can be set through external pull-up or pull-down resistors of 4.7 k $\Omega$  on certain output pins (see the customer-visible configuration pins). These pins are used as output only pins in normal operation.

However, while HRESET is asserted, these pins are treated as inputs, and the value on these pins is latched when PORESET deasserts. Then the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

# 21.7 Pull-Up Resistor Requirements

The MPC8349EA requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, "PowerQUICC Design Checklist."

# 22 Ordering Information

This section presents ordering information for the device discussed in this document, and it shows an example of how the parts are marked.

## NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8349E PowerQUICC II Pro Integrated Host Processor Hardware Specifications* (Document Order No. MPC8349EEC).

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9              | 2/2009  | <ul> <li>Added footnote 6 to Table 7.</li> <li>In Section 9.2, "USB AC Electrical Specifications," clarified that AC table is for ULPI only.</li> <li>In Table 39, corrected t<sub>LBKHOV</sub> parameter to t<sub>LBKLOV</sub> (output data is driven on falling edge of clock in DLL bypass mode). Similarly, made the same correction to Figure 22, Figure 24, and Figure 25 for output signals.</li> <li>Added footnote 11 to Table 55.</li> <li>Added footnote 4 to Table 66.</li> <li>In Section 21.1, "System Clocking," removed "(AVDD1)" and "(AVDD2") from bulleted list.</li> <li>In Section 21.2, "PLL Power Supply Filtering," in the second paragraph, changed "provide five independent filter circuits," and "the five AVDD pins" to provide four independent filter circuits," and "the four AVDD pins."</li> <li>In Table 57, corrected the max csb_clk to 266 MHz.</li> <li>In Table 62, added PLL configurations 903, 923, A03, A23, and 503 for 533 MHz</li> <li>In Table 66, updated note 1 to say the following: "For temperature range = C, processor frequency is limited to 533 with a platform frequency of 266."</li> </ul> |
| 8              | 4/2007  | <ul> <li>In Table 3, "Output Drive Capability," changed the values in the Output Impedance column and added USB to the seventh row.</li> <li>In Section 21.7, "Pull-Up Resistor Requirements,"deleted last two paragraphs and after first paragraph, added a new paragraph.</li> <li>Deleted Section 21.8, "JTAG Configuration Signals," and Figure 43, "JTAG Interface Connection."</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 7              | 3/2007  | <ul> <li>In Table 57, "Operating Frequencies for TBGA," in the 'Coherent system bus frequency (<i>csb_clk</i>)' row, changed the value in the 533 MHz column to 100-333.</li> <li>In Table 63, "Suggested PLL Configurations," under the subhead, '33 MHz CLKIN/PCI_CLK Options,' added row A03 between Ref. No. 724 and 804. Under the subhead '66 MHz CLKIN/PCI_CLK Options,' added row 503 between Ref. No. 305 and 404. For Ref. No. 306, changed the CORE PLL value to 0000110.</li> <li>In Section 23, "Ordering Information," replaced first paragraph and added a note.</li> <li>In Section 23.1, "Part Numbers Fully Addressed by this Document," replaced first paragraph.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6              | 2/2007  | <ul> <li>Page 1, updated first paragraph to reflect PowerQUICC II Pro information.</li> <li>In Table 18, "DDR and DDR2 SDRAM Input AC Timing Specifications," added note 2 to t<sub>CISKEW</sub> and deleted original note 3; renumbered the remaining notes.</li> <li>In Figure 41, "JTAG Interface Connection," updated with new figure.</li> <li>In Section 23.1, "Part Numbers Fully Addressed by This Document," replaced third sentence of first paragraph directing customer to product summary page for available frequency configuration parts.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5              | 1/2007  | <ul> <li>In Table 1, "Absolute Maximum Ratings," added (1.36 max for 667-MHz core frequency) to max V<sub>DD</sub> and Av<sub>DD</sub> values.</li> <li>In Table 2, "Recommended Operating Conditions," added a row showing nominal core supply voltage and PLL supply voltage of 1.3 V for 667-MHz parts.</li> <li>In Table 4, "MPC8349EA Power Dissipation," added two footnotes to 667-MHz row showing nominal core supply voltage and PLL supply voltage of 1.3 V for 667-MHz parts.</li> <li>In Table 54, "MPC83479EA (TBGA) Pinout Listing," updated V<sub>DD</sub> nd AV<sub>DD</sub> rows to show nominal core supply voltage and PLL supply voltage of 1.3 V for 667-MHz parts.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4              | 12/2006 | Table 19, "DDR and DDR2 SDRAM Output AC Timing Specifications," modified $T_{ddkhds}$ for 333 MHz from 900 ps to 775 ps.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |