



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
|---------------------------------|-----------------------------------------------------------------------|
| Speed                           | 667MHz                                                                |
| Co-Processors/DSP               | -                                                                     |
| RAM Controllers                 | DDR, DDR2                                                             |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | 10/100/1000Mbps (2)                                                   |
| SATA                            | -                                                                     |
| USB                             | USB 2.0 + PHY (2)                                                     |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 672-LBGA                                                              |
| Supplier Device Package         | 672-LBGA (35x35)                                                      |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8349vvalfb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- Complies with USB specification Rev. 2.0
- Can operate as a stand-alone USB device
  - One upstream facing port
  - Six programmable USB endpoints
- Can operate as a stand-alone USB host controller
  - USB root hub with one downstream-facing port
  - Enhanced host controller interface (EHCI) compatible
  - High-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operations
- External PHY with UTMI, serial and UTMI+ low-pin interface (ULPI)
- Universal serial bus (USB) multi-port host controller
  - Can operate as a stand-alone USB host controller
    - USB root hub with one or two downstream-facing ports
    - Enhanced host controller interface (EHCI) compatible
    - Complies with USB Specification Rev. 2.0
  - High-speed (480 Mbps), full-speed (12 Mbps), and low-speed (1.5 Mbps) operations
  - Direct connection to a high-speed device without an external hub
  - External PHY with serial and low-pin count (ULPI) interfaces
- Local bus controller (LBC)
  - Multiplexed 32-bit address and data operating at up to 133 MHz
  - Eight chip selects for eight external slaves
  - Up to eight-beat burst transfers
  - 32-, 16-, and 8-bit port sizes controlled by an on-chip memory controller
  - Three protocol engines on a per chip select basis:
    - General-purpose chip select machine (GPCM)
    - Three user-programmable machines (UPMs)
    - Dedicated single data rate SDRAM controller
  - Parity support
  - Default boot ROM chip select with configurable bus width (8-, 16-, or 32-bit)
- Programmable interrupt controller (PIC)
  - Functional and programming compatibility with the MPC8260 interrupt controller
  - Support for 8 external and 35 internal discrete interrupt sources
  - Support for 1 external (optional) and 7 internal machine checkstop interrupt sources
  - Programmable highest priority request
  - Four groups of interrupts with programmable priority
  - External and internal interrupts directed to host processor
  - Redirects interrupts to external INTA pin in core disable mode.
  - Unique vector number for each interrupt source

Electrical Characteristics

# 2.1.2 Power Supply Voltage Specification

Table 2 provides the recommended operating conditions for the MPC8349EA. Note that the values in Table 2 are the recommended and tested operating conditions. Proper device operation outside these conditions is not guaranteed.

| Parameter                                                                                          | Symbol            | Recommended<br>Value             | Unit | Notes |
|----------------------------------------------------------------------------------------------------|-------------------|----------------------------------|------|-------|
| Core supply voltage for 667-MHz core frequency                                                     | V <sub>DD</sub>   | 1.3 V ± 60 mV                    | V    | 1     |
| Core supply voltage                                                                                | V <sub>DD</sub>   | 1.2 V ± 60 mV                    | V    | 1     |
| PLL supply voltage for 667-MHz core frequency                                                      | AV <sub>DD</sub>  | 1.3 V ± 60 mV                    | V    | 1     |
| PLL supply voltage                                                                                 | AV <sub>DD</sub>  | 1.2 V ± 60 mV                    | V    | 1     |
| DDR and DDR2 DRAM I/O voltage                                                                      | GV <sub>DD</sub>  | 2.5 V ± 125 mV<br>1.8 V ± 90 mV  | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                            | LV <sub>DD1</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | _     |
| Three-speed Ethernet I/O supply voltage                                                            | LV <sub>DD2</sub> | 3.3 V ± 330 mV<br>2.5 V ± 125 mV | V    | _     |
| PCI, local bus, DUART, system control and power management, I <sup>2</sup> C, and JTAG I/O voltage | OV <sub>DD</sub>  | 3.3 V ± 330 mV                   | V    | _     |

| Table 2. Recommended | Operating Conditions |
|----------------------|----------------------|
|----------------------|----------------------|

Note:

<sup>1</sup> GV<sub>DD</sub>, LV<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and V<sub>DD</sub> must track each other and must vary in the same direction—either in the positive or negative direction.

Figure 2 shows the undershoot and overshoot voltages at the interfaces of the MPC8349EA.



#### DDR and DDR2 SDRAM

## Table 19 provides the input AC timing specifications for the DDR SDRAM interface.

### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                             | Symbol              | Min  | Max | Unit | Notes |
|---------------------------------------|---------------------|------|-----|------|-------|
| Controller Skew for MDQS—MDQ/MECC/MDM | t <sub>CISKEW</sub> |      |     | ps   | 1, 2  |
| 400 MHz                               |                     | -600 | 600 |      | 3     |
| 333 MHz                               |                     | -750 | 750 |      | —     |
| 266 MHz                               |                     | -750 | 750 |      | —     |
| 200 MHz                               |                     | -750 | 750 |      | —     |

Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

- The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the equation: t<sub>DISKEW</sub> = ± (T/4 – abs (t<sub>CISKEW</sub>)); where T is the clock period and abs (t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.
- 3. This specification applies only to the DDR interface.

Figure 5 illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.



Figure 5. DDR Input Timing Diagram

#### DDR and DDR2 SDRAM

### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications (continued)

At recommended operating conditions with GV<sub>DD</sub> of (1.8 or 2.5 V)  $\pm$  5%.

| Parameter         | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|-------------------|---------------------|------|-----|------|-------|
| MDQS epilogue end | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns   | 6     |

Notes:

- The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output goes invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are set up (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/ $\overline{MCK}$  referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.
- 4. t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register and is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these two parameters are set to the same adjustment value. See the MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual for the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK(n) at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.

Figure 6 shows the DDR SDRAM output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>).



Figure 6. Timing Diagram for t<sub>DDKHMH</sub>

# 8.1.1 **TSEC DC Electrical Characteristics**

GMII, MII, TBI, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 23 and Table 24. The RGMII and RTBI signals in Table 24 are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter            | Symbol                        | Conditions                     |                 | Min  | Max                    | Unit |
|----------------------|-------------------------------|--------------------------------|-----------------|------|------------------------|------|
| Supply voltage 3.3 V | LV <sub>DD</sub> <sup>2</sup> | —                              |                 | 2.97 | 3.63                   | V    |
| Output high voltage  | V <sub>OH</sub>               | I <sub>OH</sub> = -4.0 mA      | $LV_{DD} = Min$ | 2.40 | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>               | I <sub>OL</sub> = 4.0 mA       | $LV_{DD} = Min$ | GND  | 0.50                   | V    |
| Input high voltage   | V <sub>IH</sub>               | —                              | —               | 2.0  | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>               | —                              | —               | -0.3 | 0.90                   | V    |
| Input high current   | I <sub>IH</sub>               | $V_{IN}^{1} = LV_{DD}$         |                 | _    | 40                     | μA   |
| Input low current    | ۱ <sub>IL</sub>               | V <sub>IN</sub> <sup>1</sup> = | GND             | -600 | —                      | μA   |

# Table 23. GMII/TBI and MII DC Electrical Characteristics

Notes:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

2. GMII/MII pins not needed for RGMII or RTBI operation are powered by the OV<sub>DD</sub> supply.

# Table 24. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics

| Parameters           | Symbol           | Conditions                     |                        | Min       | Max                    | Unit |
|----------------------|------------------|--------------------------------|------------------------|-----------|------------------------|------|
| Supply voltage 2.5 V | LV <sub>DD</sub> | _                              |                        | 2.37      | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA      | $LV_{DD} = Min$        | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA       | LV <sub>DD</sub> = Min | GND – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | —                              | LV <sub>DD</sub> = Min | 1.7       | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                              | LV <sub>DD</sub> = Min | -0.3      | 0.70                   | V    |
| Input high current   | I <sub>IH</sub>  | $V_{IN}^{1} = LV_{DD}$         |                        | —         | 10                     | μA   |
| Input low current    | Ι <sub>IL</sub>  | V <sub>IN</sub> <sup>1</sup> = | GND                    | -15       | —                      | μA   |

#### Note:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.

# 8.2 GMII, MII, TBI, RGMII, and RTBI AC Timing Specifications

The AC timing specifications for GMII, MII, TBI, RGMII, and RTBI are presented in this section.

# 8.2.1 GMII Timing Specifications

This section describes the GMII transmit and receive AC timing specifications.

# 8.2.1.1 GMII Transmit AC Timing Specifications

Table 25 provides the GMII transmit AC timing specifications.

## Table 25. GMII Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                               | Symbol <sup>1</sup>                 | Min   | Тур | Max   | Unit |
|---------------------------------------------------|-------------------------------------|-------|-----|-------|------|
| GTX_CLK clock period                              | t <sub>GTX</sub>                    | _     | 8.0 | _     | ns   |
| GTX_CLK duty cycle                                | t <sub>GTXH</sub> /t <sub>GTX</sub> | 43.75 |     | 56.25 | %    |
| GTX_CLK to GMII data TXD[7:0], TX_ER, TX_EN delay | t <sub>GTKHDX</sub>                 | 0.5   |     | 5.0   | ns   |
| GTX_CLK clock rise time (20%-80%)                 | t <sub>GTXR</sub>                   | _     |     | 1.0   | ns   |
| GTX_CLK clock fall time (80%–20%)                 | t <sub>GTXF</sub>                   | _     |     | 1.0   | ns   |

#### Notes:

1. The symbols for timing specifications follow the pattern t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>GTKHDV</sub> symbolizes GMII transmit timing (GT) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) reaching the valid state (V) to state or setup time. Also, t<sub>GTKHDX</sub> symbolizes GMII transmit timing (GT) with respect to the high state (H) relative to the time date input signals (D) reaching the clock reference (K) going to the high state (H) relative to the time date input signals (D) with respect to the t<sub>GTX</sub> clock reference (K) going to the high state (H) relative to the time date input signals (D) going invalid (X) or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>GTX</sub> represents the GMII(G) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).

# Figure 9 shows the GMII transmit AC timing diagram.



Figure 9. GMII Transmit AC Timing Diagram

# 8.2.1.2 GMII Receive AC Timing Specifications

Table 26 provides the GMII receive AC timing specifications.

# Table 26. GMII Receive AC Timing Specifications

At recommended operating conditions with LV\_DD/OV\_DD of 3.3 V  $\pm$  10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|-----|-----|-----|------|
| RX_CLK clock period                         | t <sub>GRX</sub>                    | _   | 8.0 | _   | ns   |
| RX_CLK duty cycle                           | t <sub>GRXH</sub> /t <sub>GRX</sub> | 40  | _   | 60  | %    |
| RXD[7:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>GRDVKH</sub>                 | 2.0 | _   | _   | ns   |
| RXD[7:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>GRDXKH</sub>                 | 0.5 | _   | _   | ns   |

#### Ethernet: Three-Speed Ethernet, MII Management

### Table 27. MII Transmit AC Timing Specifications (continued)

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V  $\pm$  10%.

| Parameter/Condition              | Symbol <sup>1</sup> | Min | Тур | Max | Unit |
|----------------------------------|---------------------|-----|-----|-----|------|
| TX_CLK data clock rise (20%-80%) | t <sub>MTXR</sub>   | 1.0 | _   | 4.0 | ns   |
| TX_CLK data clock fall (80%-20%) | t <sub>MTXF</sub>   | 1.0 |     | 4.0 | ns   |

#### Note:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. For example, t<sub>MTKHDX</sub> symbolizes MII transmit timing (MT) for the time t<sub>MTX</sub> clock reference (K) going high (H) until data outputs (D) are invalid (X). In general, the clock reference symbol is based on two to three letters representing the clock of a particular function. For example, the subscript of t<sub>MTX</sub> represents the MII(M) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub></sub>

Figure 11 shows the MII transmit AC timing diagram.



Figure 11. MII Transmit AC Timing Diagram

# 8.2.2.2 MII Receive AC Timing Specifications

Table 28 provides the MII receive AC timing specifications.

## Table 28. MII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Max | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | _    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | _    | 40  | _   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | _   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | _   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 |     | —   | ns   |

# 8.2.3.1 TBI Transmit AC Timing Specifications

Table 29 provides the TBI transmit AC timing specifications.

## Table 29. TBI Transmit AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                              | Symbol <sup>1</sup>                 | Min | Тур | Max | Unit |
|--------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| GTX_CLK clock period                             | t <sub>TTX</sub>                    | —   | 8.0 | —   | ns   |
| GTX_CLK duty cycle                               | t <sub>TTXH</sub> /t <sub>TTX</sub> | 40  | _   | 60  | %    |
| GTX_CLK to TBI data TXD[7:0], TX_ER, TX_EN delay | t <sub>TTKHDX</sub>                 | 1.0 | _   | 5.0 | ns   |
| GTX_CLK clock rise (20%–80%)                     | t <sub>TTXR</sub>                   | —   | _   | 1.0 | ns   |
| GTX_CLK clock fall time (80%–20%)                | t <sub>TTXF</sub>                   | —   |     | 1.0 | ns   |

#### Notes:

1. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>TTKHDV</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the valid state (V) or setup time. Also, t<sub>TTKHDX</sub> symbolizes the TBI transmit timing (TT) with respect to the time from t<sub>TTX</sub> (K) going high (H) until the referenced data signals (D) reach the invalid state (X) or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>TTX</sub> represents the TBI (T) transmit (TX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).</sub>

# Figure 14 shows the TBI transmit AC timing diagram.



Figure 14. TBI Transmit AC Timing Diagram

# 8.2.3.2 TBI Receive AC Timing Specifications

Table 30 provides the TBI receive AC timing specifications.

## Table 30. TBI Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition     | Symbol <sup>1</sup>                 | Min | Тур  | Max | Unit |
|-------------------------|-------------------------------------|-----|------|-----|------|
| PMA_RX_CLK clock period | t <sub>TRX</sub>                    |     | 16.0 |     | ns   |
| PMA_RX_CLK skew         | t <sub>SKTRX</sub>                  | 7.5 |      | 8.5 | ns   |
| RX_CLK duty cycle       | t <sub>TRXH</sub> /t <sub>TRX</sub> | 40  |      | 60  | %    |

Local Bus



Figure 25. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 4 (DLL Bypass Mode)

| Table 45. PCI AC Timing Specifications at 66 MHz <sup>1</sup> ( | (continued) |
|-----------------------------------------------------------------|-------------|
|-----------------------------------------------------------------|-------------|

| Parameter                  | Symbol <sup>2</sup> | Symbol <sup>2</sup> Min |    | Unit | Notes |
|----------------------------|---------------------|-------------------------|----|------|-------|
| PORESET to REQ64 hold time | t <sub>PCRHRX</sub> | 0                       | 50 | ns   | 6     |

Notes:

- 1. PCI timing depends on M66EN and the ratio between PCI1/PCI2. Refer to the PCI chapter of the reference manual for a description of M66EN.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.</sub>
- 3. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 4. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.
- 6. The setup and hold time is with respect to the rising edge of PORESET.

## Table 46 provides the PCI AC timing specifications at 33 MHz.

#### Table 46. PCI AC Timing Specifications at 33 MHz

| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit   | Notes |
|--------------------------------|---------------------|-----|-----|--------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV | —   | 11  | ns     | 2     |
| Output hold from clock         | <sup>t</sup> РСКНОХ | 2   | -   | ns     | 2     |
| Clock to output high impedance | <sup>t</sup> рскноz | —   | 14  | ns     | 2, 3  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | _   | ns     | 2, 4  |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | _   | ns     | 2, 4  |
| REQ64 to PORESET setup time    | t <sub>PCRVRH</sub> | 5   | _   | clocks | 5     |
| PORESET to REQ64 hold time     | t <sub>PCRHRX</sub> | 0   | 50  | ns     | 5     |

Notes:

2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.

3. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.

4. Input timings are measured at the pin.

5. The setup and hold time is with respect to the rising edge of PORESET.

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>

# 18.1 Package Parameters for the MPC8349EA TBGA

The package parameters are provided in the following list. The package type is  $35 \text{ mm} \times 35 \text{ mm}$ , 672 tape ball grid array (TBGA).

| Package outline         | 35 mm × 35 mm                                               |
|-------------------------|-------------------------------------------------------------|
| Interconnects           | 672                                                         |
| Pitch                   | 1.00 mm                                                     |
| Module height (typical) | 1.46 mm                                                     |
| Solder balls            | 62 Sn/36 Pb/2 Ag (ZU package)<br>96.5 Sn/3.5Ag (VV package) |
| Ball diameter (typical) | 0.64 mm                                                     |

Package and Pin Listings

| Signal             | Package Pin Number       | Pin Type                                                         | Power<br>Supply    | Notes |  |  |  |  |  |
|--------------------|--------------------------|------------------------------------------------------------------|--------------------|-------|--|--|--|--|--|
| TDO                | B20                      | 0                                                                | $OV_{DD}$          | 3     |  |  |  |  |  |
| TMS                | A20                      | I                                                                | $OV_{DD}$          | 4     |  |  |  |  |  |
| TRST               | B19                      | I                                                                | $OV_{DD}$          | 4     |  |  |  |  |  |
|                    | Test                     |                                                                  |                    |       |  |  |  |  |  |
| TEST               | D22                      | I                                                                | $OV_{DD}$          | 6     |  |  |  |  |  |
| TEST_SEL           | AL13                     | I                                                                | $OV_{DD}$          | 6     |  |  |  |  |  |
|                    | РМС                      |                                                                  |                    |       |  |  |  |  |  |
| QUIESCE            | A18                      | 0                                                                | $OV_{DD}$          | _     |  |  |  |  |  |
|                    | System Control           |                                                                  |                    | •     |  |  |  |  |  |
| PORESET            | C18                      | I                                                                | $OV_{DD}$          | _     |  |  |  |  |  |
| HRESET             | B18                      | I/O                                                              | $OV_{DD}$          | 1     |  |  |  |  |  |
| SRESET             | D18                      | I/O                                                              | $OV_{DD}$          | 2     |  |  |  |  |  |
|                    | Thermal Management       |                                                                  |                    | •     |  |  |  |  |  |
| THERM0             | K32                      | I                                                                | _                  | 8     |  |  |  |  |  |
|                    | Power and Ground Signals |                                                                  |                    |       |  |  |  |  |  |
| AV <sub>DD</sub> 1 | L31                      | Power for e300<br>PLL (1.2 V<br>nominal, 1.3 V<br>for 667 MHz)   | AV <sub>DD</sub> 1 | —     |  |  |  |  |  |
| AV <sub>DD</sub> 2 | AP12                     | Power for<br>system PLL (1.2<br>V nominal, 1.3 V<br>for 667 MHz) | AV <sub>DD</sub> 2 | _     |  |  |  |  |  |
| AV <sub>DD</sub> 3 | AE1                      | Power for DDR<br>DLL (1.2 V<br>nominal, 1.3 V<br>for 667 MHz)    | _                  | _     |  |  |  |  |  |
| AV <sub>DD</sub> 4 | AJ13                     | Power for LBIU<br>DLL (1.2 V<br>nominal, 1.3 V<br>for 667 MHz)   | AV <sub>DD</sub> 4 | _     |  |  |  |  |  |

# Table 55. MPC8349EA (TBGA) Pinout Listing (continued)

As shown in Figure 41, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbiu\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

 $csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$ 

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 + CFG\_CLKIN\_DIV) is the CLKIN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL), which is loaded at power-on reset or by one of the hard-coded reset options. See the chapter on reset, clocking, and initialization in the *MPC8349EA Reference Manual* for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + RCWL[DDRCM])$ 

 $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and  $\overline{\text{MCK}}$ ). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbiu\_clk* frequency is determined by the following equation:

 $lbiu_clk = csb_clk \times (1 + RCWL[LBIUCM])$ 

*lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LBIU clock divider ratio is controlled by LCCR[CLKDIV].

In addition, some of the internal units may have to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory-mapped register after the device exits reset. Table 56 specifies which units have a configurable clock frequency.

| Unit                       | Default Frequency | Options                                   |
|----------------------------|-------------------|-------------------------------------------|
| TSEC1                      | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| TSEC2, I <sup>2</sup> C1   | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| Security core              | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3        |
| USB DR, USB MPH            | csb_clk/3         | Off, csb_clk, csb_clk/2, <i>csb_clk/3</i> |
| PCI1, PCI2 and DMA complex | csb_clk           | Off, csb_clk                              |

| Table 56. Configurable Clock Units | Table | 56. | Configurable | <b>Clock Units</b> |
|------------------------------------|-------|-----|--------------|--------------------|
|------------------------------------|-------|-----|--------------|--------------------|

| F   | RCWL[COREPLL] |   | VCO Divider <sup>1</sup>                                       |                                                                |  |
|-----|---------------|---|----------------------------------------------------------------|----------------------------------------------------------------|--|
| 0–1 | 2–5           | 6 | - core_clk : csb_clk Ratio                                     | VCO Divider"                                                   |  |
| nn  | 0000          | n | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) |  |
| 00  | 0001          | 0 | 1:1                                                            | 2                                                              |  |
| 01  | 0001          | 0 | 1:1                                                            | 4                                                              |  |
| 10  | 0001          | 0 | 1:1                                                            | 8                                                              |  |
| 11  | 0001          | 0 | 1:1                                                            | 8                                                              |  |
| 00  | 0001          | 1 | 1.5:1                                                          | 2                                                              |  |
| 01  | 0001          | 1 | 1.5:1                                                          | 4                                                              |  |
| 10  | 0001          | 1 | 1.5:1                                                          | 8                                                              |  |
| 11  | 0001          | 1 | 1.5:1                                                          | 8                                                              |  |
| 00  | 0010          | 0 | 2:1                                                            | 2                                                              |  |
| 01  | 0010          | 0 | 2:1                                                            | 4                                                              |  |
| 10  | 0010          | 0 | 2:1                                                            | 8                                                              |  |
| 11  | 0010          | 0 | 2:1                                                            | 8                                                              |  |
| 00  | 0010          | 1 | 2.5:1                                                          | 2                                                              |  |
| 01  | 0010          | 1 | 2.5:1                                                          | 4                                                              |  |
| 10  | 0010          | 1 | 2.5:1                                                          | 8                                                              |  |
| 11  | 0010          | 1 | 2.5:1                                                          | 8                                                              |  |
| 00  | 0011          | 0 | 3:1                                                            | 2                                                              |  |
| 01  | 0011          | 0 | 3:1                                                            | 4                                                              |  |
| 10  | 0011          | 0 | 3:1                                                            | 8                                                              |  |
| 11  | 0011          | 0 | 3:1                                                            | 8                                                              |  |

## Table 61. e300 Core PLL Configuration

<sup>1</sup> Core VCO frequency = core frequency × VCO divider. The VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz.

# **19.3 Suggested PLL Configurations**

Table 62 shows suggested PLL configurations for 33 and 66 MHz input clocks.

| Table 62. Sug | gested PLL | Configurations |
|---------------|------------|----------------|
|---------------|------------|----------------|

|                         | RC   | WL          | 40                                           | 0 MHz Dev            | ice                   | 533                                          | 3 MHz Dev            | ice                   | 667 MHz Device                               |                      |                       |
|-------------------------|------|-------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|
| Ref<br>No. <sup>1</sup> | SPMF | CORE<br>PLL | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) |
|                         |      |             |                                              | 33 N                 | MHz CLKIN             | /PCI_CLK                                     | Options              |                       |                                              |                      |                       |
| 922                     | 1001 | 0100010     | —                                            | —                    | —                     | _                                            | —                    | f300                  | 33                                           | 300                  | 300                   |
| 723                     | 0111 | 0100011     | 33                                           | 233                  | 350                   | 33                                           | 233                  | 350                   | 33                                           | 233                  | 350                   |
| 604                     | 0110 | 0000100     | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   |
| 624                     | 0110 | 0100100     | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   | 33                                           | 200                  | 400                   |
| 803                     | 1000 | 0000011     | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   |
| 823                     | 1000 | 0100011     | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   | 33                                           | 266                  | 400                   |
| 903                     | 1001 | 0000011     |                                              | _                    |                       | 33                                           | 300                  | 450                   | 33                                           | 300                  | 450                   |
| 923                     | 1001 | 0100011     |                                              | _                    |                       |                                              | 300                  | 450                   | 33                                           | 300                  | 450                   |
| 704                     | 0111 | 0000011     |                                              | _                    |                       |                                              | 233                  | 466                   | 33                                           | 233                  | 466                   |
| 724                     | 0111 | 0100011     |                                              | _                    |                       | 33                                           | 233                  | 466                   | 33                                           | 233                  | 466                   |
| A03                     | 1010 | 0000011     |                                              | _                    |                       | 33                                           | 333                  | 500                   | 33                                           | 333                  | 500                   |
| 804                     | 1000 | 0000100     |                                              | _                    |                       | 33                                           | 266                  | 533                   | 33                                           | 266                  | 533                   |
| 705                     | 0111 | 0000101     |                                              | _                    |                       |                                              | _                    |                       | 33                                           | 233                  | 583                   |
| 606                     | 0110 | 0000110     |                                              | _                    |                       |                                              | _                    |                       | 33                                           | 200                  | 600                   |
| 904                     | 1001 | 0000100     |                                              | _                    |                       |                                              | _                    |                       | 33                                           | 300                  | 600                   |
| 805                     | 1000 | 0000101     |                                              | _                    |                       |                                              | _                    |                       | 33                                           | 266                  | 667                   |
| A04                     | 1010 | 0000100     |                                              | _                    |                       |                                              | _                    |                       | 33                                           | 333                  | 667                   |
|                         |      |             |                                              | 66 N                 | MHz CLKIN             | /PCI_CLK                                     | Options              |                       |                                              |                      |                       |
| 304                     | 0011 | 0000100     | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   |
| 324                     | 0011 | 0100100     | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   | 66                                           | 200                  | 400                   |
| 403                     | 0100 | 0000011     | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   |
| 423                     | 0100 | 0100011     | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   | 66                                           | 266                  | 400                   |
| 305                     | 0011 | 0000101     |                                              |                      |                       | 66                                           | 200                  | 500                   | 66                                           | 200                  | 500                   |
| 503                     | 0101 | 0000011     |                                              | _                    |                       | 66                                           | 333                  | 500                   | 66                                           | 333                  | 500                   |
| 404                     | 0100 | 0000100     |                                              | _                    |                       | 66                                           | 266                  | 533                   | 66                                           | 266                  | 533                   |

|                         | RC   | WL          | 400 MHz Device                               |                      | 533 MHz Device        |                                              |                      | 667 MHz Device        |                                              |                      |                       |
|-------------------------|------|-------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|----------------------------------------------|----------------------|-----------------------|
| Ref<br>No. <sup>1</sup> | SPMF | CORE<br>PLL | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) | Input<br>Clock<br>Freq<br>(MHz) <sup>2</sup> | CSB<br>Freq<br>(MHz) | Core<br>Freq<br>(MHz) |
| 306                     | 0011 | 0000110     |                                              | —                    |                       | —                                            |                      | 66                    | 200                                          | 600                  |                       |
| 405                     | 0100 | 0000101     |                                              | —                    |                       | —                                            |                      | 66                    | 266                                          | 667                  |                       |
| 504                     | 0101 | 0000100     |                                              | —                    |                       | _                                            |                      | 66                    | 333                                          | 667                  |                       |

Table 62. Suggested PLL Configurations (continued)

<sup>1</sup> The PLL configuration reference number is the hexadecimal representation of RCWL, bits 4–15 associated with the SPMF and COREPLL settings given in the table.

<sup>2</sup> The input clock is CLKIN for PCI host mode or PCI\_CLK for PCI agent mode.

# 20 Thermal

This section describes the thermal specifications of the MPC8349EA.

# 20.1 Thermal Characteristics

Table 63 provides the package thermal characteristics for the 672  $35 \times 35$  mm TBGA of the MPC8349EA.

| Table 63. Package Thermal | Characteristics for TBGA |
|---------------------------|--------------------------|
|---------------------------|--------------------------|

| Characteristic                                                    | Symbol               | Value | Unit | Notes |
|-------------------------------------------------------------------|----------------------|-------|------|-------|
| Junction-to-ambient natural convection on single-layer board (1s) | $R_{	ext{	heta}JA}$  | 14    | °C/W | 1, 2  |
| Junction-to-ambient natural convection on four-layer board (2s2p) | $R_{	ext{	heta}JMA}$ | 11    | °C/W | 1, 3  |
| Junction-to-ambient (at 200 ft/min) on single-layer board (1s)    | $R_{	ext{	heta}JMA}$ | 11    | °C/W | 1, 3  |
| Junction-to-ambient (at 200 ft/min) on four-layer board (2s2p)    | $R_{	ext{	heta}JMA}$ | 8     | °C/W | 1, 3  |
| Junction-to-ambient (at 2 m/s) on single-layer board (1s)         | $R_{	ext{	heta}JMA}$ | 9     | °C/W | 1, 3  |
| Junction-to-ambient (at 2 m/s) on four-layer board (2s2p)         | $R_{	ext{	heta}JMA}$ | 7     | °C/W | 1, 3  |
| Junction-to-board thermal                                         | $R_{	hetaJB}$        | 3.8   | °C/W | 4     |
| Junction-to-case thermal                                          | $R_{	ext{	heta}JC}$  | 1.7   | °C/W | 5     |

#### Thermal

| Heat sink vendors include the following list:                                                                                         |              |
|---------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301<br>Internet: www.aavidthermalloy.com                                       | 603-224-9988 |
| Alpha Novatech<br>473 Sapena Ct. #12<br>Santa Clara, CA 95054<br>Internet: www.alphanovatech.com                                      | 408-567-8082 |
| International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502<br>Internet: www.ctscorp.com          | 818-842-7277 |
| Millennium Electronics (MEI)<br>Loroco Sites<br>671 East Brokaw Road<br>San Jose, CA 95112<br>Internet: www.mei-thermal.com           | 408-436-8770 |
| Tyco Electronics<br>Chip Coolers <sup>™</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.chipcoolers.com          | 800-522-2800 |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                             | 603-635-5102 |
| Interface material vendors include the following:                                                                                     |              |
| Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01801<br>Internet: www.chomerics.com                                                   | 781-935-4850 |
| Dow-Corning Corporation<br>Dow-Corning Electronic Materials<br>P.O. Box 994<br>Midland, MI 48686-0997<br>Internet: www.dowcorning.com | 800-248-2481 |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                                        | 888-642-7674 |

# 22.1 Part Numbers Fully Addressed by This Document

Table 66 shows an analysis of the Freescale part numbering nomenclature for the MPC8349EA. The individual part numbers correspond to a maximum processor core frequency. Each part number also contains a revision code that refers to the die mask revision number. For available frequency configuration parts including extended temperatures, refer to the device product summary page on our website listed on the back cover of this document or, contact your local Freescale sales office.

| MPC             | nnnn               | е                                       | t                                      | рр                            | aa                                                     | а                               | r                 |
|-----------------|--------------------|-----------------------------------------|----------------------------------------|-------------------------------|--------------------------------------------------------|---------------------------------|-------------------|
| Product<br>Code | Part<br>Identifier | Encryption<br>Acceleration              | Temperature <sup>1</sup><br>Range      | Package <sup>2</sup>          | Processor<br>Frequency <sup>3</sup>                    | Platform<br>Frequency           | Revision<br>Level |
| MPC             | 8349               | Blank = Not<br>included<br>E = included | Blank = 0 to 105°C<br>C = -40 to 105°C | ZU =TBGA<br>VV = PB free TBGA | e300 core<br>speed<br>AG = 400<br>AJ = 533<br>AL = 667 | D = 266<br>F = 333 <sup>4</sup> | B = 3.1           |

### Table 66. Part Numbering Nomenclature

Notes:

1. For temperature range = C, processor frequency is limited to with a platform frequency of 266 and up to 533 with a platform frequency of 333

2. See Section 18, "Package and Pin Listings," for more information on available package types.

- Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by Part Number Specifications may support other maximum core frequencies.
- 4. ALF marked parts support DDR1 data rate up to 333 MHz (at 333 MHz CSB as the 'F' marking implies) and DDR2 data rate up to 400 MHz (at 200 MHz CSB). AJF marked parts support DDR1 and DDR2 data rate up to 333 MHz (at a CSB of 333 MHz).

Table 67 shows the SVR settings by device and package type.

#### Table 67. SVR Settings

| Device    | Package | SVR (Rev. 3.0) |
|-----------|---------|----------------|
| MPC8349EA | TBGA    | 8050_0030      |
| MPC8349A  | TBGA    | 8051_0030      |

**Document Revision History** 

# 22.2 Part Marking

Parts are marked as in the example shown in Figure 44.



Figure 44. Freescale Part Marking for TBGA Devices

# 23 Document Revision History

This table provides a revision history of this document.

| Table 68 | Document | Revision | History |
|----------|----------|----------|---------|
|----------|----------|----------|---------|

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13             | 09/2011 | <ul> <li>In Section 2.2, "Power Sequencing," added Section 2.2.1, "Power-Up Sequencing" and Figure 4.</li> <li>In Table 25, Table 29 and Table 31, removed the GTX_CLK125.</li> <li>In Table 34, updated t<sub>MDKHDX</sub> Max value from 170ns to 70ns.</li> </ul>                                                                                                                                                 |
| 12             | 11/2010 | <ul> <li>In Table 55 added note for pin LGPL4.</li> <li>In Section 21.7, "Pull-Up Resistor Requirements, updated the list of open drain type pins.</li> </ul>                                                                                                                                                                                                                                                        |
| 11             | 05/2010 | <ul> <li>In Table 25 through Table 30, changed V<sub>IL</sub>(min) to V<sub>IH</sub>(max) to (20%–80%).</li> <li>Added Table 8, "EC_GTX_CLK125 AC Timing Specifications."</li> </ul>                                                                                                                                                                                                                                 |
| 10             | 5/2009  | <ul> <li>In Table 57, updated frequency for max csb_clk to 333 MHz and DDR2, from 100-200 to 100-133 at core frequency = 533MHz.</li> <li>In Section 18.1, "Package Parameters for the MPC8349EA TBGA, changed solder ball for TBGA and PBGA from 95.5 Sn/0.5 Cu/4 Ag to 96.5 Sn/3.5 Ag.</li> <li>In Table 66, footnote 1, changed 667(TBGA) to 533(TBGA). footnote 4, added data rate for DDR1 and DDR2.</li> </ul> |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2006–2011 Freescale Semiconductor, Inc.

Document Number: MPC8349EAEC Rev. 13 09/2011



