# E·XFL

## Zilog - Z8018216ASC1838 Datasheet



#### Welcome to E-XFL.COM

#### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                   |
|---------------------------------|------------------------------------------------------------|
| Core Processor                  | Z80180                                                     |
| Number of Cores/Bus Width       | 1 Core, 8-Bit                                              |
| Speed                           | 16MHz                                                      |
| Co-Processors/DSP               | -                                                          |
| RAM Controllers                 | DRAM                                                       |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | -                                                          |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 5.0V                                                       |
| Operating Temperature           | 0°C ~ 70°C (TA)                                            |
| Security Features               | -                                                          |
| Package / Case                  | 100-LQFP                                                   |
| Supplier Device Package         | 100-VQFP (14x14)                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/zilog/z8018216asc1838 |
|                                 |                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 2. Z80182/Z8L182 100-Pin QFP Pin Configuration

PS009801-0301

## **GENERAL DESCRIPTION** (Continued)





# Z85230 ESCC SIGNALS (Continued)

**/SYNCA, /SYNCB.** Synchronization (inputs/outputs, active Low). These pins can act as either inputs, outputs, or as part of the crystal oscillator circuit. In the Asynchronous Receive mode (crystal oscillator option not selected), these pins are inputs similar to /CTS and /DCD. In this mode, transitions on these lines affect the state of the Sync /Hunt status bits in Read Register 0, but have no other function. /SYNCA is also multiplexed with PC4 (parallel Port C, bit 4) on the /SYNCA/PC4 pin.

In External Synchronization mode with the crystal oscillator not selected, these lines also act as inputs. In this mode /SYNC must be driven Low two receive clock cycles after the last bit in the sync character is received. Character assembly begins on the rising edge of the receive clock immediately preceding the activation of /SYNC.

In the Internal Synchronization mode, (Monosync and Bisync) with the crystal oscillator not selected, these pins act as outputs and are active only during the part of the receive clock cycle in which sync characters are recognized. The sync condition is not latched, so these outputs are active each time a sync character is recognized (regardless of the character boundaries). In SDLC mode, these pins act as outputs and are valid on receipt of a flag. In Z80182/Z8L182 mode 1 the/SYNCB signal is multiplexed with the 16550 MIMIC interface /HCS input on the /SYNCB //HCS pin.

**/CTSA.** Clear To Send (input, active Low). If this pin is programmed as auto enable, a Low on this input enables the channel A transmitter. If not programmed as auto enable, it may be used as a general-purpose input. The input is Schmitt-trigger buffered to accommodate slow rise-time input. The ESCC<sup>™</sup> detects transitions on this input and can interrupt the Z180<sup>™</sup> MPU on either logic level transitions. /CTSA is multiplexed with PC1 (parallel Port C, bit 1) on the /CTSA/PC1 pin.

**/CTSB.** *Clear To Send (input, active Low).* This pin is similar to /CTSA's functionality but is applicable to the channel B transmitter. In Z80182/Z8L182 mode, the /CTSB signal is multiplexed with the 16550 MIMIC interface /HWR input on the /CTSB //HWR pin.

**/DCDA.** Data Carrier Detect (input, active Low). This pin functions as receiver enables if it is programmed as an auto enable bit; otherwise, it may be used as a generalpurpose input pin. The pin is Schmitt-trigger buffered to accommodate slow rise-time signals. The ESCC detects transitions on this pin and can interrupt the Z180 MPU on either logic level transitions. /DCDA is also multiplexed with PC0 (parallel Port C, bit 0) on the /DCDA/PC0 pin. **/DCDB.** Data Carrier Detect (input, active Low). This pin's functionality is similar to /DCDA but applicable to the channel B receiver. In Z80182/Z8L182 mode 1, /DCDB is multiplexed with the 16550 MIMIC interface /HRD input on the /DCDB//HRD pin.

**/RTSA.** *Request to Send (output, active Low).* When the Request to Send (RTS) bit in Write Register 5 channel A is set, the /RTSA signal goes Low. When the RTS bit is reset in the Asynchronous mode and auto enables is on, the signal goes High after the transmitter is empty. In Synchronous mode or in Asynchronous mode with auto enables off, the /RTSA pin strictly follows the state of the RTS bit. The pin can be used as general-purpose output. /RTSA is multiplexed with PC2 (parallel Port C bit 2). This /RTSA or PC2 combination is pin multiplexed with /MWR (active when both the internal /MREQ and /WR are active) on the /MWR/PC2//RTSA pin. The default function of this pin on power-up is /MWR which may be changed by programming bit 3 in the Interrupt Edge/Pin MUX Register (xxDFH).

**/RTSB.** Request to Send (output, active Low). This pin is similar in functionality as /RTSA but is applicable on channel B. The /RTSB signal is multiplexed with the Z180 MPU /TEND1 signal and the 16550 MIMIC interface /HRxRDY signal on the /TEND1//RTSB//HRxRDY pin.

**/DTR//REQA.** *Data Terminal Ready (output, active Low).* This pin functions as it is programmed into the DTR bit. It can also be used as general-purpose output (transmit) or as request lines for the DMA controller. The ESCC allows full duplex DMA transfers. /DTR//REQA is also multiplexed with PC3 (parallel Port C, bit 3) on the /DTR//REQA /PC3 pin.

**/DTR//REQB.** Data Terminal Ready (output, active Low). This pin functions as it is programmed into the DTR bit. It can also be used as general-purpose output (transmit) or as request lines for the DMA controller. The ESCC allows full duplex DMA transfers. The /DTR//REQB signal is multiplexed with the Z180 MPU TxS signal and the 16550 MIMIC interface HINTR signal on the /TxS//DTR//REQB //HINTR pin.

**/W//REQA.** Wait/Request (output, open drain when programmed for the Wait function, driven High or Low when programmed for a Request function). This dualpurpose output can be programmed as Request (receive) lines for a DMA controller or as Wait lines to synchronize the Z180 MPU to the ESCC data rate. The reset state is Wait. The ESCC allows full duplex DMA transfers. /W//REQA is also multiplexed with PC5 (parallel Port C, bit 5) on the /W//REQA/PC5 pin.

## **EMULATION SIGNALS**

**EV1, EV2.** *Emulation Select (input).* These two pins determine the emulation mode of the Z180 MPU (Table 1).

| Mode | EV2 | EV1 | Description                          |  |  |
|------|-----|-----|--------------------------------------|--|--|
| 0    | 0   | 0   | Normal mode, on-chip Z180 bus master |  |  |
| 1    | 0   | 1   | Emulation Adapter Mode               |  |  |
| 2    | 1   | 0   | Emulator Probe Mode                  |  |  |
| 3    | 1   | 1   | Reserved for Test                    |  |  |

## SYSTEM CONTROL SIGNALS

**ST.** *Status (output, active High).* This signal is used with the /M1 and /HALT output to decode the status of the CPU machine cycle. If unused, this pin should be pulled to  $V_{pp}$ .

**/RESET.** *Reset Signal (input, active Low).* /RESET signal is used for initializing the MPU and other devices in the system. It must be kept in the active state for a period of at least three system clock cycles.

**IEI.** *Interrupt Enable Signal (input, active High).* IEI is used with the IEO to form a priority daisy chain when there is more than one interrupt-driven peripheral.

**IEO.** Interrupt Enable Output Signal (output, active High). In the daisy-chain interrupt control, IEO controls the interrupt of external peripherals. IEO is active when IEI is 1 and the CPU is not servicing an interrupt from the on-chip peripherals. This pin is multiplexed with /IOCS on the /IOCS/IEO pin. The /IOCS function is the default on Power On or Reset conditions and is changed by programming bit 2 in the Interrupt Edge/Pin MUX Register.

**/IOCS.** Auxiliary Chip Select Output Signal (output, active Low). This pin is multiplexed with /IEO on the /IOCS/IEO pin. /IOCS is an auxiliary chip select that decodes A7, A6, /IORQ, /M1 and effectively decodes the address space xx80H to xxBFH for I/O transactions. A15 through A8 are not decoded so that the chip select is active in all pages of I/O address space. The /IOCS function is the default on the /IOCS/IEO pin after Power On or Reset conditions and is changed by programming bit 2 in the Interrupt Edge/Pin MUX Register. **/RAMCS.** *RAM Chip Select (output, active Low).* Signal used to access RAM based upon the Address and the RAMLBR and RAMUBR registers and /MREQ.

*(ROMCS.* ROM Chip Select (output, active Low). Signal used to access ROM based upon the address and the ROMBR register and /MREQ.

**E.** *Enable Clock (output, active High).* Synchronous machine cycle clock output during bus transactions.

**XTAL.** *Crystal (input, active High).* Crystal oscillator connection. This pin should be left open if an external clock is used instead of a crystal. The oscillator input is not a TTL level (reference DC characteristics).

**EXTAL.** *External Clock/Crystal (input, active High).* Crystal oscillator connections to an external clock can be input to the Z80180 on this pin when a crystal is not used. This input is Schmitt triggered.

**PHI.** System Clock (output, active High). The output is used as a reference clock for the MPU and the external system. The frequency of this output is reflective of the functional speed of the processor. In clock divide-by-two mode, the pHI frequency is half that of the crystal or input clock. If divide-by-one mode is enabled, the PHI frequency is equivalent to that of crystal or input frequency. The PHI frequency is also fed to the ESCC core. If running over 20 MHz (5V) or 10 MHz (3V) the PHI-ESCC frequency divider should be enabled to divide the PHI clock by two prior to feeding into the ESCC core.

On the MPU interface, the transmitted data available can be programmed to interrupt the MPU on 1, 4, 8 or 14 bytes of available data by seeing the appropriate value in the MPU FSCR control register (MPU write only xxECH) bits 6 and 7. A timeout feature exists, Transmit Timeout Timer, which is an additional 8-bit timer with SCC TxRCB as the input source. If the transmitter FIFO is non-empty and no PC write or MPU read of the FIFO has taken place within the timer interval, a timeout occurs causing a corresponding interrupt to the MPU.

## Z80182/Z8L182 MIMIC SYNCHRONIZATION CONSIDERATIONS

Because of the asynchronous nature of the FIFO's on the MIMIC, some synchronization plan must be provided to prevent conflict from the dual port accesses of the MPU and the PC.

To solve this problem, I/O to the FIFO is buffered and the buffers allow both PC and MPU to access the FIFO asynchronously. Read and Write requests are then synchronized by means of the MPU clock. Incoming signals are buffered in such a way that metastable input levels are stabilized to valid 1 or O levels. Actual transfers to and from the buffers, from and to the FIFO memory, are timed by the MPU clock. ALU evaluation is performed on a different phase than the transfer to ensure stable pointer values. Another potential problem is that of simultaneous access of the MPU and PC to any of the various 'mailbox' type registers. This is solved by dual buffering of the various read/write registers. During a read access by either the MPU or PC to a mailbox register, the data in the output or slave portion of the buffered register is not permitted to change. Any write that might take place during this time will be stored in the input of master part of the register. The corresponding status/interrupt is reset appropriately based on the write having followed the read to the register. For example, the IUS/IP bit for the LCR write will not be cleared by the MPU read of the LCR if a simultaneous write to the LCR by the PC takes place. Instead the LSR data will change after the read access and IUS/IP bit 3 remains at logic 1.

## **Z80182 MIMIC DOUBLE BUFFERING FOR THE TRANSMITTER**

The Z80182 Rev DA implements double buffering for the transmitter in 16450 mode and sets the TEMT bit in the LSR Register automatically.

When this feature is enabled and character delay emulation is being used (see Figure 9):

- 1. The PC THRE bit in the LSR Register is set when the THR Register is empty;
- 2. PC Host writes to the 16450 THR Register;
- 3. Whenever the Z80182 TSR buffer is empty and one character delay timer is in a timed-out state, the byte from the THR Register is transferred to the TSR buffer; the timer is in timed-out state after FIFO Reset or after Host TEMT is set. This allows a dual write to THR when Host TEMT is set.
- 4. Restart character delay timer (timer reloads and counts down) with byte transfer from THR Register to the TSR buffer;
- **5.** Whenever the TSR buffer is full, the TEMT bit in MPU LSR Register is reset with no delay;

- 6. MPU reads TSR buffer;
- **7.** TEMT bit in LSR Register for MPU is set with no delay whenever the TSR buffer is empty;
- 8. When the TSR buffer is read by MPU and THR Register is empty and one character delay timer reaches zero, the TEMT bit in the LSR Register for Host is set from 0 to 1.

The PC THRE bit in the LSR Register is reset whenever the THR Register is full and set whenever THR Register is empty.

MPU IREQ and DMA Request for the transmit data is trigger whenever TSR buffer is full and cleared whenever TSR buffer is empty.

If character delay emulation is not used the TEMT bit in the LSR Register is set whenever both the THR Register and the TSR buffer are both empty. The Host TEMT bit is clear if there is data in either the TSR buffer of THR Register.



Note: MPU sees TSR bit in the LSR Register as TEMT bit



## **CSI/O REGISTERS**



| SS2, 1, 0 | Baud Rate | SS2, 1, 0 | Baud Rate                          |
|-----------|-----------|-----------|------------------------------------|
| 000       | Ø ÷ 20    | 100       | Ø ÷ 320                            |
| 001       | Ø ÷ 40    | 101       | Ø ÷ 640                            |
| 010       | Ø ÷ 80    | 110       | Ø÷1280                             |
| 011       | Ø÷ 100    | 111       | External Clock                     |
|           |           |           | (Frequency $< \emptyset \div 20$ ) |

| Figure 21. | CSI/O | Control | Register |
|------------|-------|---------|----------|
|------------|-------|---------|----------|





## TIMER CONTROL REGISTER





Figure 31. Timer Control Register

1

11

# DMA REGISTERS (Continued)







| MMOD | Mode             |
|------|------------------|
| 0    | Cycle Steal Mode |
| 1    | Burst Mode       |

| Figure 41. | DMA | Mode | Registers |
|------------|-----|------|-----------|
|------------|-----|------|-----------|

## **CPU Control Register**

**Bit 7.** *Clock Divide Select.* Bit 7 of the CCR allows the programmer to set the internal clock to divide the external clock by 2 if the bit is 0 and divide-by-one if the bit is 1. Upon reset, this bit is set to 0 and the part is in divide-by-two mode. Since the on-board oscillator is not guaranteed to operate above 20 MHz, an external source must be used to achieve the maximum 33 MHz operation of the part, i.e., an external clock at 66 MHz with 50% duty cycle.

If an external oscillator is used in divide-by-one mode, the minimum pulse width requirement must be satisfied.

**Bits 6 and 3.** *STANDBY/IDLE Enable.* These two bits are used for enabling/disabling the IDLE and STANDBY mode.

Setting D6, D3 to 0 and 1, respectively, enables the IDLE mode. In the IDLE mode, the clock oscillator is kept oscillating but the clock to the rest of the internal circuit, including the CLKOUT, is stopped. The Z8S180 enters IDLE mode after fetching the second opcode of a SLEEP instruction, if the I/O STOP bit is set.

Setting D6, D3 to 1 and 0, respectively, enables the STANDBY mode. In the STANDBY mode, the clock oscillator is stopped completely. The Z8S180 enters STANDBY after fetching the second opcode of a SLEEP instruction, if the I/O STOP bit is set.

Setting D6, D3 to 1 and 1, respectively, enables the STANDBY-QUICK RECOVERY mode. In this mode, its operations are identical to STANDBY except that the clock

recovery is reduced to 64 clock cycles after the exit conditions are gathered. Similarly, in STANDBY mode, the Z8S180 enters STANDBY after fetching the second opcode of a SLEEP instruction, if the I/O STOP bit is set.

**Bit 5.** *BREXT.* This bit controls the ability of the Z8S180 to honor a bus request during STANDBY mode. If this bit is set to 1 and the part is in STANDBY mode, a BUSREQ is honored after the clock stabilization timer is timed out.

**Bit 4.** *LNPHI.* This bit controls the drive capability on the PHI Clock output. If this bit is set to 1, the PHI Clock output is reduced to 25% of its drive capability.

Bit 2. Reserved

**Bit 1.** *LNCPUCTL*. This bit controls the drive capability of the CPU Control pins. When this bit is set to 1, the output drive capability of the following pins is reduced to 25% of the original drive capability:

| - /BUSACK | - /MREQ  |
|-----------|----------|
| - /RD     | - /IORQ  |
| - /WR     | - /RFSH  |
| - /M1     | - /HALT  |
| - E       | - /TEND1 |

**Bit 0.** *LNAD/DATA*. This bit controls the drive capability of the Address/Data bus output drivers. If this bit is set to 1, the output drive capability of the Address and Data bus output is reduced to 25% of its original drive capability.

# Z85230 ESCC<sup>™</sup> CONTROL REGISTERS

See Figures 52 and 53 for the ESCC Control registers. For additional information, refer to the ESCC Product Specification /Technical Manual.

The Z80182/Z8L182 has two ESCC channels. They can be accessed in any page of I/O space since only the lowest eight address lines are decoded for access. Their Z180<sup>™</sup> MPU Address locations are shown in Table 11.

When the 16550 MIMIC interface is enabled, ESCC channel B is disconnected from the output pins. The channel B /TRxCB clock is connected to the Transmit and Receive timers of the 16550 MIMIC interface. *It is recommended that /TRxCB be programmed as an output with proper baud rate values to timeout the transmitter and receiver of the 16550 MIMIC interface.* 

| ESCC Channel A | Control<br>Data | Z180 MPU Address xxE0H<br>Z180 MPU Address xxE1H |
|----------------|-----------------|--------------------------------------------------|
| ESCC Channel B | Control<br>Data | Z180 MPU Address xxE2H<br>Z180 MPU Address xxE3H |

#### Table 11. ESCC Control and Data Map

## **CONTROL REGISTERS** (Continued)



Figure 53. Read Register Bit Functions

# INTERRUPT EDGE/PIN MUX REGISTER (Continued)

**Bit 0.** Programming this bit to 1 selects a 16 cycle wait delay on recovery from HALT. Halt Recovery is disabled if bit 5 of the enhancement register is set to 1. A 0 selects no wait delay on Halt recovery.

If Halt Recovery is selected, the following pins assume the following states during halt and during the recovery, whether it is in HALT, SLP, IDLE or STBY Modes:

| = | Z          |
|---|------------|
| = | Z          |
| = | Z          |
| = | Z          |
| = | Z          |
| = | 1          |
| = | 1          |
| = | 1          |
| = | 1          |
| = | 1          |
| = | Note 3     |
| = | Z          |
| = | 1 (Note 4) |
|   |            |

#### Notes:

- 1. This assumes that BUSREQ is not activated during the halt.
- 2. This assumes that the refresh is not enabled. This would not be a logical case since the address bus is tri-stated during the Halt mode.
- 3. There is no control on the E line during the halt recovery so transitions on the pin are possible.

## 4. This is only true if MWR function is enabled.

The Halt recovery mode is implemented by applying wait states to the next CPU operation following the exit from halt. All signals listed above are forced to their specified state (unless otherwise noted) during halt and also during the recovery state. Sixteen cycles after the halt pin goes High the signals are released to their normal state, then eight wait states are inserted to allow proper access to accommodate slow memories.

After the first memory access, the wait states will be inserted as programmed in the wait state generators.

In addition, if bit 4 of the Z80182 Enhancement Register is set, the TxDA pin will be tri-stated during Halt and Recovery modes.

## 16550 MIMIC REGISTERS (Continued)

## **Line Status Register**

## **Bit 7 Error in RCVR FIFO**

In 16450 mode, this bit will read logic 0. In 16550 mode this bit is set if at least one data byte is available in the FIFO with one of its associated error bits set. This bit will clear when there are no more errors (or break detects) in the FIFO.

#### **Bit 6 Transmitter Empty**

This bit must be set or reset by the MPU by a write to this register bit. If Double Buffer Mode is enabled, the TEMT bit is set/reset automatically. The function of this bit is modified when TEMT/Double Buffer enhancement is selected. Refer to page 3-26 for TEMT/Double Buffer information.

#### Bit 5 Transmit Holding Register Empty, THRE

This bit is set to 1 when either the THR has been read (emptied) by the MPU (16450 mode) or the XMIT FIFO is empty (16550 mode). This bit is set to 0 when either the THR or XMIT FIFO become non-empty. A shadow bit exists so that the register bit setting to 1 is delayed by the Transmitter Timer if enabled. The MPU when reading this bit will not see the delay. Both shadow and register bits are cleared when the PC writes to the THR of XMIT FIFO. The function of this bit is modified when TEMT/Double Buffer enhancement is selected. Refer to page 3-26 for TEMT/Double Buffer information.

#### Bit 2, 3, 4 Parity Error, Framing Error, Break Detect

These bits are written, indirectly, by the MPU as follows: The bits are first written to shadow bit locations when the MPU write accesses the LSR. When the next character is written to the Receive Buffer or RCVR FIFO, the data in the shadow bits is then copied to the LSR (16450 mode) or FIFO RAM (16550 mode). In FIFO mode bits become available to the PC when the data byte associated with the bits is next to be read (top of FIFO). In FIFO mode, with successive reads of the receiver, the status bits will be set if an error occurs on any byte. Once the MPU writes to the Receive Buffer or RCVR FIFO, the shadow bits are auto cleared. The register bits are cleared upon the PC reading the LSR. In FIFO mode these bits will be set if any byte has the respective error bit set while the PC reads multiple characters from the FIFO.

#### **Bit 1 Overrun Error**

This bit is set if the Z180 MPU makes a second write to the Receive Buffer before the PC reads the data in the Buffer (16450 mode) or with a full RCVR FIFO (16550 mode.) No data will be transferred to the RCVR FIFO under these circumstances. This bit is reset when the PC reads the Line Status Register.

#### **Bit 0 Data Ready**

This bit is set to 1 when received data is available, either in the RCVR FIFO (16550 mode) or Receive Buffer Register (16450 mode). This bit is set immediately upon the MPU writing data to the Receive Buffer or FIFO if the Receive Timer is not enabled but is delayed by the timer interval if the Receive Timer is enabled. For MPU read access a shadow bit exists so that the MPU does not see the delay the PC does. Both bits are cleared to logic zero immediately upon reading all the data in either the Receive Buffer or FIFO.



#### Figure 75. Interrupt Enable Register

(PC Read/Write, Address 01H) (Z180 MPU Read Only, Address xxF1H)

## Interrupt Enable Register

#### Bits 7, 6, 5, 4 Reserved

These bits will always read 0 (PC and MPU).

#### Bit 3 Modem Status IRQ

If bits 0, 1, 2 or 3 of the Modern Status Register are set and this enable bit is a logic 1, then an interrupt to the PC is generated.

#### **Bit 2 Receive Line Status IRQ**

If bits 1, 2, 3 or 4 of the LSR are set and this enable bit is a logic 1, then an interrupt to the PC is generated.

#### Bit 1 Transmit Holding Register Empty IRQ

If bit 5 of the LSR is set and this enable bit is a logic 1, then an interrupt to the PC is generated.

#### **Bit 0 Received Data Available IRQ**

If bit 0 of the LSR is set or a Receive Timeout occurs and this enable bit is a logic 1, then an interrupt to the PC is generated.

# **DC CHARACTERISTICS**

Z80182/Z8L182  $(V_{cc} = 5V \pm 10\%, V_{ss} = 0V)$ , over specified temperature range unless otherwise notes.)

| Symbol           | Parameter                                                                                                                           | Min                              | Тур                                        | Мах                                                 | Unit                             | Condition                                                                                  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------|-----------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------|
| V <sub>IH1</sub> | Input H Voltage<br>/RESET, EXTAL, NMI                                                                                               | V <sub>cc</sub> –0.6             |                                            | V <sub>cc</sub> +0.3                                | V                                |                                                                                            |
| $V_{\rm IH2}$    | Input H Voltage<br>Except /RESET, EXTAL, NMI                                                                                        | 2.0                              |                                            | V <sub>CC</sub> +0.3                                | V                                |                                                                                            |
| V <sub>IL1</sub> | Input L Voltage<br>/RESET, EXTAL, NMI                                                                                               | -0.3                             |                                            | 0.6                                                 | V                                |                                                                                            |
| $V_{IL2}$        | Input L Voltage<br>Except /RESET, EXTAL, NMI                                                                                        | -0.3                             |                                            | 0.8                                                 | V                                |                                                                                            |
| V <sub>OH1</sub> | Output H Voltage                                                                                                                    | 2.4                              |                                            |                                                     | V                                | $I_{OH} = -200 \mu A$                                                                      |
| $V_{OH2}$        | Output H PHI                                                                                                                        | $V_{cc} = 1.2$<br>$V_{cc} = 0.6$ |                                            |                                                     | V                                | $I_{OH} = -200 \mu\text{A}$<br>$I_{OH} = -200 \mu\text{A}$                                 |
| V <sub>OL1</sub> | Output L Voltage<br>All outputs                                                                                                     |                                  |                                            | 0.40                                                | V                                | I <sub>OL</sub> = 2.2 mA                                                                   |
| $V_{OL2}$        | Output L PHI                                                                                                                        |                                  |                                            | 0.40                                                | V                                | I <sub>0L</sub> = 2.2 mA                                                                   |
| I                | Input Leakage<br>Current All Inputs<br>Except XTAL, EXTAL                                                                           |                                  |                                            | 1.0                                                 | μΑ                               | $V_{IN} = 0.5 - V_{CC} - 0.5$                                                              |
| ITL              | Tri-state Leakage Current                                                                                                           |                                  |                                            | 1.0                                                 | μΑ                               | $V_{_{\rm IN}}=0.5\text{ - }V_{_{\rm CC}}\text{ -}0.5$                                     |
|                  | Power Dissipation*<br>(Normal Operation)<br>Power Dissipation*<br>(SLEEP)<br>Power Dissipation*<br>(I/O STOP)<br>Power Dissipation* |                                  | 60<br>100<br>TBD<br>TBD<br>TBD<br>TBD<br>5 | 120<br>200<br>TBD<br>TBD<br>TBD<br>TBD<br>TBD<br>10 | mA<br>mA<br>mA<br>mA<br>mA<br>mA | f = 20 MHz<br>f = 33 MHz<br>f= 20 MHz<br>f= 33 MHz<br>f= 20 MHz<br>f= 33 MHz<br>f = 20 MHz |
|                  | (SYSTEM STOP mode)                                                                                                                  |                                  | 9                                          | 17                                                  | mA                               | f = 33 MHz                                                                                 |
|                  | IDLE Mode<br>STANDBY Mode                                                                                                           |                                  | TBD<br>TBD<br>50                           | TBD<br>TBD                                          | mA<br>mA<br>μA                   | f = 20 MHz<br>f = 33 MHz<br>f = 0 MHz †                                                    |
| Ср               | Pin Capacitance                                                                                                                     |                                  |                                            | 12                                                  | pF                               | $V_{IN} = 0V, f = 1 MHz$<br>$T_A = 25^{\circ}C$                                            |

Notes:

These I<sub>CC</sub> values are preliminary and subject to change without notice. \* V<sub>IH</sub> Min = V<sub>CC</sub> -1.0V, V<sub>IL</sub> Max = 0.8V (all output terminals are at no load) V<sub>CC</sub> = 5.0V; (I<sub>OH</sub> Low EMI) = -50  $\mu$ A, I<sub>OL</sub> (Low EMI) = 500  $\mu$ A † Device may take up to two seconds before stabilizing to steady state standby current.

## TIMING DIAGRAMS

Z180 MPU Timing



**Figure 90. CPU Timing** (Opcode Fetch Cycle, Memory Read/Write Cycle I/O Read/Write Cycle)

## Z8S180 AC CHARACTERISTICS (Continued)

|                                        |                                                    |                                                                                                                                                                                                                                               | Z8L18<br>20 MH | 0<br>Iz                                | Z8S180<br>33 MH | )<br>Z                                      |                                        |                          |
|----------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------|-----------------|---------------------------------------------|----------------------------------------|--------------------------|
| No.                                    | Sym                                                | Parameter                                                                                                                                                                                                                                     | Min            | Max                                    | Min             | Max                                         | Unit                                   | Note                     |
| 41<br>42<br>43<br>44                   | tRFD1<br>tRFD2<br>tHAD1<br>tHAD2                   | Clock Rise to /RFSH Fall Delay<br>Clock Rise to /RFSH Rise Delay<br>Clock Rise to /HALT Fall Delay<br>Clock Rise to /HALT Rise Delay                                                                                                          |                | 20<br>20<br>15<br>15                   |                 | 15<br>15<br>15<br>15                        | ns<br>ns<br>ns<br>ns                   |                          |
| 45                                     | tDRQS                                              | /DREQi Setup Time to Clock Rise                                                                                                                                                                                                               | 20             |                                        | 15              |                                             | ns                                     |                          |
| 46<br>47<br>48<br>49<br>50             | tDRQH<br>tTED1<br>tTED2<br>tED1<br>tED2            | /DREQi Hold Time from Clock Rise<br>Clock Fall to /TENDi Fall Delay<br>Clock Fall to /TENDi Rise Delay<br>Clock Rise to E Rise Delay<br>Clock Edge to E Fall Delay                                                                            | 20             | 25<br>25<br>30<br>30                   | 15              | 15<br>15<br>15<br>15                        | ns<br>ns<br>ns<br>ns<br>ns             |                          |
| 51<br>52<br>53<br>54<br>55             | PWEH<br>PWEL<br>tEr<br>tEf<br>tTOD                 | E Pulse Width (High)<br>E Pulse Width (Low)<br>Enable Rise Time<br>Enable Fall Time<br>Clock Fall to Timer Output Delay                                                                                                                       | 25<br>50       | 10<br>10<br>75                         | 20<br>40        | 10<br>10<br>50                              | ns<br>ns<br>ns<br>ns<br>ns             |                          |
| 56                                     | tSTDI                                              | CSI/O Tx Data Delay Time                                                                                                                                                                                                                      |                | 75                                     |                 | 60                                          | ns                                     |                          |
| 57                                     | tSTDE                                              | (Internal Clock Operation)<br>CSI/O Tx Data Delay Time<br>(External Clock Operation)                                                                                                                                                          |                | 7.5 tcyc+100                           |                 | 7.5 tcyc+100                                | ns                                     |                          |
| 58                                     | tSRSI                                              | CSI/O Rx Data Setup Time<br>(Internal Clock Operation)                                                                                                                                                                                        |                | 1                                      | 1               |                                             | tcyc                                   |                          |
| 59                                     | tSRHI                                              | CSI/O Rx Data Hold Time<br>(Internal Clock Operation)                                                                                                                                                                                         |                | 1                                      | 1               |                                             | tcyc                                   |                          |
| 60                                     | tSRSE                                              | CSI/O Rx Data Setup Time<br>(External Clock Operation)                                                                                                                                                                                        |                | 1                                      | 1               |                                             | tcyc                                   |                          |
| 61                                     | tSRHE                                              | CSI/O Rx Data Hold Time<br>(External Clock Operation)                                                                                                                                                                                         |                | 1                                      | 1               |                                             | tcyc                                   |                          |
| 62<br>63<br>64<br>65                   | tRES<br>tREH<br>tOSC<br>tEXr                       | /RESET Setup time to Clock Fall<br>/RESET Hold time from Clock Fall<br>Oscillator Stabilization Time<br>External Clock Rise Time (EXTAL)                                                                                                      | 40<br>25       | 20<br>10                               | 25<br>15        | 20<br>5                                     | ns<br>ns<br>ms<br>ns                   |                          |
| 66<br>67<br>68<br>69<br>70<br>71<br>72 | tEXf<br>tRr<br>tRf<br>tIr<br>tIf<br>TdCS<br>TdIOCS | External Clock Fall Time (EXTAL)<br>/RESET Rise Time<br>/RESET Fall Time<br>Input Rise Time (Except EXTAL, /RESET)<br>Input Fall Time (Except EXTAL, /RESET)<br>/MREQ Valid to /ROMCS, /RAMCS Valid Delay<br>/IORQ Valid to /IOCS Valid Delay |                | 10<br>50<br>50<br>50<br>50<br>15<br>15 |                 | 5<br>50<br>50<br>50<br>50<br>50<br>10<br>10 | ns<br>ms<br>ms<br>ns<br>ns<br>ns<br>ns | [2]<br>[2]<br>[2]<br>[2] |

#### Notes:

These AC parameters values are preliminary and subject to change without notice.

All specifications reflect 100% output drive (disabled slew rate limiting feature).
Specification 1 through 5 refer to PHI clock output.

[3] Exceeds characterization (data propagation delay needs to be analyzed).

# AC CHARACTERISTICS (Continued) Z85230 System Timing Diagram





# 16550 MIMIC TIMING (Continued)







Figure 112. Data Setup and Hold, Output Delay, Read Cycle

|     |      |                         | Z8L1<br>20 M | 82<br>Hz | Z8018<br>33 MH | 2<br> z |       |
|-----|------|-------------------------|--------------|----------|----------------|---------|-------|
| No. | Sym  | Parameter               | Min          | Max      | Min            | Max     | Units |
| 7   | tDs  | Data Setup Time         | 30           |          | 30             |         | ns    |
| 8   | tDh  | Data Hold Time          | 30           |          | 30             |         | ns    |
| 9   | tWc  | Write Cycle Delay       | 2.5 MPU      |          | 2.5 MPU        |         | ns    |
|     |      |                         | Clock Cyc    | les      | Clock Cyc      | les     |       |
| 10  | tRvD | Delay from /HRD to Data | -            | 125      |                | 125     | ns    |
| 11  | tHz  | /HRD to Floating Delay  |              | 100      |                | 100     | ns    |
| 12  | tRc  | Read Cycle Delay        | 125          |          | 125            |         | ns    |

| Table I. | Data Setu | o and Hold, | Output Dela | y, Read Cycle |
|----------|-----------|-------------|-------------|---------------|

Note:

These AC parameter values are preliminary and are subject to change without notice.

## **ORDERING INFORMATION**

### Z8L182 Z80182

| 20 MHz      | 33 MHz      |
|-------------|-------------|
| Z8L18220ASC | Z8018233ASC |
| Z8L18220FSC | Z8018233FSC |

For fast results, contact your local Zilog sales office for assistance in ordering the part(s) desired.

#### **Preferred Package**

A = VQFP (Very Small QFP) F = Plastic Quad Flatpack

### **Preferred Temperature**

 $S = 0^{\circ}C \text{ to } +70^{\circ}C$ 

#### Speeds

20 = 20 MHz 33 = 33 MHZ

### Environmental

C = Plastic Standard

D = Plastic Stressed

E = Hermetric Standard

## **Example:**



is a Z80182, 20 MHz, QFP, 0°C to +70°C, Plastic Standard Flow

Environmental Flow Temperature Package Speed Product Number Zilog Prefix

© 1997 by Zilog, Inc. All rights reserved. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Zilog, Inc. The information in this document is subject to change without notice. Devices sold by Zilog, Inc. are covered by warranty and patent indemnification provisions appearing in Zilog, Inc. Terms and Conditions of Sale only. Zilog, Inc. makes no warranty, express, statutory, implied or by description, regarding the information set forth herein or regarding the freedom of the described devices from intellectual property infringement. Zilog, Inc. makes no warranty of merchantability or fitness for any purpose. Zilog, Inc. shall not be responsible for any errors that may appear in this document. Zilog, Inc. makes no commitment to update or keep current the information contained in this document. Zilog's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the customer and Zilog prior to use. Life support devices or systems are those which are intended for surgical implantation into the body, or which sustains life whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

Zilog, Inc. 210 East Hacienda Ave. Campbell, CA 95008-6600 Telephone (408) 370-8000 Telex 910-338-7621 FAX 408 370-8056 Internet: http://www.zilog.com