



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                      |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 40MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                          |
| Peripherals                | POR, PWM, WDT                                                              |
| Number of I/O              | 34                                                                         |
| Program Memory Size        | 32KB (32K x 8)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1.25K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                                                |
| Data Converters            | ·                                                                          |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-LCC (J-Lead)                                                            |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89c51ic2-slril |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## SFR Mapping

The Special Function Registers (SFRs) of the AT89C51IC2 fall into the following categories:

- C51 core registers: ACC, B, DPH, DPL, PSW, SP
- I/O port registers: P0, P1, P2, P3, PI2
- Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H
- Serial I/O port registers: SADDR, SADEN, SBUF, SCON
- PCA (Programmable Counter Array) registers: CCON, CCAPMx, CL, CH, CCAPxH, CCAPxL (x: 0 to 4)
- Power and clock control registers: PCON
- Hardware Watchdog Timer registers: WDTRST, WDTPRG
- Interrupt system registers: IEN0, IPL0, IPH0, IEN1, IPL1, IPH1
- Keyboard Interface registers: KBE, KBF, KBLS
- SPI registers: SPCON, SPSTR, SPDAT
- 2-wire Interface registers: SSCON, SSCS, SSDAT, SSADR
- BRG (Baud Rate Generator) registers: BRL, BDRCON
- Flash register: FCON
- Clock Prescaler register: CKRL
- 32 kHz Sub Clock Oscillator registers: CKSEL, OSSCON

Table below shows all SFRs with their address and their reset value.

### Table 12. SFR Mapping

|     | Bit<br>addressable                  |                       | Non Bit addressable |                     |                      |                      |                      |                     |     |
|-----|-------------------------------------|-----------------------|---------------------|---------------------|----------------------|----------------------|----------------------|---------------------|-----|
|     | 0/8                                 | 1/9                   | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                 |     |
| F8h |                                     | CH<br>0000 0000       | CCAP0H<br>XXXX XXXX | CCAP1H<br>XXXX XXXX | CCAPL2H<br>XXXX XXXX | CCAPL3H<br>XXXX XXXX | CCAPL4H<br>XXXX XXXX |                     | FFh |
| F0h | B<br>0000 0000                      |                       |                     |                     |                      |                      |                      |                     | F7h |
| E8h |                                     | CL<br>0000 0000       | CCAP0L<br>XXXX XXXX | CCAP1L<br>XXXX XXXX | CCAPL2L<br>XXXX XXXX | CCAPL3L<br>XXXX XXXX | CCAPL4L<br>XXXX XXXX |                     | EFh |
| E0h | ACC<br>0000 0000                    |                       |                     |                     |                      |                      |                      |                     | E7h |
| D8h | CCON<br>00X0 0000                   | CMOD<br>00XX X000     | CCAPM0<br>X000 0000 | CCAPM1<br>X000 0000 | CCAPM2<br>X000 0000  | CCAPM3<br>X000 0000  | CCAPM4<br>X000 0000  |                     | DFh |
| D0h | PSW<br>0000 0000                    | FCON (1)<br>XXXX 0000 |                     |                     |                      |                      |                      |                     | D7h |
| C8h | T2CON<br>0000 0000                  | T2MOD<br>XXXX XX00    | RCAP2L<br>0000 0000 | RCAP2H<br>0000 0000 | TL2<br>0000 0000     | TH2<br>0000 0000     |                      |                     | CFh |
| C0h | PI2 bit<br>addressable<br>XXXX XX11 |                       |                     | SPCON<br>0001 0100  | SPSTA<br>0000 0000   | SPDAT<br>XXXX XXXX   |                      |                     | C7h |
| B8h | IPL0<br>X000 000                    | SADEN<br>0000 0000    |                     |                     |                      |                      |                      |                     | BFh |
| B0h | P3<br>1111 1111                     | IEN1<br>XXXX X000     | IPL1<br>XXXX X000   | IPH1<br>XXXX X111   |                      |                      |                      | IPH0<br>X000 0000   | B7h |
| A8h | IEN0<br>0000 0000                   | SADDR<br>0000 0000    |                     |                     |                      |                      |                      | CKCON1<br>XXXX XXX0 | AFh |
| A0h | P2<br>1111 1111                     |                       | AUXR1<br>XXXX X0X0  |                     |                      |                      | WDTRST<br>XXXX XXXX  | WDTPRG<br>XXXX X000 | A7h |
| 98h | SCON<br>0000 0000                   | SBUF<br>XXXX XXXX     | BRL<br>0000 0000    | BDRCON<br>XXX0 0000 | KBLS<br>0000 0000    | KBE<br>0000 0000     | KBF<br>0000 0000     |                     | 9Fh |
| 90h | P1<br>1111 1111                     |                       |                     | SSCON<br>0000 0000  | SSCS<br>1111 1000    | SSDAT<br>1111 1111   | SSADR<br>1111 1110   | CKRL<br>1111 1111   | 97h |
| 88h | TCON<br>0000 0000                   | TMOD<br>0000 0000     | TL0<br>0000 0000    | TL1<br>0000 0000    | TH0<br>0000 0000     | TH1<br>0000 0000     | AUXR<br>XX0X 0000    | CKCON0<br>0000 0000 | 8Fh |
| 80h | P0<br>1111 1111                     | SP<br>0000 0111       | DPL<br>0000 0000    | DPH<br>0000 0000    |                      | CKSEL<br>XXXX XXX0   | OSSCON<br>XXXX X001  | PCON<br>00X1 0000   | 87h |
|     | 0/8                                 | 1/9                   | 2/A                 | 3/B                 | 4/C                  | 5/D                  | 6/E                  | 7/F                 |     |

reserved





**Figure 10.** Clock-Out Mode  $C/\overline{T2} = 0$ 



## Programmable Counter Array PCA

The PCA provides more timing capabilities with less CPU intervention than the standard timer/counters. Its advantages include reduced software overhead and improved accuracy. The PCA consists of a dedicated timer/counter which serves as the time base for an array of five compare/capture modules. Its clock input can be programmed to count any one of the following signals:

- Peripheral clock frequency (F<sub>CLK PERIPH</sub>) ÷ 6
- Peripheral clock frequency (F<sub>CLK PERIPH</sub>) ÷ 2
- Timer 0 overflow
- External input on ECI (P1.2)

Each compare/capture modules can be programmed in any one of the following modes:

- rising and/or falling edge capture
- software timer
- high-speed output
- pulse width modulator

Module 4 can also be programmed as a watchdog timer (See Section "PCA Watchdog Timer", page 46).

When the compare/capture modules are programmed in the capture mode, software timer, or high speed output mode, an interrupt can be generated when the module executes its function. All five modules plus the PCA timer overflow share one interrupt vector.

The PCA timer/counter and compare/capture modules share Port 1 for external I/O. These pins are listed below. If the port is not used for the PCA, it can still be used for standard I/O.

| PCA component   | External I/O Pin |
|-----------------|------------------|
| 16-bit Counter  | P1.2 / ECI       |
| 16-bit Module 0 | P1.3 / CEX0      |
| 16-bit Module 1 | P1.4 / CEX1      |
| 16-bit Module 2 | P1.5 / CEX2      |
| 16-bit Module 3 | P1.6 / CEX3      |

The PCA timer is a common time base for all five modules (See Figure 11). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD register (Table 26) and can be programmed to run at:

- 1/6 the peripheral clock frequency (F<sub>CLK PERIPH</sub>)
- 1/2 the peripheral clock frequency (F<sub>CLK PERIPH</sub>)
- The Timer 0 overflow
- The input on the ECI pin (P1.2)



#### Figure 12. PCA Interrupt System



**PCA Modules:** each one of the five compare/capture modules has six possible functions. It can perform:

- 16-bit Capture, positive-edge triggered
- 16-bit Capture, negative-edge triggered
- 16-bit Capture, both positive and negative-edge triggered
- 16-bit Software Timer
- 16-bit High Speed Output
- 8-bit Pulse Width Modulator

In addition, module 4 can be used as a Watchdog Timer.

Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for module 0, CCAPM1 for module 1, etc. (See Table 28). The registers contain the bits that control the mode that each module will operate in.

- The ECCF bit (CCAPMn.0 where n=0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module.
- PWM (CCAPMn.1) enables the pulse width modulation mode.
- The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the module's capture/compare register.
- The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the module's capture/compare register.
- The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition.
- The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function.



| ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn | Module Function                                   |
|-------|-------|-------|------|------|------|-------|---------------------------------------------------|
| 0     | 0     | 0     | 0    | 0    | 0    | 0     | No Operation                                      |
| х     | 1     | 0     | 0    | 0    | 0    | х     | 16-bit capture by a positive-edge trigger on CEXn |
| х     | 0     | 1     | 0    | 0    | 0    | х     | 16-bit capture by a negative trigger on CEXn      |
| х     | 1     | 1     | 0    | 0    | 0    | х     | 16-bit capture by a transition on CEXn            |
| 1     | 0     | 0     | 1    | 0    | 0    | х     | 16-bit Software Timer / Compare mode.             |
| 1     | 0     | 0     | 1    | 1    | 0    | Х     | 16-bit High Speed Output                          |
| 1     | 0     | 0     | 0    | 0    | 1    | 0     | 8-bit PWM                                         |
| 1     | 0     | 0     | 1    | Х    | 0    | Х     | Watchdog Timer (module 4 only)                    |

 Table 29.
 PCA Module Modes (CCAPMn Registers)

There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output (See Table 30 & Table 31).

**Table 30.** CCAPnH Registers (n = 0-4)

6

CCAP0H - PCA Module 0 Compare/Capture Control Register High (0FAh)

CCAP1H - PCA Module 1 Compare/Capture Control Register High (0FBh)

CCAP2H - PCA Module 2 Compare/Capture Control Register High (0FCh)

CCAP3H - PCA Module 3 Compare/Capture Control Register High (0FDh)

CCAP4H - PCA Module 4 Compare/Capture Control Register High (0FEh)

л

5

| 7             | 6               | 5                       | 4                  | 3           | 2    | 1 | 0 |
|---------------|-----------------|-------------------------|--------------------|-------------|------|---|---|
| -             | -               | -                       | -                  | -           | -    | - | - |
| Bit<br>Number | Bit<br>Mnemonic | Description             |                    |             |      |   |   |
| 7-0           | -               | PCA Module<br>CCAPnH Va | e n Compare/<br>ue | Capture Con | trol |   |   |

2

**^** 

Reset Value = 0000 0000b Not bit addressable

7







Figure 14. PCA Compare Mode and PCA Watchdog Timer

Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen. Writing to CCAPnH will set the ECOM bit.

Once ECOM set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register.

**High Speed Output Mode** In this mode the CEX output (on port 1) associated with the PCA module will toggle each time a match occurs between the PCA counter and the module's capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (See Figure 15).

A prior write must be done to CCAPnL and CCAPnH before writing the ECOMn bit.

### Table 49. IPL0 Register

IPL0 - Interrupt Priority Register (B8h)

| 7             | 6               | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                                            | 3                                | 2              | 1            | 0    |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------|----------------|--------------|------|
| -             | PPCL            | PT2L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PSL                                                                          | PT1L                             | PX1L           | PTOL         | PX0L |
| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                              |                                  |                |              |      |
| 7             | -               | <b>Reserved</b><br>The value re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ad from this b                                                               | it is indetermi                  | nate. Do not s | et this bit. |      |
| 6             | PPCL            | PCA interru<br>Refer to PPC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>pt Priority bi</b><br>CH for priority                                     | t<br>level.                      |                |              |      |
| 5             | PT2L            | Timer 2 ove<br>Refer to PT2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level. |                                  |                |              |      |
| 4             | PSL             | Serial port F<br>Refer to PSF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Serial port Priority bit<br>Refer to PSH for priority level.                 |                                  |                |              |      |
| 3             | PT1L            | Timer 1 ove<br>Refer to PT1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>rflow interru</b><br>H for priority                                       | <b>pt Priority bit</b><br>level. |                |              |      |
| 2             | PX1L            | External internal Refer to PX1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | errupt 1 Prio<br>H for priority                                              | <b>rity bit</b><br>level.        |                |              |      |
| 1             | PT0L            | Timer 0 ove<br>Refer to PT0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>rflow interru</b><br>H for priority                                       | pt Priority bit<br>level.        |                |              |      |
| 0             | PX0L            | External internal int | errupt 0 Prio<br>H for priority                                              | <b>rity bit</b><br>level.        |                |              |      |

Reset Value = X000 0000b Bit addressable



## **Power Management**

Two power reduction modes are implemented in the AT89C51IC2: the Idle mode and the Power-down mode. These modes are detailed in the following sections. In addition to these power reduction modes, the clocks of the core and peripherals can be dynamically divided by 2 using the X2 mode detailed in Section "Enhanced Features".

Reset

In order to start-up (cold reset) or to restart (warm reset) properly the microcontroller, an high level has to be applied on the RST pin. A bad level leads to a wrong initialization of the internal registers like SFRs, Program Counter... and to unpredictable behavior of the microcontroller. A proper device reset initializes the AT89C51IC2 and vectors the CPU to address 0000h. RST input has a pull-down resistor allowing power-on reset by simply connecting an external capacitor to  $V_{DD}$  as shown in Figure 23. A warm reset can be applied either directly on the RST pin or indirectly by an internal reset source such as the watchdog timer. Resistor value and input characteristics are discussed in the Section "DC Characteristics" of the AT89C51IC2 datasheet.





#### **Cold Reset**

2 conditions are required before enabling a CPU start-up:

- V<sub>DD</sub> must reach the specified V<sub>DD</sub> range
- The level on X1 input pin must be outside the specification (V<sub>IH</sub>, V<sub>IL</sub>)

If one of these 2 conditions are not met, the microcontroller does not start correctly and can execute an instruction fetch from anywhere in the program space. An active level applied on the RST pin must be maintained till both of the above conditions are met. A reset is active when the level  $V_{IH1}$  is reached and when the pulse width covers the period of time where  $V_{DD}$  and the oscillator are not stabilized. 2 parameters have to be taken into account to determine the reset pulse width:

- V<sub>DD</sub> rise time,
- Oscillator startup time.

To determine the capacitor value to implement, the highest value of these 2 parameters has to be chosen. Table 1 gives some capacitor values examples for a minimum  $R_{RST}$  of 50 K $\Omega$  and different oscillator startup and  $V_{DD}$  rise times.





| Error Conditions       | The following flags in the SPSTA signal SPI error conditions:                                                                                                                                                                                                                                                                                                                     |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mode Fault (MODF)      | Mode Fault error in Master mode SPI indicates that the level on the Slave Select ( $\overline{SS}$ ) pin is inconsistent with the actual mode of the device. MODF is set to warn that there may be a multi-master conflict for system control. In this case, the SPI system is affected in the following ways:                                                                    |
|                        | An SPI receiver/error CPU interrupt request is generated                                                                                                                                                                                                                                                                                                                          |
|                        | <ul> <li>The SPEN bit in SPCON is cleared. This disables the SPI</li> </ul>                                                                                                                                                                                                                                                                                                       |
|                        | The MSTR bit in SPCON is cleared                                                                                                                                                                                                                                                                                                                                                  |
|                        | When $\overline{SS}$ Disable (SSDIS) bit in the SPCON register is cleared, the MODF flag is set when the $\overline{SS}$ signal becomes '0'.                                                                                                                                                                                                                                      |
|                        | However, as stated before, for a system with one Master, if the $\overline{SS}$ pin of the Master device is pulled low, there is no way that another Master attempts to drive the network. In this case, to prevent the MODF flag from being set, software can set the SSDIS bit in the SPCON register and therefore making the $\overline{SS}$ pin as a general-purpose I/O pin. |
|                        | Clearing the MODF bit is accomplished by a read of SPSTA register with MODF bit set, followed by a write to the SPCON register. SPEN Control bit may be restored to its original set state after the MODF bit has been cleared.                                                                                                                                                   |
| Write Collision (WCOL) | A Write Collision (WCOL) flag in the SPSTA is set when a write to the SPDAT register is done during a transmit sequence.                                                                                                                                                                                                                                                          |
|                        | WCOL does not cause an interruption, and the transfer continues uninterrupted.                                                                                                                                                                                                                                                                                                    |
|                        | Clearing the WCOL bit is done through a software sequence of an access to SPSTA and an access to SPDAT.                                                                                                                                                                                                                                                                           |
| Overrun Condition      | An overrun condition occurs when the Master device tries to send several data Bytes<br>and the Slave devise has not cleared the SPIF bit issuing from the previous data Byte<br>transmitted. In this case, the receiver buffer contains the Byte sent after the SPIF bit was<br>last cleared. A read of the SPDAT returns this Byte. All others Bytes are lost.                   |
|                        | This condition is not detected by the SPI peripheral.                                                                                                                                                                                                                                                                                                                             |
| SS Error Flag (SSERR)  | A Synchronous Serial Slave Error occurs when $\overline{SS}$ goes high before the end of a received data in slave mode. SSERR does not cause in interruption, this bit is cleared by writing 0 to SPEN bit (reset of the SPI state machine).                                                                                                                                      |
| Interrupts             | Two SPI status flags can generate a CPU interrupt requests:                                                                                                                                                                                                                                                                                                                       |

#### Table 57. SPI Interrupts

| Flag                    | Request                                               |
|-------------------------|-------------------------------------------------------|
| SPIF (SP data transfer) | SPI Transmitter Interrupt request                     |
| MODF (Mode Fault)       | SPI Receiver/Error Interrupt Request (if SSDIS = '0') |

Serial Peripheral data transfer flag, SPIF: This bit is set by hardware when a transfer has been completed. SPIF bit generates transmitter CPU interrupt requests.

Mode Fault flag, MODF: This bit becomes set to indicate that the level on the SS is inconsistent with the mode of the SPI. MODF with SSDIS reset, generates receiver/error CPU interrupt requests. When SSDIS is set, no MODF interrupt request is generated.

Figure 32 gives a logical view of the above statements.



#### Description

The CPU interfaces to the 2-wire logic via the following four 8-bit special function registers: the Synchronous Serial Control register (SSCON; Table 73), the Synchronous Serial Data register (SSDAT; Table 74), the Synchronous Serial Control and Status register (SSCS; Table 75) and the Synchronous Serial Address register (SSADR Table 78).

SSCON is used to enable SSLC, to program the bit rate (see Table 66), to enable slave modes, to acknowledge or not a received data, to send a START or a STOP condition on the 2-wire bus, and to acknowledge a serial interrupt. A hardware reset disables SSLC.

In write mode, SSCS is used to select the 2-wire interface and to select the bit rate source. In read mode, SSCS contains a status code which reflects the status of the 2-wire logic and the 2-wire bus. The three least significant bits are always zero. The five most significant bits contains the status code. There are 26 possible status codes. When SSCS contains F8h, no relevant state information is available and no serial interrupt is requested. A valid status code is available in SSCS one machine cycle after SI is set by hardware and is still present one machine cycle after SI has been reset by software. Table 68.to Table 72. give the status for the master modes and miscellaneous states.

SSDAT contains a byte of serial data to be transmitted or a byte which has just been received. It is addressable while it is not in process of shifting a byte. This occurs when 2-wire logic is in a defined state and the serial interrupt flag is set. Data in SSDAT remains stable as long as SI is set. While data is being shifted out, data on the bus is simultaneously shifted in; SSDAT always contains the last byte present on the bus.

SSADR may be loaded with the 7-bit slave address (7 most significant bits) to which SSLC will respond when programmed as a slave transmitter or receiver. The LSB is used to enable general call address (00h) recognition.

Figure 37 shows how a data transfer is accomplished on the 2-wire bus.

Figure 37. Complete data transfer on 2-wire bus



The four operating modes are:

- Master Transmitter
- Master Receiver
- Slave transmitter
- Slave receiver

Data transfer in each mode of operation is shown in Table 68 to Table 72 and Figure 38. to Figure 41.. These figures contain the following abbreviations:

S: START condition









Figure 39. Format and State in the Master Receiver Mode







## Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

**Using the WDT** To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must write 01EH and 0E1H to WDTRST. WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x T<sub>CLK PERIPH</sub>, where T<sub>CLK PERIPH</sub> 1/F<sub>CLK PERIPH</sub>. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSCA}$  = 12MHz. To manage this feature, refer to WDTPRG register description, Table 79.

 Table 79.
 WDTRST Register

WDTRST - Watchdog Reset Register (0A6h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| - | - | - | - | - | - | - | - |

Reset Value = XXXX XXXXb

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.



|--|

| Mnemonic | Definition                                  | Default value | Description                    |
|----------|---------------------------------------------|---------------|--------------------------------|
| SBV      | Software Boot Vector                        | FCh           |                                |
| HSB      | Hardware security Byte                      | 101x 1011b    |                                |
| BSB      | Boot Status Byte                            | 0FFh          |                                |
| SSB      | Software Security Byte                      | FFh           |                                |
|          | Copy of the Manufacturer Code               | 58h           | ATMEL                          |
|          | Copy of the Device ID #1: Family Code       | D7h           | C51 X2, Electrically Erasable  |
|          | Copy of the Device ID #2: memories          | F7h           | AT89C51IC2 32KB                |
|          | Copy of the Device ID #3: name and revision | EFh           | AT89C51IC2 32KB, Revision<br>0 |

After programming the part by ISP, the BSB must be cleared (00h) in order to allow the application to boot at 0000h.

The content of the Software Security Byte (SSB) is described in Table 86 and Table 88.

To assure code protection from a parallel access, the HSB must also be at the required level.

| Table 87. | Software Security Byte | Э |
|-----------|------------------------|---|
|-----------|------------------------|---|

| 7             | 6               | 5                                 | 4           | 3 | 2 | 1   | 0   |
|---------------|-----------------|-----------------------------------|-------------|---|---|-----|-----|
| -             | -               | -                                 | -           | - | - | LB1 | LB0 |
| Bit<br>Number | Bit<br>Mnemonic | Description                       |             |   |   |     |     |
| 7             | -               | <b>Reserved</b><br>Do not clear t | his bit.    |   |   |     |     |
| 6             | -               | <b>Reserved</b><br>Do not clear t | his bit.    |   |   |     |     |
| 5             | -               | <b>Reserved</b><br>Do not clear t | his bit.    |   |   |     |     |
| 4             | -               | <b>Reserved</b><br>Do not clear t | his bit.    |   |   |     |     |
| 3             | -               | Reserved<br>Do not clear t        | his bit.    |   |   |     |     |
| 2             | -               | Reserved<br>Do not clear t        | his bit.    |   |   |     |     |
| 1-0           | LB1-0           | User Memor<br>see Table 88        | y Lock Bits |   |   |     |     |

The two lock bits provide different levels of protection for the on-chip code and data, when programmed as shown in Table 88.

#### Autobaud Performances

The ISP feature allows a wide range of baud rates in the user application. It is also adaptable to a wide range of oscillator frequencies. This is accomplished by measuring the bit-time of a single bit in a received character. This information is then used to program the baud rate in terms of timer counts based on the oscillator frequency. The ISP feature requires that an initial character (an uppercase U) be sent to the AT89C51IC2 to establish the baud rate. Table 91 shows the autobaud capability.

| Frequency (MHz)  | 1 0 100 |         |        |        |        | _  | _  |    |        |    |
|------------------|---------|---------|--------|--------|--------|----|----|----|--------|----|
| Baudrate (bit/s) | 1.8432  | 2       | 2.4576 | 3      | 3.6864 | 4  | 5  | 6  | 7.3728 | 8  |
| 2400             | ОК      | ОК      | ОК     | OK     | OK     | ОК | ОК | OK | ОК     | OK |
| 4800             | ОК      | -       | ОК     | ОК     | ОК     | ОК | ОК | ОК | ОК     | ОК |
| 9600             | ОК      | -       | ОК     | OK     | ОК     | ОК | ОК | ОК | ОК     | ОК |
| 19200            | ОК      | -       | ОК     | ОК     | ОК     | -  | -  | ОК | ОК     | ОК |
| 38400            | -       | -       | ОК     |        | ОК     | -  | ОК | ОК | ОК     |    |
| 57600            | -       | -       | -      | -      | ОК     | -  | -  | -  | ОК     |    |
| 115200           | -       | -       | -      | -      | -      | -  | -  | -  | ОК     |    |
|                  |         |         |        |        |        |    |    |    |        |    |
| Frequency (MHz)  |         |         |        |        |        |    |    |    |        |    |
| Baudrate (bit/s) | 10      | 11.0592 | 12     | 14.318 | 14.746 | 16 | 20 | 24 | 26.6   |    |
| 2400             | ОК      | ОК      | ОК     | ОК     | ОК     | ОК | ОК | ОК | ОК     |    |
| 4800             | ОК      | ОК      | ОК     | ОК     | ОК     | ОК | ОК | ОК | ОК     |    |
| 9600             | ОК      | ОК      | ОК     | ОК     | ОК     | ОК | ОК | ОК | ОК     |    |
| 19200            | ОК      | ОК      | ОК     | ОК     | ОК     | ОК | ОК | ОК | ОК     |    |
| 38400            | -       | ОК      | ОК     | ОК     | ОК     | ОК | ОК | ОК | ОК     |    |
| 57600            | -       | ОК      | -      | ОК     | ОК     | OK | ОК | ОК | ОК     |    |
| 115200           | -       | OK      | -      | OK     | OK     | -  | -  | -  | -      |    |

#### Table 91. Autobaud Performances

## Command Data Stream Protocol

All commands are sent using the same flow. Each frame sent by the host is echoed by the bootloader.





## **AC Parameters**

| Explanation of the AC<br>Symbols           | Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for. |  |  |  |  |
|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                            | Example:T <sub>AVLL</sub> = Time for Addr <u>ess Va</u> lid to ALE Low.<br>T <sub>LLPL</sub> = Time for ALE Low to PSEN Low.                                                                                                                                                                |  |  |  |  |
|                                            | (Load Capacitance for port 0, ALE and PSEN = 100 pF; Load Capacitance for all other outputs = 80 pF.)                                                                                                                                                                                       |  |  |  |  |
|                                            | Table 94 Table 97, and Table 99 give the description of each AC symbols.                                                                                                                                                                                                                    |  |  |  |  |
|                                            | Table 96, Table 98 and Table 100 give the AC parameterfor each range.                                                                                                                                                                                                                       |  |  |  |  |
|                                            | Table 95, Table 96 and Table 101 gives the frequency derating formula of the AC parameter for each speed range description. To calculate each AC symbols, take the x value in the correponding column (-M or -L) and use this value in the formula.                                         |  |  |  |  |
|                                            | Example: T <sub>LLIU</sub> for -M and 20 MHz, Standard clock.<br>x = 35 ns<br>T 50 ns<br>T <sub>CCIV</sub> = 4T - x = 165 ns                                                                                                                                                                |  |  |  |  |
| External Program Memory<br>Characteristics | Table 94. Symbol Description                                                                                                                                                                                                                                                                |  |  |  |  |

| Symbol            | Parameter                          |
|-------------------|------------------------------------|
| Т                 | Oscillator clock period            |
| T <sub>LHLL</sub> | ALE pulse width                    |
| T <sub>AVLL</sub> | Address Valid to ALE               |
| T <sub>LLAX</sub> | Address Hold after ALE             |
| T <sub>LLIV</sub> | ALE to Valid Instruction In        |
| T <sub>LLPL</sub> | ALE to PSEN                        |
| T <sub>PLPH</sub> | PSEN Pulse Width                   |
| T <sub>PLIV</sub> | PSEN to Valid Instruction In       |
| T <sub>PXIX</sub> | Input Instruction Hold after PSEN  |
| T <sub>PXIZ</sub> | Input Instruction Float after PSEN |
| T <sub>AVIV</sub> | Address to Valid Instruction In    |
| T <sub>PLAZ</sub> | PSEN Low to Address Float          |



# Shift Register Timing Waveforms



## External Clock Drive Waveforms



# AC Testing Input/Output Waveforms

INPUT/OUTPUT



AC inputs during testing are driven at V<sub>CC</sub> - 0.5 for a logic "1" and 0.45V for a logic "0". Timing measurement are made at V<sub>IH</sub> min for a logic "1" and V<sub>IL</sub> max for a logic "0".

#### **Float Waveforms**



For timing purposes as port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded  $V_{OH}/V_{OL}$  level occurs.  $I_{OL}/I_{OH} \ge \pm 20$ mA.

#### **Clock Waveforms**

Valid in normal clock mode. In X2 mode XTAL2 must be changed to XTAL2/2.



## **Table of Contents**

| Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3                                                                                                                                      |
| SFR Mapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4                                                                                                                                      |
| Pin Configurations                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10                                                                                                                                     |
| Oscillators                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 14                                                                                                                                     |
| Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 14                                                                                                                                     |
| Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 14                                                                                                                                     |
| Functional Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 17                                                                                                                                     |
| Operating Modes                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 17                                                                                                                                     |
| Design Considerations                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 19                                                                                                                                     |
| Timer 0: Clock Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                        |
| Enhanced Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                        |
| X2 Feature and OSCA Clock Generation                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 21                                                                                                                                     |
| Dual Data Pointer Register                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 25                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 07                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 27                                                                                                                                     |
| Timer 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 27<br>30                                                                                                                               |
| Timer 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                        |
| Timer 2<br>Auto-Reload Mode<br>Programmable Clock-Output                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                        |
| Timer 2         Auto-Reload Mode         Programmable Clock-Output         Programmable Counter Array PCA                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                        |
| Timer 2         Auto-Reload Mode         Programmable Clock-Output         Programmable Counter Array PCA         PCA Capture Mode                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                        |
| Timer 2         Auto-Reload Mode         Programmable Clock-Output         Programmable Counter Array PCA         PCA Capture Mode         16-bit Software Timer/ Compare Mode                                                                                                                                                                                                                                                                                                           |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode         16-bit Software Timer/ Compare Mode         High Speed Output Mode                                                                                                                                                                                                                                                                                      |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode         16-bit Software Timer/ Compare Mode         High Speed Output Mode         Pulse Width Modulator Mode                                                                                                                                                                                                                                                   |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                        |
| Timer 2         Auto-Reload Mode         Programmable Clock-Output         Programmable Counter Array PCA         PCA Capture Mode                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode         16-bit Software Timer/ Compare Mode         High Speed Output Mode         PUSe Width Modulator Mode         PCA Watchdog Timer                                                                                                                                                                                                                         |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode         16-bit Software Timer/ Compare Mode         High Speed Output Mode         Pulse Width Modulator Mode         PCA Watchdog Timer         Serial I/O Port         Framing Error Detection         Automatic Address Becognition                                                                                                                          |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode         16-bit Software Timer/ Compare Mode         High Speed Output Mode         PUSe Width Modulator Mode         PCA Watchdog Timer         Serial I/O Port         Framing Error Detection         Automatic Address Recognition         Baud Rate Selection for UART for mode 1 and 3         UART Registers                                              |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode         16-bit Software Timer/ Compare Mode         High Speed Output Mode         PUSe Width Modulator Mode         PCA Watchdog Timer         Serial I/O Port         Framing Error Detection         Automatic Address Recognition         Baud Rate Selection for UART for mode 1 and 3         UART Registers                                              | 27<br>30<br>30<br>31<br>31<br>35<br>43<br>43<br>43<br>43<br>43<br>43<br>43<br>44<br>45<br>46<br>46<br>47<br>47<br>47<br>48<br>50<br>54 |
| <b>Timer 2</b> Auto-Reload Mode.         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode.         16-bit Software Timer/ Compare Mode.         High Speed Output Mode.         Pulse Width Modulator Mode.         PCA Watchdog Timer. <b>Serial I/O Port</b> Framing Error Detection         Automatic Address Recognition.         Baud Rate Selection for UART for mode 1 and 3.         UART Registers.                                             |                                                                                                                                        |
| <b>Timer 2</b> Auto-Reload Mode         Programmable Clock-Output <b>Programmable Counter Array PCA</b> PCA Capture Mode         16-bit Software Timer/ Compare Mode         High Speed Output Mode         PUlse Width Modulator Mode         PCA Watchdog Timer         Serial I/O Port         Framing Error Detection         Automatic Address Recognition         Baud Rate Selection for UART for mode 1 and 3.         UART Registers         Interrupt System         Registers | 27<br>30<br>30<br>31<br>31<br>35<br>43<br>43<br>43<br>43<br>43<br>43<br>43<br>43<br>43<br>43                                           |



i

# AT89C51IC2

| Interrupt Sources and Vector Addresses           | 66  |
|--------------------------------------------------|-----|
| Power Management                                 | 67  |
| Reset                                            | 67  |
| Reset Recommendation to Prevent Flash Corruption | 69  |
| Idle Mode                                        | 69  |
| Power-down Mode                                  | 69  |
| Serial Port Interface (SPI)                      |     |
| Features                                         |     |
| Signal Description                               | 71  |
| Functional Description                           | 73  |
| Keyboard Interface                               | 80  |
| Registers                                        | 81  |
| 2-wire Interface (TWI)                           |     |
| Description                                      | 86  |
| Notes                                            | 89  |
| Registers                                        | 99  |
| Hardware Watchdog Timer                          | 102 |
| Using the WDT                                    | 102 |
| WDT During Power Down and Idle                   | 103 |
| Power-off Flag                                   | 104 |
| ONCE(TM) Mode (ON Chip Emulation)                | 105 |
| Reduced EMI Mode                                 |     |
|                                                  | 107 |
|                                                  |     |
| Features                                         |     |
| Flash Programming and Erasure                    |     |
| Flash Registers and Memory Map                   |     |
| Flash Memory Status                              |     |
| Memory Organization                              |     |
| DUDIDADER ARCHIECTURE                            |     |
| ISF FIDUDED Description                          |     |
| Functional Description                           |     |
|                                                  |     |
|                                                  | 126 |
| Electrical Characteristics                       | 128 |
| Absolute Maximum Ratings                         | 128 |
| DC Parameters for Standard Voltage               | 128 |

