



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Active                                                                |
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I²C, IrDA, SPI, UART/USART                                            |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 33                                                                    |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 4K x 8                                                                |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 18x16b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-LQFP                                                               |
| Supplier Device Package    | 48-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk12dx256vlf5 |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Table of Contents**

| 1 | Orde | ering pa  | rts3                                         |
|---|------|-----------|----------------------------------------------|
|   | 1.1  | Determ    | ining valid orderable parts3                 |
| 2 | Part | identifie | cation3                                      |
|   | 2.1  | Descrip   | otion3                                       |
|   | 2.2  | Format    |                                              |
|   | 2.3  | Fields.   |                                              |
|   | 2.4  | Examp     | le4                                          |
|   | 2.5  | Small p   | backage marking4                             |
| 3 | Terr | ninology  | y and guidelines5                            |
|   | 3.1  | Definiti  | on: Operating requirement5                   |
|   | 3.2  | Definiti  | on: Operating behavior5                      |
|   | 3.3  | Definiti  | on: Attribute6                               |
|   | 3.4  | Definiti  | on: Rating6                                  |
|   | 3.5  | Result    | of exceeding a rating7                       |
|   | 3.6  | Relatio   | nship between ratings and operating          |
|   |      | require   | ments7                                       |
|   | 3.7  | Guideli   | nes for ratings and operating requirements8  |
|   | 3.8  | Definiti  | on: Typical value8                           |
|   | 3.9  | Typica    | value conditions9                            |
| 4 | Rati | ngs       |                                              |
|   | 4.1  | Therma    | al handling ratings9                         |
|   | 4.2  | Moistu    | re handling ratings10                        |
|   | 4.3  | ESD ha    | andling ratings10                            |
|   |      | _         | e and current operating ratings10            |
| 5 | Gen  | eral      |                                              |
|   | 5.1  | AC ele    | ctrical characteristics11                    |
|   | 5.2  | Nonsw     | itching electrical specifications11          |
|   |      | 5.2.1     | Voltage and current operating requirements11 |
|   |      | 5.2.2     | LVD and POR operating requirements12         |
|   |      | 5.2.3     | Voltage and current operating behaviors13    |
|   |      | 5.2.4     | Power mode transition operating behaviors13  |
|   |      | 5.2.5     | Power consumption operating behaviors14      |
|   |      | 5.2.6     | EMC radiated emissions operating behaviors18 |
|   |      | 5.2.7     | Designing with radiated emissions in mind19  |
|   |      | 5.2.8     | Capacitance attributes19                     |
|   | 5.3  |           | ing specifications19                         |
|   |      | 5.3.1     | Device clock specifications19                |

|   |      | 5.3.2     | General switching specifications20                    |
|---|------|-----------|-------------------------------------------------------|
|   | 5.4  | Therm     | al specifications20                                   |
|   |      | 5.4.1     | Thermal operating requirements21                      |
|   |      | 5.4.2     | Thermal attributes21                                  |
| 6 | Per  | ipheral   | operating requirements and behaviors22                |
|   | 6.1  | Core n    | nodules22                                             |
|   |      | 6.1.1     | JTAG electricals22                                    |
|   | 6.2  | Syster    | n modules25                                           |
|   | 6.3  | Clock     | modules25                                             |
|   |      | 6.3.1     | MCG specifications25                                  |
|   |      | 6.3.2     | Oscillator electrical specifications27                |
|   |      | 6.3.3     | 32 kHz oscillator electrical characteristics29        |
|   | 6.4  | Memo      | ries and memory interfaces30                          |
|   |      | 6.4.1     | Flash electrical specifications                       |
|   |      | 6.4.2     | EzPort switching specifications                       |
|   | 6.5  | Securi    | ty and integrity modules34                            |
|   | 6.6  | Analog    | g34                                                   |
|   |      | 6.6.1     | ADC electrical specifications                         |
|   |      | 6.6.2     | CMP and 6-bit DAC electrical specifications38         |
|   |      | 6.6.3     | Voltage reference electrical specifications41         |
|   | 6.7  | Timers    | s42                                                   |
|   | 6.8  | Comm      | nunication interfaces42                               |
|   |      | 6.8.1     | DSPI switching specifications (limited voltage        |
|   |      |           | range)42                                              |
|   |      | 6.8.2     | DSPI switching specifications (full voltage range).44 |
|   |      | 6.8.3     | I2C switching specifications                          |
|   |      | 6.8.4     | UART switching specifications46                       |
|   |      | 6.8.5     | Normal Run, Wait and Stop mode performance            |
|   |      |           | over the full operating voltage range46               |
|   |      | 6.8.6     | VLPR, VLPW, and VLPS mode performance                 |
|   |      |           | over the full operating voltage range48               |
| 7 | Dim  | ensions   | s50                                                   |
|   | 7.1  | Obtain    | ing package dimensions50                              |
| 8 | Pino | out       |                                                       |
|   | 8.1  | K12 S     | ignal Multiplexing and Pin Assignments50              |
|   | 8.2  | K12 P     | inouts53                                              |
| 9 | Rev  | rision Hi | istory54                                              |



reminology and guidelines

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

### 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.







# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | C°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.



# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

- 1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.
- 2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.
- 3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.4 Voltage and current operating ratings

| Symbol           | Description                                                    | Min.                  | Max.                  | Unit |
|------------------|----------------------------------------------------------------|-----------------------|-----------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                         | -0.3                  | 3.8                   | V    |
| I <sub>DD</sub>  | Digital supply current                                         | —                     | 155                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)          | -0.3                  |                       | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage     | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| Ι <sub>D</sub>   | Maximum current single pin limit (applies to all digital pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                          | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| VREGIN           | USB regulator input                                            | -0.3                  | 6.0                   | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                     | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General



1. Rising threshold is the sum of falling threshold and hysteresis voltage

|                       | •                                      | •    | •    |      |      |       |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

### Table 3. VBAT power operating requirements

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                             | Min.                  | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------|-----------------------|------|------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                               |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA   | V <sub>DD</sub> – 0.5 | _    | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3 mA   | V <sub>DD</sub> – 0.5 | _    |      |       |
|                  | Output high voltage — low drive strength                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA    | V <sub>DD</sub> – 0.5 | _    | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6 mA | V <sub>DD</sub> – 0.5 | _    | v    |       |
| I <sub>OHT</sub> | Output high current total for all ports                                 | _                     | 100  | mA   |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA     | _                     | 0.5  | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3 mA    | _                     | 0.5  | v    |       |
|                  | Output low voltage — low drive strength                                 |                       |      |      |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA     | _                     | 0.5  | v    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6 mA  | _                     | 0.5  | v    |       |
| I <sub>OLT</sub> | Output low current total for all ports                                  | _                     | 100  | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                         |                       |      |      |       |
|                  | @ full temperature range                                                | —                     | 1.0  | μΑ   | 1     |
|                  | • @ 25 °C                                                               | _                     | 0.1  | μΑ   |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                              | —                     | 1    | μA   |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                 | _                     | 4    | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                               | 22                    | 50   | kΩ   | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                             | 22                    | 50   | kΩ   | 3     |

1. Tested by ganged leakage method

- 2. Measured at Vinput =  $V_{SS}$
- 3. Measured at Vinput =  $V_{DD}$



General

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz
- MCG mode: FEI

#### Table 5. Power mode transition operating behaviors

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                        | μs   | 1     |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) ≤ 300 µs</li> </ul>                                                                                                     | —    | 300                                    |      |       |
|                  | <ul> <li>1.71 V/(V<sub>DD</sub> slew rate) &gt; 300 µs</li> </ul>                                                                                                  | _    | 1.7 V / (V <sub>DD</sub><br>slew rate) |      |       |
|                  | VLLS0 → RUN                                                                                                                                                        | _    | 135                                    | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | _    | 135                                    | μs   |       |
|                  | VLLS2 → RUN                                                                                                                                                        | _    | 85                                     | μs   |       |
|                  | VLLS3 → RUN                                                                                                                                                        | _    | 85                                     | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 6                                      | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       | _    | 5.2                                    | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _    | 5.2                                    | μs   |       |

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

#### Table 6. Power consumption operating behaviors

| Symbol              | Description                                                                  | Min. | Тур.  | Max.     | Unit | Notes |
|---------------------|------------------------------------------------------------------------------|------|-------|----------|------|-------|
| I <sub>DDA</sub>    | Analog supply current                                                        | _    | —     | See note | mA   | 1     |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash |      |       |          |      | 2     |
|                     | • @ 1.8 V                                                                    | _    | 12.98 | 14       | mA   |       |
|                     | • @ 3.0 V                                                                    | _    | 12.93 | 13.8     | mA   |       |

Table continues on the next page ...



| Symbol                | Description                                                                    | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V<br>• @ -40 to 25°C               | _    | 1.03  | 1.8  | μA   |       |
|                       | • @ -40 to 25 C<br>• @ 50°C                                                    |      | 1.92  | 7.5  |      |       |
|                       | • @ 70°C<br>• @ 105°C                                                          |      | 4.03  | 15.9 |      |       |
|                       |                                                                                |      | 17.43 | 28.7 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled  | _    | 0.543 | 1.1  | μA   |       |
|                       | • @ -40 to 25°C                                                                |      | 1.36  | 7.58 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 3.39  | 14.3 |      |       |
|                       | • @ 105°C                                                                      |      | 16.52 | 24.1 |      |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled | _    | 0.359 | 0.95 | μA   |       |
|                       | • @ -40 to 25°C                                                                |      | 1.03  | 6.8  |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 2.87  | 15.4 |      |       |
|                       | • @ 105°C                                                                      |      | 15.20 | 25.3 |      |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing RTC registers at 3.0 V               | _    | 0.91  | 1.1  | μA   | 9     |
|                       | • @ –40 to 25°C                                                                |      | 1.1   | 1.35 |      |       |
|                       | • @ 50°C<br>• @ 70°C                                                           |      | 1.5   | 1.85 |      |       |
|                       | • @ 105°C                                                                      |      | 4.3   | 5.7  |      |       |

 Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50 MHz core and system clock, 25 MHz bus clock, and 25 MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25 MHz core and system clock, 25 MHz bus clock, and 12.5 MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1 MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32 kHz oscillator current and RTC operation.

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- USB regulator disabled
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL



- 3.  $V_{DD} = 3.3 \text{ V}$ ,  $T_A = 25 \text{ °C}$ ,  $f_{OSC} = 12 \text{ MHz}$  (crystal),  $f_{SYS} = 48 \text{ MHz}$ ,  $f_{BUS} = 48 \text{ MHz}$
- 4. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

# 5.3 Switching specifications

### 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
|                          | Normal run mode                | Э    |      | •    |       |
| f <sub>SYS</sub>         | System and core clock          | _    | 50   | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | _    | 50   | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub>       | LPTMR clock                    | _    | 25   | MHz  |       |
|                          | VLPR mode <sup>1</sup>         |      |      |      |       |
| f <sub>SYS</sub>         | System and core clock          | —    | 4    | MHz  |       |
| f <sub>BUS</sub>         | Bus clock                      | —    | 4    | MHz  |       |
| f <sub>FLASH</sub>       | Flash clock                    | —    | 1    | MHz  |       |
| f <sub>ERCLK</sub>       | External reference clock       | —    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>   | LPTMR clock                    | —    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | —    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | —    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  | _    | 4    | MHz  |       |











#### Table 14. MCG specifications (continued)

| Symbol                | Description                  | Min. | Тур. | Max.                                                          | Unit | Notes |
|-----------------------|------------------------------|------|------|---------------------------------------------------------------|------|-------|
| t <sub>pll_lock</sub> | Lock detector detection time | _    | _    | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 10    |

- 1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).
- 2. 2 V <= VDD <= 3.6 V.
- 3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.
- The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature should be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.
- 8. Excludes any oscillator currents that are also consuming power while PLL is in operation.
- 9. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.
- 10. This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

#### 6.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                          | 1.71 | —    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 500  | _    | nA   |       |
|                    | • 4 MHz                                 | _    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 300  | _    | μA   |       |
|                    | • 16 MHz                                | _    | 950  | _    | μA   |       |
|                    | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | —    | 1.5  | _    | mA   |       |

Table continues on the next page ...



### 6.4.1.2 Flash timing specifications — commands Table 20. Flash command timing specifications

| Symbol                  | Description                                     | Min.       | Тур.        | Max. | Unit | Notes |
|-------------------------|-------------------------------------------------|------------|-------------|------|------|-------|
|                         | Read 1s Block execution time                    |            |             |      |      |       |
| t <sub>rd1blk64k</sub>  | • 64 KB data flash                              | —          | —           | 0.9  | ms   |       |
| t <sub>rd1blk256k</sub> | 256 KB program flash                            | _          | _           | 1.7  | ms   |       |
| t <sub>rd1sec2k</sub>   | Read 1s Section execution time (flash sector)   |            |             | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                    | _          | _           | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                    | —          | —           | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time                 | _          | 65          | 145  | μs   |       |
|                         | Erase Flash Block execution time                |            |             |      |      | 2     |
| t <sub>ersblk64k</sub>  | 64 KB data flash                                | —          | 58          | 580  | ms   |       |
| t <sub>ersblk256k</sub> | • 256 KB program flash                          | _          | 122         | 985  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time               |            | 14          | 114  | ms   | 2     |
|                         | Program Section execution time                  |            |             |      |      |       |
| t <sub>pgmsec512</sub>  | <ul> <li>512 bytes flash</li> </ul>             | —          | 2.4         | _    | ms   |       |
| t <sub>pgmsec1k</sub>   | • 1 KB flash                                    | _          | 4.7         | _    | ms   |       |
| t <sub>pgmsec2k</sub>   | • 2 KB flash                                    | —          | 9.3         | —    | ms   |       |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time               |            |             | 1.8  | ms   |       |
| t <sub>rdonce</sub>     | Read Once execution time                        | _          | _           | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                     | —          | 65          | _    | μs   |       |
| t <sub>ersall</sub>     | Erase All Blocks execution time                 | _          | 250         | 2000 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time       | _          |             | 30   | μs   | 1     |
|                         | Swap Control execution time                     |            |             |      |      |       |
| t <sub>swapx01</sub>    | control code 0x01                               | —          | 200         | —    | μs   |       |
| t <sub>swapx02</sub>    | control code 0x02                               | —          | 70          | 150  | μs   |       |
| t <sub>swapx04</sub>    | control code 0x04                               | _          | 70          | 150  | μs   |       |
| t <sub>swapx08</sub>    | control code 0x08                               | _          | _           | 30   | μs   |       |
|                         | Program Partition for EEPROM execution time     |            |             |      |      |       |
| t <sub>pgmpart64k</sub> | • 64 KB FlexNVM                                 | —          | 138         | _    | ms   |       |
|                         | Set FlexRAM Function execution time:            |            |             |      |      |       |
| t <sub>setramff</sub>   | Control Code 0xFF                               | _          | 70          | _    | μs   |       |
| t <sub>setram32k</sub>  | 32 KB EEPROM backup                             | _          | 0.8         | 1.2  | ms   |       |
| t <sub>setram64k</sub>  | 64 KB EEPROM backup                             | _          | 1.3         | 1.9  | ms   |       |
|                         | Byte-write to FlexRAM                           | for EEPROM | l operation |      |      |       |
|                         | Byte-write to erased FlexRAM location execution |            | 175         | 260  | μs   | 3     |

Table continues on the next page ...



| Symbol                  | Description                                              | Min.       | Тур.         | Max.     | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|----------|------|-------|
|                         | Byte-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr8b32k</sub>  | 32 KB EEPROM backup                                      | _          | 385          | 1800     | μs   |       |
| t <sub>eewr8b64k</sub>  | 64 KB EEPROM backup                                      |            | 475          | 2000     | μs   |       |
|                         | Word-write to FlexRAM                                    | for EEPRON | I operation  | <u>I</u> |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260      | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |          |      |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | _          | 385          | 1800     | μs   |       |
| t <sub>eewr16b64k</sub> | 64 KB EEPROM backup                                      | _          | 475          | 2000     | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | ו        |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _          | 360          | 540      | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |          |      |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | _          | 630          | 2050     | μs   |       |
| t <sub>eewr32b64k</sub> | 64 KB EEPROM backup                                      | _          | 810          | 2250     | μs   |       |

#### Table 20. Flash command timing specifications (continued)

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

#### 6.4.1.3 Flash high voltage current behaviors Table 21. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation | —    | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | —    | 1.5  | 4.0  | mA   |

# 6.4.1.4 Reliability specifications

Table 22. NVM reliability specifications

| Symbol                  | Description                            | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |
|-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|--|
|                         | Progra                                 | m Flash |                   |      |        |       |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | —    | years  |       |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20      | 100               | —    | years  |       |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K    | 50 K              | —    | cycles | 2     |  |
|                         | Data Flash                             |         |                   |      |        |       |  |
| t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5       | 50                |      | years  |       |  |

Table continues on the next page...



| Symbol                   | Description                                              | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|----------------------------------------------------------|----------|-------------------|------|--------|-------|
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                    | 20       | 100               | —    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                        | 10 K     | 50 K              | —    | cycles | 2     |
|                          | FlexRAM as                                               | s EEPROM |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance             | 5        | 50                | _    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance              | 20       | 100               | —    | years  |       |
|                          | Write endurance                                          |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 16</li> </ul>  | 35 K     | 175 K             | _    | writes |       |
| n <sub>nvmwree128</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul> | 315 K    | 1.6 M             | _    | writes |       |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul> | 1.27 M   | 6.4 M             | _    | writes |       |
| n <sub>nvmwree4k</sub>   | • EEPROM backup to FlexRAM ratio = 4096                  | 10 M     | 50 M              | _    | writes |       |

| Table 22. | NVM reliability | y specifications | (continued) |
|-----------|-----------------|------------------|-------------|
|-----------|-----------------|------------------|-------------|

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40 °C  $\leq$  T<sub>i</sub>  $\leq$  °C.

3. Write endurance represents the number of writes to each FlexRAM location at -40 °C ≤Tj ≤ °C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM.

# 6.4.2 EzPort switching specifications

#### Table 23. EzPort switching specifications

| Num  | Description                                              | Min.                    | Max.                | Unit |
|------|----------------------------------------------------------|-------------------------|---------------------|------|
|      | Operating voltage                                        | 1.71                    | 3.6                 | V    |
| EP1  | EZP_CK frequency of operation (all commands except READ) | —                       | f <sub>SYS</sub> /2 | MHz  |
| EP1a | EZP_CK frequency of operation (READ command)             | _                       | f <sub>SYS</sub> /8 | MHz  |
| EP2  | EZP_CS negation to next EZP_CS assertion                 | 2 x t <sub>EZP_CK</sub> | _                   | ns   |
| EP3  | EZP_CS input valid to EZP_CK high (setup)                | 5                       | —                   | ns   |
| EP4  | EZP_CK high to EZP_CS input invalid (hold)               | 5                       | _                   | ns   |
| EP5  | EZP_D input valid to EZP_CK high (setup)                 | 2                       | _                   | ns   |
| EP6  | EZP_CK high to EZP_D input invalid (hold)                | 5                       | _                   | ns   |
| EP7  | EZP_CK low to EZP_Q output valid                         | _                       |                     | ns   |
| EP8  | EZP_CK low to EZP_Q output invalid (hold)                | 0                       | —                   | ns   |
| EP9  | EZP_CS negation to EZP_Q tri-state                       | _                       | 12                  | ns   |



| Symbol            | Description                              | Conditions                                                       | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|------------------------------------------|------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>REFH</sub> | ADC reference voltage high               |                                                                  | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference<br>voltage low             |                                                                  | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                            | 16-bit differential mode                                         | VREFL            | _                 | 31/32 *<br>VREFH | V    |       |
|                   |                                          | All other modes                                                  | VREFL            | —                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input capacitance                        | 16-bit mode                                                      | —                | 8                 | 10               | pF   |       |
|                   |                                          | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>            | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                         |                                                                  | _                | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | R <sub>AS</sub> Analog source resistance | 13-bit / 12-bit modes                                            |                  |                   |                  |      | 3     |
|                   |                                          | f <sub>ADCK</sub> < 4 MHz                                        | _                | —                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency        | ≤ 13-bit mode                                                    | 1.0              | _                 | 18.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency        | 16-bit mode                                                      | 2.0              | _                 | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                           | ≤ 13-bit modes                                                   |                  |                   |                  |      | 5     |
|                   | rate                                     | No ADC hardware averaging                                        | 20.000           | —                 | 818.330          | Ksps |       |
|                   |                                          | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |
| C <sub>rate</sub> | ADC conversion                           | 16-bit mode                                                      |                  |                   |                  |      | 5     |
|                   | rate                                     | No ADC hardware averaging                                        | 37.037           | —                 | 461.467          | Ksps |       |
|                   |                                          | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |

#### Table 24. 16-bit ADC operating conditions (continued)

- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- 3. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8  $\Omega$  analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



rempheral operating requirements and behaviors



Figure 9. ADC input impedance equivalency diagram

#### 6.6.1.2 16-bit ADC electrical characteristics Table 25. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

|                      |                              |                                      | <ul><li>&lt; n⊑m</li></ul> |                   |              |                  |                         |
|----------------------|------------------------------|--------------------------------------|----------------------------|-------------------|--------------|------------------|-------------------------|
| Symbol               | Description                  | Conditions <sup>1</sup> .            | Min.                       | Typ. <sup>2</sup> | Max.         | Unit             | Notes                   |
| I <sub>DDA_ADC</sub> | Supply current               |                                      | 0.215                      | —                 | 1.7          | mA               | 3                       |
|                      | ADC                          | • ADLPC = 1, ADHSC = 0               | 1.2                        | 2.4               | 3.9          | MHz              | t <sub>ADACK</sub> = 1/ |
|                      | asynchronous<br>clock source | • ADLPC = 1, ADHSC = 1               | 2.4                        | 4.0               | 6.1          | MHz              | f <sub>ADACK</sub>      |
| f <sub>ADACK</sub>   |                              | • ADLPC = 0, ADHSC = 0               | 3.0                        | 5.2               | 7.3          | MHz              |                         |
|                      |                              | • ADLPC = 0, ADHSC = 1               | 4.4                        | 6.2               | 9.5          | MHz              |                         |
|                      | Sample Time                  | See Reference Manual chapter         | for sample t               | imes              | -            |                  | -                       |
| TUE                  | Total unadjusted             | 12-bit modes                         | —                          | ±4                | ±6.8         | LSB <sup>4</sup> | 5                       |
|                      | error                        | <ul> <li>&lt;12-bit modes</li> </ul> | _                          | ±1.4              | ±2.1         |                  |                         |
| DNL                  | Differential non-            | 12-bit modes                         |                            | ±0.7              | -1.1 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                    |                                      |                            |                   | -0.3 to 0.5  |                  |                         |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | _                          | ±0.2              |              |                  |                         |
| INL                  | Integral non-                | 12-bit modes                         | _                          | ±1.0              | -2.7 to +1.9 | LSB <sup>4</sup> | 5                       |
|                      | linearity                    |                                      |                            |                   | -0.7 to +0.5 |                  |                         |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —                          | ±0.5              |              |                  |                         |
| E <sub>FS</sub>      | Full-scale error             | 12-bit modes                         | _                          | -4                | -5.4         | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                      |                              | <ul> <li>&lt;12-bit modes</li> </ul> | —                          | -1.4              | -1.8         |                  | V <sub>DDA</sub>        |
|                      |                              |                                      |                            |                   |              |                  | 5                       |

Table continues on the next page...

NP

rempheral operating requirements and behaviors



Figure 12. Typical hysteresis vs. Vin level (VDD = 3.3 V, PMODE = 0)



| Num  | Description                              | Min.                      | Max.                      | Unit |
|------|------------------------------------------|---------------------------|---------------------------|------|
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              |                           | 10                        | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | —                         | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                         | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       |                           | 14                        | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 14                        | ns   |

 Table 32.
 Slave mode DSPI timing (limited voltage range) (continued)



Figure 15. DSPI classic SPI timing — slave mode

### 6.8.2 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Num | Description                       | Min.                          | Max.                     | Unit | Notes |
|-----|-----------------------------------|-------------------------------|--------------------------|------|-------|
|     | Operating voltage                 | 1.71                          | 3.6                      | V    | 1     |
|     | Frequency of operation            | —                             | 12.5                     | MHz  |       |
| DS1 | DSPI_SCK output cycle time        | 4 x t <sub>BUS</sub>          | —                        | ns   |       |
| DS2 | DSPI_SCK output high/low time     | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 2     |

Table 33. Master mode DSPI timing (full voltage range)

Table continues on the next page...



rempheral operating requirements and behaviors





### 6.8.3 I<sup>2</sup>C switching specifications

See General switching specifications.

### 6.8.4 UART switching specifications

See General switching specifications.

# 6.8.5 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S1   | I2S_MCLK cycle time                                               | 40   | _    | ns          |
| S2   | I2S_MCLK (as an input) pulse width high/low                       | 45%  | 55%  | MCLK period |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | _    | ns          |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 15   | ns          |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | —    | 15   | ns          |

Table 35. I2S/SAI master mode timing

Table continues on the next page...



ensions



Figure 21. I2S/SAI timing — slave modes

# 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 48-pin LQFP                              | 98ASH00962A                   |

# 8 Pinout

# 8.1 K12 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

### NOTE

• The analog input signals ADC0\_SE10, ADC0\_SE11, ADC0\_DP1, and ADC0\_DM1 are available only for K11,





#### How to Reach Us:

Home Page: freescale.com

Web Support: freescale.com/support Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: freescale.com/SalesTermsandConditions.

Freescale, the Freescale logo, Energy Efficient Solutions logo, and Kinetis are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2012-2013 Freescale Semiconductor, Inc.

Document Number: K12P48M50SF4 Rev. 4 08/2013

