



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                        |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 32MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                         |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                              |
| Number of I/O              | 38                                                                      |
| Program Memory Size        | 32KB (32K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 1K x 8                                                                  |
| RAM Size                   | 8K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                             |
| Data Converters            | A/D 10x12b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 48-LQFP                                                                 |
| Supplier Device Package    | 48-LQFP (7x7)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l041c6t6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# List of tables

| Table 1.               | Device summary                                                              | 1    |
|------------------------|-----------------------------------------------------------------------------|------|
| Table 2.               | Ultra-low-power STM32L041x4/x6 device features and peripheral counts.       | . 11 |
| Table 3.               | Functionalities depending on the operating power supply range               |      |
| Table 4.               | CPU frequency range depending on dynamic voltage scaling                    |      |
| Table 5.               | Functionalities depending on the working mode                               |      |
|                        | (from Run/active down to standby)                                           | . 17 |
| Table 6.               | STM32L0xx peripherals interconnect matrix                                   |      |
| Table 7.               | Temperature sensor calibration values.                                      |      |
| Table 8.               | Internal voltage reference measured values.                                 |      |
| Table 9.               | Timer feature comparison.                                                   |      |
| Table 10.              | Comparison of I2C analog and digital filters                                |      |
| Table 11.              | STM32L041x4/6 I <sup>2</sup> C implementation                               |      |
| Table 12.              | USART implementation                                                        |      |
| Table 13.              | SPI implementation                                                          |      |
| Table 13.              | Legend/abbreviations used in the pinout table                               |      |
| Table 14.              | -                                                                           |      |
|                        | Pin definitions                                                             |      |
| Table 16.              | Alternate functions                                                         |      |
| Table 17.              | Voltage characteristics                                                     |      |
| Table 18.              | Current characteristics                                                     |      |
| Table 19.              |                                                                             |      |
| Table 20.              | General operating conditions                                                |      |
| Table 21.              | Embedded reset and power control block characteristics.                     |      |
| Table 22.              | Embedded internal reference voltage calibration values                      |      |
| Table 23.              | Embedded internal reference voltage                                         | . 54 |
| Table 24.              | Current consumption in Run mode, code with data processing running          |      |
|                        | from Flash memory                                                           | . 56 |
| Table 25.              | Current consumption in Run mode vs code type,                               |      |
|                        | code with data processing running from Flash memory                         |      |
| Table 26.              | Current consumption in Run mode, code with data processing running from RAM | . 58 |
| Table 27.              | Current consumption in Run mode vs code type,                               |      |
|                        | code with data processing running from RAM                                  | . 58 |
| Table 28.              | Current consumption in Sleep mode                                           | . 59 |
| Table 29.              | Current consumption in Low-power run mode                                   | . 60 |
| Table 30.              | Current consumption in Low-power Sleep mode                                 |      |
| Table 31.              | Typical and maximum current consumptions in Stop mode                       |      |
| Table 32.              | Typical and maximum current consumptions in Standby mode                    |      |
| Table 33.              | Average current consumption during wakeup                                   |      |
| Table 34.              | Peripheral current consumption in Run or Sleep mode                         |      |
| Table 35.              | Peripheral current consumption in Stop and Standby mode                     |      |
| Table 36.              | Low-power mode wakeup timings                                               |      |
| Table 37.              | High-speed external user clock characteristics.                             |      |
| Table 38.              | Low-speed external user clock characteristics                               |      |
| Table 39.              | HSE oscillator characteristics                                              |      |
| Table 40.              | LSE oscillator characteristics                                              |      |
| Table 40.              | 16 MHz HSI16 oscillator characteristics                                     |      |
| Table 41.              | LSI oscillator characteristics                                              |      |
| Table 42.<br>Table 43. | MSI oscillator characteristics                                              |      |
| Table 43.<br>Table 44. | PLL characteristics                                                         |      |
| 1 auic 44.             | I LL UIRIRUEII31103                                                         | . 10 |



# 2 Description

The access line ultra-low-power STM32L041x4/6 family incorporates the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ 32-bit RISC core operating at a 32 MHz frequency, high-speed embedded memories (up to 32 Kbytes of Flash program memory, 1 Kbytes of data EEPROM and 8 Kbytes of RAM) plus an extensive range of enhanced I/Os and peripherals.

The STM32L041x4/6 devices provide high power efficiency for a wide range of performance. It is achieved with a large choice of internal and external clock sources, an internal voltage adaptation and several low-power modes.

The STM32L041x4/6 devices offer several analog features, one 12-bit ADC with hardware oversampling, two ultra-low-power comparators, AES, several timers, one low-power timer (LPTIM), three general-purpose 16-bit timers, one RTC and one SysTick which can be used as timebases. They also feature two watchdogs, one watchdog with independent clock and window capability and one window watchdog based on bus clock.

Moreover, the STM32L041x4/6 devices embed standard and advanced communication interfaces: one I2C, one SPI, one USART, and a low-power UART (LPUART).

The STM32L041x4/6 also include a real-time clock and a set of backup registers that remain powered in Standby mode.

The ultra-low-power STM32L041x4/6 devices operate from a 1.8 to 3.6 V power supply (down to 1.65 V at power down) with BOR and from a 1.65 to 3.6 V power supply without BOR option. They are available in the -40 to +125 °C temperature range. A comprehensive set of power-saving modes allows the design of low-power applications.







Note: The start-up time at power-on is typically 3.3 ms when BOR is active at power-up, the startup time at power-on can be decreased down to 1 ms typically for devices with BOR inactive at power-up.

The devices feature an embedded programmable voltage detector (PVD) that monitors the  $V_{DD/VDDA}$  power supply and compares it to the  $V_{PVD}$  threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when  $V_{DD/VDDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD/VDDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

# 3.4.3 Voltage regulator

The regulator has three operation modes: main (MR), low power (LPR) and power down.

- MR is used in Run mode (nominal regulation)
- LPR is used in the Low-power run, Low-power sleep and Stop modes
- Power down is used in Standby mode. The regulator output is high impedance, the kernel circuitry is powered down, inducing zero consumption but the contents of the registers and RAM are lost except for the standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE crystal 32 KHz oscillator, RCC\_CSR).

# 3.4.4 Boot modes

At startup, BOOT0 pin and nBOOT1 option bit are used to select one of three boot options:

- Boot from Flash memory
- Boot from System memory
- Boot from embedded RAM

The boot loader is located in System memory. It is used to reprogram the Flash memory by using SPI1 (PA4, PA5, PA6, PA7), USART2 (PA2, PA3) or USART2 (PA9, PA10). See STM32<sup>™</sup> microcontroller system memory boot mode AN2606 for details.

# 3.12 Ultra-low-power comparators and reference voltage

The STM32L041x4/6 embed two comparators sharing the same current bias and reference voltage. The reference voltage can be internal or external (coming from an I/O).

- One comparator with ultra low consumption
- One comparator with rail-to-rail inputs, fast or slow mode.
- The threshold can be one of the following:
  - External I/O pins
  - Internal reference voltage (V<sub>REFINT</sub>)
  - submultiple of Internal reference voltage(1/4, 1/2, 3/4) for the rail to rail comparator.

Both comparators can wake up the devices from Stop mode, and be combined into a window comparator.

The internal reference voltage is available externally via a low-power / low-current output buffer (driving current capability of 1  $\mu$ A typical).

# 3.13 System configuration controller

The system configuration controller provides the capability to remap some alternate functions on different I/O ports.

The highly flexible routing interface allows the application firmware to control the routing of different I/Os to the TIM2, TIM21, TIM22 and LPTIM timer input captures. It also controls the routing of internal analog signals to the ADC, COMP1 and COMP2 and the internal reference voltage  $V_{\sf REFINT}$ .

# 3.14 AES

The AES Hardware Accelerator can be used to encrypt and decrypt data using the AES algorithm (compatible with FIPS PUB 197, 2001 Nov 26):

- Key scheduler
- Key derivation for decryption
- 128-bit data block processed
- 128-bit key length
- 213 clock cycles to encrypt/decrypt one 128-bit block
- Electronic codebook (ECB), cypher block chaining (CBC), and counter mode (CTR) supported by hardware.

The AES can be served by the DMA controller.



# 3.15 Timers and watchdogs

The ultra-low-power STM32L041x4/6 devices include three general-purpose timers, one low- power timer (LPTM), two watchdog timers and the SysTick timer.

*Table 9* compares the features of the general-purpose and basic timers.

| Timer           | Counter resolution | Counter type         | Prescaler factor                   | DMA<br>request<br>generation | Capture/compare<br>channels | Complementary<br>outputs |
|-----------------|--------------------|----------------------|------------------------------------|------------------------------|-----------------------------|--------------------------|
| TIM2            | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536 | Yes                          | 4                           | No                       |
| TIM21,<br>TIM22 | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536 | No                           | 2                           | No                       |

| Table 9. Timer | feature | comparison |
|----------------|---------|------------|
|----------------|---------|------------|

# 3.15.1 General-purpose timers (TIM2, TIM21 and TIM22)

There are three synchronizable general-purpose timers embedded in the STM32L041x4/6 devices (see *Table 9* for differences).

#### TIM2

TIM2 is based on 16-bit auto-reload up/down counter. It includes a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output.

The TIM2 general-purpose timers can work together or with the TIM21 and TIM22 generalpurpose timers via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs.

TIM2 has independent DMA request generation.

This timer is capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

### TIM21 and TIM22

TIM21 and TIM22 are based on a 16-bit auto-reload up/down counter. They include a 16-bit prescaler. They have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together and be synchronized with the TIM2, full-featured general-purpose timers.

They can also be used as simple time bases and be clocked by the LSE clock source (32.768 kHz) to provide time bases independent from the main CPU clock.



# 3.15.2 Low-power Timer (LPTIM)

The low-power timer has an independent clock and is running also in Stop mode if it is clocked by LSE, LSI or an external clock. It is able to wakeup the devices from Stop mode.

This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous / one shot mode
- Selectable software / hardware input trigger
- Selectable clock source
  - Internal clock source: LSE, LSI, HSI or APB clock
  - External clock source over LPTIM input (working even with no internal clock source running, used by the Pulse Counter Application)
- Programmable digital glitch filter
- Encoder mode

### 3.15.3 SysTick timer

This timer is dedicated to the OS, but could also be used as a standard downcounter. It is based on a 24-bit downcounter with autoreload capability and a programmable clock source. It features a maskable system interrupt generation when the counter reaches '0'.

### 3.15.4 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 37 kHz internal RC and, as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode.

# 3.15.5 Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.



# 3.16.2 Universal synchronous/asynchronous receiver transmitter (USART)

The USART interface (USART2) is able to communicate at speeds of up to 4 Mbit/s.

it provides hardware management of the CTS, RTS and RS485 driver enable (DE) signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART2 also supports Smartcard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability, auto baud rate feature and has a clock domain independent from the CPU clock that allows to wake up the MCU from Stop mode using baudrates up to 42 Kbaud.

USART2 interface can be served by the DMA controller.

Table 12 for the supported modes and features of USART interface.

| USART modes/features <sup>(1)</sup>         | USART2 |
|---------------------------------------------|--------|
| Hardware flow control for modem             | Х      |
| Continuous communication using DMA          | Х      |
| Multiprocessor communication                | Х      |
| Synchronous mode <sup>(2)</sup>             | Х      |
| Smartcard mode                              | Х      |
| Single-wire half-duplex communication       | Х      |
| IrDA SIR ENDEC block                        | Х      |
| LIN mode                                    | Х      |
| Dual clock domain and wakeup from Stop mode | Х      |
| Receiver timeout interrupt                  | Х      |
| Modbus communication                        | Х      |
| Auto baud rate detection (4 modes)          | Х      |
| Driver Enable                               | Х      |

1. X = supported.

2. This mode allows using the USART as an SPI master.

# 3.16.3 Low-power universal asynchronous receiver transmitter (LPUART)

The devices embed one Low-power UART. The LPUART supports asynchronous serial communication with minimum power consumption. It supports half duplex single wire communication and modem operations (CTS/RTS). It allows multiprocessor communication.

The LPUART has a clock domain independent from the CPU clock, and can wake up the system from Stop mode using baudrates up to 46 Kbaud. The Wakeup events from Stop mode are programmable and can be:

- Start bit detection
- Or any received data frame
- Or a specific programmed data frame

Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while



having an extremely low energy consumption. Higher speed clock can be used to reach higher baudrates.

LPUART interface can be served by the DMA controller.

### 3.16.4 Serial peripheral interface (SPI)

The SPI is able to communicate at up to 16 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

The USARTs with synchronous capability can also be used as SPI master.

The SPI can be served by the DMA controller.

Refer to *Table 13* for the supported modes and features of SPI interface.

| SPI features <sup>(1)</sup> | SPI1 |
|-----------------------------|------|
| Hardware CRC calculation    | Х    |
| I2S mode                    | -    |
| TI mode                     | Х    |

1. X = supported.

# 3.17 Cyclic redundancy check (CRC) calculation unit

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location.

# 3.18 Serial wire debug port (SW-DP)

An ARM SW-DP interface is provided to allow a serial wire debugging tool to be connected to the MCU.



| Table 15. | Pin definitions | (continued) |
|-----------|-----------------|-------------|
|           |                 |             |

|         |         | Pir      | n num                          | ber    |                         |        |                                       |             |               |      | ,                                                                                 |                                                               |
|---------|---------|----------|--------------------------------|--------|-------------------------|--------|---------------------------------------|-------------|---------------|------|-----------------------------------------------------------------------------------|---------------------------------------------------------------|
| TSSOP20 | WLCSP25 | UFQFPN28 | UFQFPN28 (STM32L041GxUxS only) | LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | Pin name<br>(function<br>after reset) | Pin<br>type | I/O structure | Note | Alternate<br>functions                                                            | Additional functions                                          |
| 7       | B4      | 7        | 7                              | 7      | 7                       | 11     | PA1                                   | I/O         | FT            | -    | EVENTOUT,<br>LPTIM1_IN2,<br>TIM2_CH2,<br>I2C1_SMBA,<br>USART2_RTS,<br>TIM21_ETR   | COMP1_INP, ADC_IN1                                            |
| 8       | D4      | 8        | 8                              | 8      | 8                       | 12     | PA2                                   | I/O         | тс            | -    | TIM21_CH1,<br>TIM2_CH3,<br>USART2_TX,<br>LPUART1_TX,<br>COMP2_OUT                 | COMP2_INM6,<br>ADC_IN2,<br>RTC_TAMP3/RTC_TS/R<br>TC_OUT/WKUP3 |
| 9       | E4      | 9        | 9                              | 9      | 9                       | 13     | PA3                                   | I/O         | FT            | -    | TIM21_CH2,<br>TIM2_CH4,<br>USART2_RX,<br>LPUART1_RX                               | COMP2_INP, ADC_IN3                                            |
| 10      | В3      | 10       | 10                             | 10     | 10                      | 14     | PA4                                   | I/O         | тс            | -    | SPI1_NSS,<br>LPTIM1_IN1,<br>USART2_CK,<br>TIM22_ETR                               | COMP1_INM4,<br>COMP2_INM4, ADC_IN4                            |
| 11      | D3      | 11       | 11                             | 11     | 11                      | 15     | PA5                                   | I/O         | тс            | -    | SPI1_SCK,<br>LPTIM1_IN2,<br>TIM2_ETR,<br>TIM2_CH1                                 | COMP1_INM5,<br>COMP2_INM5, ADC_IN5                            |
| 12      | E3      | 12       | 12                             | 12     | 12                      | 16     | PA6                                   | I/O         | FT            | -    | SPI1_MISO,<br>LPTIM1_ETR,<br>LPUART1_CTS,<br>TIM22_CH1,<br>EVENTOUT,<br>COMP1_OUT | ADC_IN6                                                       |



|        | Table 16. Alternate functions |                                                     |                     |                                    |                   |                                                |            |                      |           |  |  |
|--------|-------------------------------|-----------------------------------------------------|---------------------|------------------------------------|-------------------|------------------------------------------------|------------|----------------------|-----------|--|--|
| Ports  |                               | AF0                                                 | AF1                 | AF2                                | AF3               | AF4                                            | AF5        | AF6                  | AF7       |  |  |
|        |                               | SPI1/USART2<br>/LPTIM/TIM21<br>/EVENTOUT/<br>SYS_AF | SPI1/I2C1/<br>LPTIM | LPTIM/TIM2/<br>EVENTOUT/<br>SYS_AF | I2C1/<br>EVENTOUT | I2C1/USART2/<br>LPUART1/<br>TIM22/<br>EVENTOUT | TIM2/21/22 | LPUART1/<br>EVENTOUT | COMP1/2   |  |  |
|        | PA0                           | -                                                   | LPTIM1_IN1          | TIM2_CH1                           | -                 | USART2_CTS                                     | TIM2_ETR   | -                    | COMP1_OUT |  |  |
|        | PA1                           | EVENTOUT                                            | LPTIM1_IN2          | TIM2_CH2                           | I2C1_SMBA         | USART2_RTS                                     | TIM21_ETR  | -                    | -         |  |  |
|        | PA2                           | TIM21_CH1                                           | -                   | TIM2_CH3                           | -                 | USART2_TX                                      | -          | LPUART1_TX           | COMP2_OUT |  |  |
|        | PA3                           | TIM21_CH2                                           | -                   | TIM2_CH4                           | -                 | USART2_RX                                      | -          | LPUART1_RX           |           |  |  |
|        | PA4                           | SPI1_NSS                                            | LPTIM1_IN1          | -                                  | -                 | USART2_CK                                      | TIM22_ETR  | -                    | -         |  |  |
|        | PA5                           | SPI1_SCK                                            | LPTIM1_IN2          | TIM2_ETR                           | -                 | -                                              | TIM2_CH1   | -                    | -         |  |  |
|        | PA6                           | SPI1_MISO                                           | LPTIM1_ETR          | -                                  | -                 | LPUART1_CTS                                    | TIM22_CH1  | EVENTOUT             | COMP1_OUT |  |  |
| Port A | PA7                           | SPI1_MOSI                                           | LPTIM1_OUT          | -                                  | -                 | USART2_CTS                                     | TIM22_CH2  | EVENTOUT             | COMP2_OUT |  |  |
| FULA   | PA8                           | MCO                                                 | -                   | LPTIM1_IN1                         | EVENTOUT          | USART2_CK                                      | TIM2_CH1   | -                    | -         |  |  |
|        | PA9                           | MCO                                                 | I2C1_SCL            | -                                  | -                 | USART2_TX                                      | TIM22_CH1  | -                    | -         |  |  |
|        | PA10                          | -                                                   | I2C1_SDA            | -                                  | -                 | USART2_RX                                      | TIM22_CH2  | -                    | -         |  |  |
|        | PA11                          | SPI1_MISO                                           | -                   | EVENTOUT                           | -                 | USART2_CTS                                     | TIM21_CH2  | -                    | COMP1_OUT |  |  |
|        | PA12                          | SPI1_MOSI                                           | -                   | EVENTOUT                           | -                 | USART2_RTS                                     | -          | -                    | COMP2_OUT |  |  |
|        | PA13                          | SWDIO                                               | LPTIM1_ETR          | -                                  | -                 | -                                              | -          | LPUART1_RX           | -         |  |  |
|        | PA14                          | SWCLK                                               | LPTIM1_OUT          | -                                  | I2C1_SMBA         | USART2_TX                                      | -          | LPUART1_TX           | -         |  |  |
|        | PA15                          | SPI1_NSS                                            | -                   | TIM2_ETR                           | EVENTOUT          | USART2_RX                                      | TIM2_CH1   | -                    | -         |  |  |

DocID027301 Rev 4

44/119

STM32L041x4/6

5

# 6 Electrical characteristics

# 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

# 6.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_Amax$  (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ).

# 6.1.2 Typical values

Unless otherwise specified, typical data are based on T<sub>A</sub> = 25 °C, V<sub>DD</sub> = 3.6 V (for the 1.65 V  $\leq$ V<sub>DD</sub>  $\leq$ 3.6 V voltage range). They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ).

# 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

# 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 11*.

# 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in *Figure 12*.





| Symbol          | Parameter                      | Conditions                              |                         | Тур   | Max <sup>(1)</sup> | Unit |
|-----------------|--------------------------------|-----------------------------------------|-------------------------|-------|--------------------|------|
| I <sub>DD</sub> |                                | Independent watchdog<br>and LSI enabled | $T_A$ = -40 °C to 25 °C | 0.8   | 1.6                |      |
|                 |                                |                                         | T <sub>A</sub> = 55 °C  | 0.9   | 1.8                |      |
|                 | Supply current in Standby mode |                                         | T <sub>A</sub> = 85 °C  | 1     | 2                  |      |
|                 |                                |                                         | T <sub>A</sub> = 105 °C | 1.3   | 3                  | μA   |
|                 |                                |                                         | T <sub>A</sub> = 125 °C | 2.15  | 7                  |      |
| (Standby)       |                                | Independent watchdog<br>and LSI off     | $T_A$ = -40 °C to 25 °C | 0.255 | 0.6                |      |
|                 |                                |                                         | T <sub>A</sub> = 55 °C  | 0.28  | 0.7                |      |
|                 |                                |                                         | T <sub>A</sub> = 85 °C  | 0.405 | 1                  |      |
|                 |                                |                                         | T <sub>A</sub> = 105 °C | 0.7   | 1.7                |      |
|                 |                                |                                         | T <sub>A</sub> = 125 °C | 1.55  | 5                  |      |

| Table 32. Typical and maximum current | consumptions in Standby mode |
|---------------------------------------|------------------------------|
|---------------------------------------|------------------------------|

1. Guaranteed by characterization results at 125 °C, unless otherwise specified

| Symbol                            | parameter                                   | System frequency | Current<br>consumption<br>during wakeup | Unit |
|-----------------------------------|---------------------------------------------|------------------|-----------------------------------------|------|
|                                   |                                             | HSI              | 1                                       |      |
|                                   |                                             | HSI/4            | 0.7                                     |      |
| I <sub>DD</sub> (WU from<br>Stop) | Supply current during wakeup from Stop mode | MSI 4,2 MHz      | 0.7                                     |      |
|                                   |                                             | MSI 1,05 MHz     | 0.4                                     |      |
|                                   |                                             | MSI 65 KHz       | 0.1                                     | mA   |
| I <sub>DD</sub> (Reset)           | Reset pin pulled down                       | -                | 0.21                                    |      |
| I <sub>DD</sub> (Power Up)        | BOR on                                      | -                | 0.23                                    |      |
| I <sub>DD</sub> (WU from          | With Fast wakeup set                        | MSI 2,1 MHz      | 0.5                                     |      |
| StandBy)                          | With Fast wakeup disabled                   | MSI 2,1 MHz      | 0.12                                    |      |



#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 40*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                                                      | Parameter                | Conditions <sup>(2)</sup>                          | Min <sup>(2)</sup> | Тур    | Max  | Unit |
|-------------------------------------------------------------|--------------------------|----------------------------------------------------|--------------------|--------|------|------|
| f <sub>LSE</sub>                                            | LSE oscillator frequency |                                                    | -                  | 32.768 | -    | kHz  |
| G <sub>m</sub> Maximum critical crystal<br>transconductance | Maximum critical crystal | LSEDRV[1:0]=00<br>lower driving capability         |                    |        | 0.5  |      |
|                                                             |                          | LSEDRV[1:0]= 01<br>medium low driving capability   | -                  | -      | 0.75 | uA/V |
|                                                             | transconductance         | LSEDRV[1:0] = 10<br>medium high driving capability | -                  | -      | 1.7  | μΑνν |
|                                                             |                          | LSEDRV[1:0]=11<br>higher driving capability        | -                  | -      | 2.7  |      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup>                         | Startup time             | V <sub>DD</sub> is stabilized                      | -                  | 2      | -    | S    |

#### Table 40. LSE oscillator characteristics<sup>(1)</sup>

1. Guaranteed by design.

2. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

3. Guaranteed by characterization results. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. To increase speed, address a lower-drive quartz with a high- driver mode.

# Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



Figure 23. Typical application with a 32.768 kHz crystal

Note: An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.

70/119

DocID027301 Rev 4



# 6.3.7 Internal clock source characteristics

The parameters given in *Table 41* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 20*.

### High-speed internal 16 MHz (HSI16) RC oscillator

| Symbol                                | Parameter                                                 | Conditions                                                                   |                   | Тур  | Max              | Unit |
|---------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------|-------------------|------|------------------|------|
| f <sub>HSI16</sub>                    | Frequency                                                 | V <sub>DD</sub> = 3.0 V                                                      | -                 | 16   | -                | MHz  |
| TRIM <sup>(1)(2)</sup>                | HSI16 user-                                               | Trimming code is not a multiple of 16                                        | -                 | ±0.4 | 0.7              | %    |
| TRIM                                  | trimmed resolution                                        | Trimming code is a multiple of 16                                            | -                 | -    | ±1.5             | %    |
|                                       |                                                           | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 25 °C                             | -1 <sup>(3)</sup> | -    | 1 <sup>(3)</sup> | %    |
|                                       | Accuracy of the<br>factory-calibrated<br>HSI16 oscillator | $V_{DDA} = 3.0 \text{ V}, \text{ T}_{A} = 0 \text{ to } 55 ^{\circ}\text{C}$ |                   | -    | 1.5              | %    |
|                                       |                                                           | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 70 °C                                      |                   | -    | 2                | %    |
| ACC <sub>HSI16</sub>                  |                                                           | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 85 °C                                      | -2.5              | -    | 2                | %    |
|                                       |                                                           | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = -10 to 105 °C                     | -4                | -    | 2                | %    |
|                                       |                                                           | V <sub>DDA</sub> = 1.65 V to 3.6 V<br>T <sub>A</sub> = -40 to 125 °C         | -5.45             | -    | 3.25             | %    |
| t <sub>SU(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>startup time                          | -                                                                            |                   | 3.7  | 6                | μs   |
| I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>power consumption                     | -                                                                            | -                 | 100  | 140              | μA   |

#### Table 41. 16 MHz HSI16 oscillator characteristics

1. The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0).

2. Guaranteed by characterization results.

3. Guaranteed by test in production.



#### Figure 24. HSI16 minimum and maximum value versus temperature



These tests are compliant with EIA/JESD 78A IC latch-up standard.

| Symbol | Parameter             | Conditions                                    | Class      |
|--------|-----------------------|-----------------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +125 \text{ °C conforming to JESD78A}$ | II level A |

| Table 51 | Electrical | sensitivities |
|----------|------------|---------------|
|          |            | ••••••        |

# 6.3.12 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of  $-5 \mu A/+0 \mu A$  range), or other functional failure (for example reset occurrence oscillator frequency deviation).

The test results are given in the Table 52.

|                  |                                                              | Functional s       |                    |      |  |
|------------------|--------------------------------------------------------------|--------------------|--------------------|------|--|
| Symbol           | Description                                                  | Negative injection | Positive injection | Unit |  |
| I <sub>INJ</sub> | Injected current on BOOT0                                    | -0                 | NA                 |      |  |
|                  | Injected current on PA0, PA2, PA4, PA5,<br>PC15, PH0 and PH1 | -5                 | 0                  | mA   |  |
|                  | Injected current on any other FT and FTf pin                 | -5 <sup>(1)</sup>  | NA                 | ma   |  |
|                  | Injected current on any other pin                            | -5 <sup>(1)</sup>  | +5                 |      |  |

#### Table 52. I/O current injection susceptibility

1. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.



| Symbol                           | Parameter                        | Conditions                                     | Min                                               | Тур | Мах                                               | Unit                       |
|----------------------------------|----------------------------------|------------------------------------------------|---------------------------------------------------|-----|---------------------------------------------------|----------------------------|
| <b>•</b> (3)                     | Colibration time                 | f <sub>ADC</sub> = 16 MHz                      |                                                   | 5.2 |                                                   |                            |
| t <sub>CAL</sub> <sup>(3)</sup>  | Calibration time                 |                                                |                                                   | 83  |                                                   | 1/f <sub>ADC</sub>         |
|                                  |                                  | ADC clock = HSI16                              | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | -   | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | -                          |
| W <sub>LATENCY</sub>             | ADC_DR register write<br>latency | ADC clock = PCLK/2                             | -                                                 | 4.5 | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                  |                                  | ADC clock = PCLK/4                             | -                                                 | 8.5 | -                                                 | f <sub>PCLK</sub><br>cycle |
|                                  |                                  | $f_{ADC} = f_{PCLK}/2 = 16 \text{ MHz}$        | 0.266                                             |     |                                                   | μs                         |
|                                  | Trigger conversion latency       | $f_{ADC} = f_{PCLK}/2$                         | 8.5                                               |     |                                                   | 1/f <sub>PCLK</sub>        |
| t <sub>latr</sub> (3)            |                                  | $f_{ADC} = f_{PCLK}/4 = 8 \text{ MHz}$         | 0.516                                             |     |                                                   | μs                         |
|                                  |                                  | f <sub>ADC</sub> = f <sub>PCLK</sub> /4        | 16.5                                              |     | 1/f <sub>PCLK</sub>                               |                            |
|                                  |                                  | f <sub>ADC</sub> = f <sub>HSI16</sub> = 16 MHz | 0.252                                             | -   | 0.260                                             | μs                         |
| Jitter <sub>ADC</sub>            | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI16</sub>          | f <sub>ADC</sub> = f <sub>HSI16</sub> - 1         |     | -                                                 | 1/f <sub>HSI16</sub>       |
| ts <sup>(3)</sup>                | Sampling time                    | f <sub>ADC</sub> = 16 MHz                      | 0.093                                             | -   | 10.03                                             | μs                         |
| ls(*)                            |                                  |                                                | 1.5                                               | -   | 239.5                                             | 1/f <sub>ADC</sub>         |
| t <sub>STAB</sub> <sup>(3)</sup> | Power-up time                    |                                                | 0                                                 | 0   | 1                                                 | μs                         |
|                                  | Total conversion time            | f <sub>ADC</sub> = 16 MHz                      | 0.875                                             |     | 10.81                                             | μs                         |
| t <sub>ConV</sub> <sup>(3)</sup> | (including sampling time)        |                                                | 14 to 173 (t <sub>S</sub> fo<br>successive app    |     |                                                   | 1/f <sub>ADC</sub>         |

#### Table 57. ADC characteristics (continued)

1. V<sub>DDA</sub> minimum value can be decreased in specific temperature conditions. Refer to *Table 58: RAIN max for fADC* = 16 *MHz*.

2. A current consumption proportional to the APB clock frequency has to be added (see *Table 34: Peripheral current consumption in Run or Sleep mode*).

3. Guaranteed by design.

 Standard channels have an extra protection resistance which depends on supply voltage. Refer to Table 58: RAIN max for fADC = 16 MHz.

### Equation 1: $R_{AIN} max$ formula

$$R_{AIN} < \frac{r_{S}}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$

The formula above (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).



|        |       |             | echanical ua |                       | (4)    |        |
|--------|-------|-------------|--------------|-----------------------|--------|--------|
| Symbol |       | millimeters |              | inches <sup>(1)</sup> |        |        |
| Symbol | Min   | Тур         | Max          | Min                   | Тур    | Max    |
| А      | -     | -           | 1.600        | -                     | -      | 0.0630 |
| A1     | 0.050 | -           | 0.150        | 0.0020                | -      | 0.0059 |
| A2     | 1.350 | 1.400       | 1.450        | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170 | 0.220       | 0.270        | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090 | -           | 0.200        | 0.0035                | -      | 0.0079 |
| D      | 8.800 | 9.000       | 9.200        | 0.3465                | 0.3543 | 0.3622 |
| D1     | 6.800 | 7.000       | 7.200        | 0.2677                | 0.2756 | 0.2835 |
| D3     | -     | 5.500       | -            | -                     | 0.2165 | -      |
| E      | 8.800 | 9.000       | 9.200        | 0.3465                | 0.3543 | 0.3622 |
| E1     | 6.800 | 7.000       | 7.200        | 0.2677                | 0.2756 | 0.2835 |
| E3     | -     | 5.500       | -            | -                     | 0.2165 | -      |
| е      | -     | 0.500       | -            | -                     | 0.0197 | -      |
| L      | 0.450 | 0.600       | 0.750        | 0.0177                | 0.0236 | 0.0295 |
| L1     | -     | 1.000       | -            | -                     | 0.0394 | -      |
| k      | 0°    | 3.5°        | 7°           | 0°                    | 3.5°   | 7°     |
| CCC    | -     | -           | 0.080        | -                     | -      | 0.0031 |

| Table 70. LQFP48 - 48-pin low-profile quad flat package, 7 x 7 mm, package |
|----------------------------------------------------------------------------|
| mechanical data                                                            |

1. Values in inches are converted from mm and rounded to 4 decimal digits.



# 7.2 LQFP32 package information

Figure 37. LQFP32, 7 x 7 mm, 32-pin low-profile quad flat package outline



1. Drawing is not to scale.



# 7.5 WLCSP25 package information



# Figure 46. WLCSP25 - 2.097 x 2.493 mm, 0.400 mm pitch wafer level chip scale package outline

| Table 74. WLCSP25 - 2.097 x 2.493 mm, 0.400 mm pitch wafer level chip scale |
|-----------------------------------------------------------------------------|
| mechanical data                                                             |

| Symbol            | Milimeters |        |        | Inches <sup>(1)</sup> |        |        |
|-------------------|------------|--------|--------|-----------------------|--------|--------|
|                   | Min        | Тур    | Мах    | Min                   | Тур    | Мах    |
| А                 | 0.5250     | 0.5550 | 0.5850 | 0.0207                | 0.0219 | 0.0230 |
| A1                | -          | 0.1750 | -      | -                     | 0.0069 | -      |
| A2                | -          | 0.3800 | -      | -                     | 0.0150 | -      |
| A3 <sup>(2)</sup> | -          | 0.0250 | -      | -                     | 0.0010 | -      |
| b <sup>(3)</sup>  | 0.2200     | 0.2500 | 0.2800 | 0.0087                | 0.0098 | 0.0110 |
| D                 | 2.0620     | 2.0970 | 2.1320 | 0.0812                | 0.0826 | 0.0839 |
| E                 | 2.4580     | 2.4930 | 2.5280 | 0.0968                | 0.0981 | 0.0995 |
| е                 | -          | 0.4000 | -      | -                     | 0.0157 | -      |
| e1                | -          | 1.6000 | -      | -                     | 0.0630 | -      |
| e2                | -          | 1.6000 | -      | -                     | 0.0630 | -      |
| F                 | -          | 0.2485 | -      | -                     | 0.0098 | -      |
| G                 | -          | 0.4465 | -      | -                     | 0.0176 | -      |



| Table 76. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, |  |  |  |  |  |  |
|-------------------------------------------------------------------------------------|--|--|--|--|--|--|
| package mechanical data (continued)                                                 |  |  |  |  |  |  |

| Symbol | millimeters |      |       | inches <sup>(1)</sup> |      |        |
|--------|-------------|------|-------|-----------------------|------|--------|
|        | Min.        | Тур. | Max.  | Min.                  | Тур. | Max.   |
| k      | 0°          | -    | 8°    | 0°                    | -    | 8°     |
| aaa    | -           | -    | 0.100 | -                     | -    | 0.0039 |

1. Values in inches are converted from mm and rounded to four decimal digits.

Figure 50. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package footprint



1. Dimensions are expressed in millimeters.

