



Welcome to **E-XFL.COM** 

**Understanding Embedded - CPLDs (Complex Programmable Logic Devices)** 

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixed-function ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

| Details                         |                                                               |
|---------------------------------|---------------------------------------------------------------|
| Product Status                  | Active                                                        |
| Programmable Type               | In System Programmable                                        |
| Delay Time tpd(1) Max           | 15.5 ns                                                       |
| Voltage Supply - Internal       | 3V ~ 3.6V                                                     |
| Number of Logic Elements/Blocks | 2                                                             |
| Number of Macrocells            | 36                                                            |
| Number of Gates                 | 800                                                           |
| Number of I/O                   | 34                                                            |
| Operating Temperature           | -40°C ~ 105°C (TA)                                            |
| Mounting Type                   | Surface Mount                                                 |
| Package / Case                  | 44-TQFP                                                       |
| Supplier Device Package         | 44-VQFP (10x10)                                               |
| Purchase URL                    | https://www.e-xfl.com/product-detail/xilinx/xa9536xl-15vqg44q |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



DS598 (v1.1) April 3, 2007

## XA9536XL Automotive CPLD

#### **Product Specification**

of two 54V18 Function Blocks, providing 800 usable gates with propagation delays of 15.5 ns. See Figure 2 for architecture overview.

### **Power Estimation**

Power dissipation in CPLDs can vary substantially depending on the system frequency, design application and output loading. Each macrocell in an XA9500XL automotive device must be configured for low-power mode (default mode for XA9500XL devices). In addition, unused product-terms and macrocells are automatically deactivated by the software to further conserve power.

For a general estimate of  $I_{CC}$ , the following equation may be used:

 $I_{CC}(mA) = MC(0.052*PT + 0.272) + 0.04 * MC_{TOG}*MC* f$ 

where:

MC = # macrocells

PT = average number of product terms per macrocell

f = maximum clock frequency

 $MC_{TOG}$  = average % of flip-flops toggling per clock (~12%)

This calculation was derived from laboratory measurements of an XA9500XL part filled with 16-bit counters and allowing a single output (the LSB) to be enabled. The actual  $I_{CC}$  value varies with the design application and should be verified during normal system operation. Figure 1 shows the above estimation in a graphical form. For a more detailed discussion of power consumption in this device, see Xilinx application note XAPP114, "Understanding XC9500XL CPLD Power."



Figure 1: Typical I<sub>CC</sub> vs. Frequency for XA9536XL

### **Features**

- AEC-Q100 device qualification and full PPAP support available in both extended temperature Q-grade and I-grade.
- Guaranteed to meet full electrical specifications over T<sub>A</sub> = -40° C to +105° C with T<sub>J</sub> Maximum = +125° C (Q-grade)
- 15.5 ns pin-to-pin logic delays
- System frequency up to 64.5 MHz
- 36 macrocells with 800 usable gates
- Available in small footprint packages
  - 44-pin VQFP (34 user I/O pins)
  - Pb-free package only
- · Optimized for high-performance 3.3V systems
  - Low power operation
  - 5V tolerant I/O pins accept 5 V, 3.3V, and 2.5V signals
  - 3.3V or 2.5V output capability
  - Advanced 0.35 micron feature size CMOS Fast FLASH™ technology
- Advanced system features
  - In-system programmable
  - Superior pin-locking and routability with Fast CONNECT™ II switch matrix
  - Extra wide 54-input Function Blocks
  - Up to 90 product-terms per macrocell with individual product-term allocation
  - Local clock inversion with three global and one product-term clocks
  - Individual output enable per output pin
  - Input hysteresis on all user and boundary-scan pin inputs
  - Bus-hold circuitry on all user pin inputs
  - Full IEEE Standard 1149.1 boundary-scan (JTAG)
- Fast concurrent programming
- Slew rate control on individual outputs
- Enhanced data security features
- Excellent quality and reliability
  - Endurance exceeding 10,000 program/erase cycles
  - 20 year data retention
  - ESD protection exceeding 2,000V

WARNING: Programming temperature range of  $T_A = 0^{\circ}$  C to +70° C

# **Description**

The XA9536XL is a 3.3V CPLD targeted for high-performance, low-voltage automotive applications. It is comprised

© 2007 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at <a href="http://www.xilinx.com/legal.htm">http://www.xilinx.com/legal.htm</a>. All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.





D3038\_02\_061300

Figure 2: **XA9536XL Architecture**Function Block outputs (indicated by the bold line) drive the I/O Blocks directly.



# **Absolute Maximum Ratings**(1,3)

| Symbol           | Description                                      | Value       | Units |
|------------------|--------------------------------------------------|-------------|-------|
| $V_{CC}$         | Supply voltage relative to GND                   | -0.5 to 4.0 | V     |
| V <sub>IN</sub>  | Input voltage relative to GND <sup>(2)</sup>     | -0.5 to 5.5 | V     |
| V <sub>TS</sub>  | Voltage applied to 3-state output <sup>(2)</sup> | -0.5 to 5.5 | V     |
| T <sub>STG</sub> | Storage temperature (ambient) <sup>(4)</sup>     | -65 to +150 | °C    |
| T <sub>J</sub>   | Junction temperature                             | +125        | °C    |

#### Notes:

- 1. All automotive customers are required to set the Macrocell Power Setting to low, and set Logic Optimization to density.
- Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easier to achieve. During transitions, the
  device pins may undershoot to -2.0 V or overshoot to +7.0V, provided this over- or undershoot lasts less than 10 ns and with the
  forcing current being limited to 200 mA. External I/O voltage may not exceed V<sub>CCINT</sub> by 4.0V.
- 3. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability.
- 4. For soldering guidelines and thermal considerations, see the <u>Device Packaging</u> information on the Xilinx website. For Pb-free packages, see <u>XAPP427</u>.

### **Recommended Operation Conditions**

| Symbol             |                                                      | Parameter                                           |     |                   | Units |
|--------------------|------------------------------------------------------|-----------------------------------------------------|-----|-------------------|-------|
| т                  | Ambient temperature                                  | Ambient temperature I-Grade                         |     | +85               | °C    |
| $T_A$              |                                                      | Q-Grade                                             | -40 | +105              | °C    |
| V <sub>CCINT</sub> | Supply voltage for internal lo                       | Supply voltage for internal logic and input buffers |     | 3.6               | V     |
| V                  | Supply voltage for output drivers for 3.3V operation |                                                     | 3.0 | 3.6               | V     |
| V <sub>CCIO</sub>  | Supply voltage for output drivers for 2.5V operation |                                                     | 2.3 | 2.7               | V     |
| $V_{IL}$           | Low-level input voltage                              |                                                     | 0   | 0.80              | V     |
| $V_{IH}$           | High-level input voltage                             |                                                     | 2.0 | 5.5               | V     |
| V <sub>O</sub>     | Output voltage                                       |                                                     | 0   | V <sub>CCIO</sub> | V     |

## **Quality and Reliability Characteristics**

| Symbol           | Parameter                                               | Min    | Max | Units  |
|------------------|---------------------------------------------------------|--------|-----|--------|
| T <sub>DR</sub>  | Data Retention                                          | 20     | -   | Years  |
| N <sub>PE</sub>  | Program/Erase Cycles (Endurance) @ T <sub>A</sub> = 70° | 10,000 | -   | Cycles |
| V <sub>ESD</sub> | Electrostatic Discharge (ESD)                           | 2,000  | -   | Volts  |

# **DC Characteristic Over Recommended Operating Conditions**

| Symbol          | Parameter Test Conditions            |                                            | Min                   | Max | Units |
|-----------------|--------------------------------------|--------------------------------------------|-----------------------|-----|-------|
| Vou             | Output high voltage for 3.3V outputs | I <sub>OH</sub> = -4.0 mA                  | 2.4                   | -   | V     |
| V <sub>OH</sub> | Output high voltage for 2.5V outputs | I <sub>OH</sub> = –500 μA                  | 90% V <sub>CCIO</sub> | -   | V     |
| V               | Output low voltage for 3.3V outputs  | I <sub>OL</sub> = 8.0 mA                   | -                     | 0.4 | V     |
| V <sub>OL</sub> | Output low voltage for 2.5V outputs  | I <sub>OL</sub> = 500 μA                   | -                     | 0.4 | V     |
| I <sub>IL</sub> | Input leakage current                | $V_{CC}$ = Max; $V_{IN}$ = GND or $V_{CC}$ | -                     | ±10 | μΑ    |
| I <sub>IH</sub> | I/O high-Z leakage current           | $V_{CC}$ = Max; $V_{IN}$ = GND or $V_{CC}$ | -                     | ±10 | μΑ    |



| Symbol          | Parameter                                         | Test Conditions                                             | Min       | Max  | Units |
|-----------------|---------------------------------------------------|-------------------------------------------------------------|-----------|------|-------|
| I <sub>IH</sub> | I/O high-Z leakage current                        | $V_{CC}$ = Max; $V_{CCIO}$ = Max;<br>$V_{IN}$ = GND or 3.6V | -         | ±10  | μΑ    |
|                 |                                                   | V <sub>CC</sub> Min < V <sub>IN</sub> < 5.5V                | -         | ±50  | μΑ    |
| C <sub>IN</sub> | I/O capacitance                                   | V <sub>IN</sub> = GND; f = 1.0 MHz                          | -         | 10   | pF    |
| I <sub>CC</sub> | Operating supply current (low power mode, active) | V <sub>IN</sub> = GND, No load; f = 1.0 MHz                 | 10 (Typic | cal) | mA    |

### **AC Characteristics**

|                     |                                                     | XA953 | 6XL-15 |       |
|---------------------|-----------------------------------------------------|-------|--------|-------|
| Symbol              | Parameter                                           | Min   | Max    | Units |
| $T_PD$              | I/O to output valid                                 | -     | 15.5   | ns    |
| T <sub>SU</sub>     | I/O setup time before GCK                           | 12.0  | -      | ns    |
| T <sub>H</sub>      | I/O hold time after GCK                             | 0     | -      | ns    |
| T <sub>CO</sub>     | GCK to output valid                                 | -     | 5.8    | ns    |
| f <sub>SYSTEM</sub> | Multiple FB internal operating frequency            | -     | 64.5   | MHz   |
| T <sub>PSU</sub>    | I/O setup time before p-term clock input            | 7.6   | -      | ns    |
| T <sub>PH</sub>     | I/O hold time after p-term clock input              | 0.0   | -      | ns    |
| T <sub>PCO</sub>    | P-term clock output valid                           | -     | 10.2   | ns    |
| T <sub>OE</sub>     | GTS to output valid                                 | -     | 7.0    | ns    |
| T <sub>OD</sub>     | GTS to output disable                               | -     | 7.0    | ns    |
| T <sub>POE</sub>    | Product term OE to output enabled                   | -     | 11.0   | ns    |
| T <sub>POD</sub>    | Product term OE to output disabled                  | -     | 11.0   | ns    |
| T <sub>AO</sub>     | GSR to output valid                                 | -     | 14.5   | ns    |
| T <sub>PAO</sub>    | P-term S/R to output valid                          | -     | 15.3   | ns    |
| T <sub>WLH</sub>    | GCK pulse width (High or Low)                       | 4.5   | -      | ns    |
| $T_{APRPW}$         | Asynchronous preset/reset pulse width (High or Low) | 7.0   | -      | ns    |
| T <sub>PLH</sub>    | P-term clock pulse width (High or Low)              | 7.0   | -      | ns    |
| T <sub>SUEC</sub>   | Clock enable setup                                  | 6.5   | -      | ns    |
| T <sub>HEC</sub>    | Clock enable hold                                   | 0     | -      | ns    |



Figure 3: AC Load Circuit

D5058\_03\_081500



# **Internal Timing Parameters**

|                   |                                          | XA953    | 6XL-15 |       |
|-------------------|------------------------------------------|----------|--------|-------|
| Symbol            | Parameter                                | Min      | Max    | Units |
| Buffer Dela       | ys                                       | '        |        |       |
| T <sub>IN</sub>   | Input buffer delay                       | -        | 3.5    | ns    |
| T <sub>GCK</sub>  | GCK buffer delay                         | -        | 1.8    | ns    |
| T <sub>GSR</sub>  | GSR buffer delay                         | -        | 4.5    | ns    |
| T <sub>GTS</sub>  | GTS buffer delay                         | -        | 7.0    | ns    |
| T <sub>OUT</sub>  | Output buffer delay                      | -        | 3.0    | ns    |
| T <sub>EN</sub>   | Output buffer enable/disable delay       | -        | 0      | ns    |
| Product Ter       | m Control Delays                         | 1        | l .    |       |
| T <sub>PTCK</sub> | Product term clock delay                 | -        | 2.7    | ns    |
| T <sub>PTSR</sub> | Product term set/reset delay             | -        | 1.8    | ns    |
| T <sub>PTTS</sub> | Product term 3-state delay               | -        | 7.5    | ns    |
| Internal Reg      | gister and Combinatorial Delays          | 1        | l .    |       |
| T <sub>PDI</sub>  | Combinatorial logic propagation delay    | -        | 1.7    | ns    |
| T <sub>SUI</sub>  | Register setup time                      | 3.0      | -      | ns    |
| T <sub>HI</sub>   | Register hold time                       | 3.5      | -      | ns    |
| T <sub>ECSU</sub> | Register clock enable setup time         | 3.0      | -      | ns    |
| T <sub>ECHO</sub> | Register clock enable hold time          | 3.5      | -      | ns    |
| T <sub>COI</sub>  | Register clock to output valid time      | -        | 1.0    | ns    |
| T <sub>AOI</sub>  | Register async. S/R to output delay      | -        | 7.0    | ns    |
| T <sub>RAI</sub>  | Register async. S/R recover before clock | 10.0     | -      | ns    |
| T <sub>LOGI</sub> | Internal logic delay                     | -        | 7.3    | ns    |
| Feedback D        | elays                                    | <u>'</u> |        | •     |
| T <sub>F</sub>    | Fast CONNECT II feedback delay           | -        | 4.2    | ns    |
| Time Adder        | s                                        |          |        | ·     |
| T <sub>PTA</sub>  | Incremental product term allocator delay | -        | 1.0    | ns    |
| T <sub>SLEW</sub> | Slew-rate limited delay                  | -        | 4.5    | ns    |
|                   |                                          |          |        |       |



### XA9536XL I/O Pins

| Function Block | Macro-<br>cell | VQG44             | BScan Order | Function Block | Macro-<br>cell | VQG44             | BScan Order |
|----------------|----------------|-------------------|-------------|----------------|----------------|-------------------|-------------|
| 1              | 1              | 40                | 105         | 2              | 1              | 39                | 51          |
| 1              | 2              | 41                | 102         | 2              | 2              | 38                | 48          |
| 1              | 3              | 43 <sup>(1)</sup> | 99          | 2              | 3              | 36 <sup>(1)</sup> | 45          |
| 1              | 4              | 42                | 96          | 2              | 4              | 37                | 42          |
| 1              | 5              | 44 <sup>(1)</sup> | 93          | 2              | 5              | 34 <sup>(1)</sup> | 39          |
| 1              | 6              | 2                 | 90          | 2              | 6              | 33 <sup>(1)</sup> | 36          |
| 1              | 7              | 1(1)              | 87          | 2              | 7              | 32                | 33          |
| 1              | 8              | 3                 | 84          | 2              | 8              | 31                | 30          |
| 1              | 9              | 5                 | 81          | 2              | 9              | 30                | 27          |
| 1              | 10             | 6                 | 78          | 2              | 10             | 29                | 24          |
| 1              | 11             | 7                 | 75          | 2              | 11             | 28                | 21          |
| 1              | 12             | 8                 | 72          | 2              | 12             | 27                | 18          |
| 1              | 13             | 12                | 69          | 2              | 13             | 23                | 15          |
| 1              | 14             | 13                | 66          | 2              | 14             | 22                | 12          |
| 1              | 15             | 14                | 63          | 2              | 15             | 21                | 9           |
| 1              | 16             | 16                | 60          | 2              | 16             | 20                | 6           |
| 1              | 17             | 18                | 57          | 2              | 17             | 19                | 3           |
| 1              | 18             | -                 | 54          | 2              | 18             | -                 | 0           |

#### Notes:

# XA9536XL Global, JTAG and Power Pins

| Pin Type                    | VQG44     |
|-----------------------------|-----------|
| I/O/GCK1                    | 43        |
| I/O/GCK2                    | 44        |
| I/O/GCK3                    | 1         |
| I/O/GTS1                    | 36        |
| I/O/GTS2                    | 34        |
| I/O/GSR                     | 33        |
| TCK                         | 11        |
| TDI                         | 9         |
| TDO                         | 24        |
| TMS                         | 10        |
| V <sub>CCINT</sub> 3.3V     | 15, 35    |
| V <sub>CCIO</sub> 2.5V/3.3V | 26        |
| GND                         | 4, 17, 25 |
| No Connects                 | -         |

<sup>1.</sup> Global control pin.



### **Device Part Marking and Ordering Combination Information**



Sample package with part marking.

| Device Ordering and<br>Part Marking Number | Speed<br>(pin-to-pin<br>delay) | Pkg.<br>Symbol | No. of<br>Pins | Package Type          | Operating<br>Range <sup>(1)</sup> |
|--------------------------------------------|--------------------------------|----------------|----------------|-----------------------|-----------------------------------|
| XA9536XL-15VQG44I                          | 15.5 ns                        | VQG44          | 44-pin         | Quad Flat Pack (VQFP) | I                                 |
| XA9536XL-15VQG44Q                          | 15.5 ns                        | VQG44          | 44-pin         | Quad Flat Pack (VQFP) | Q                                 |

#### Notes:

1. I-Grade:  $T_A = -40^\circ$  to +85°C; Q-Grade:  $T_A = -40^\circ$  to +105°C.



# XA9500XL Automotive Requirements and Recommendations

### Requirements

The following requirements are for all automotive applications:

- All automotive customers are required to keep the Macrocell Power selection set to low, and the Logic Optimization set to density when designing with ISE software. These are the default settings when XA9500XL devices are selected for design. These settings are found on the Process Properties page for Implement Design. See the ISE Online Help for details on these properties.
- Use a monotonic, fast ramp power supply to power up XA9500XL . A V<sub>CC</sub> ramp time of less than 1 ms is required.
- Do not float I/O pins during device operation. Floating I/O pins can increase I<sub>CC</sub> as input buffers will draw 1-2 mA per floating input. In addition, when I/O pins are floated, noise can propagate to the center of the CPLD.

I/O pins should be appropriately terminated with keeper/bus-hold. Unused I/Os can also be configured as  $C_{\mbox{\footnotesize GND}}$  (programmable GND).

- 4. Do not drive I/O pins without V<sub>CC</sub>/V<sub>CCIO</sub> powered.
- Sink current when driving LEDs. Because all Xilinx CPLDs have N-channel pull-down transistors on outputs, it is required that an LED anode is sourced through a resistor externally to V<sub>CC</sub>. Consequently, this will give the brightest solution.
- Avoid external pull-down resistors. Always use external pull-up resistors if external termination is required. This is because the XA9500XL Automotive CPLD, which includes some I/O driving circuits beyond the input and output buffers, may have contention with external pull-down resistors, and, consequently, the I/O will not switch as expected.
- Do not drive I/Os pins above the V<sub>CCIO</sub> assigned to its I/O bank.



- The current flow can go into V<sub>CCIO</sub> and affect a user voltage regulator.
- It can also increase undesired leakage current associated with the device.
- If done for too long, it can reduce the life of the device.
- Do not rely on the I/O states before the CPLD configures.
- Use a voltage regulator which can provide sufficient current during device power up. As a rule of thumb, the regulator needs to provide at least three times the peak current while powering up a CPLD in order to guarantee the CPLD can configure successfully.
- 10. Ensure external JTAG terminations for TMS, TCK, TDI, TDO comply with IEEE 1149.1. All Xilinx CPLDs have internal weak pull-ups of ~50 k $\Omega$  on TDI, TMS, and TCK.
- Attach all CPLD V<sub>CC</sub> and GND pins in order to have necessary power and ground supplies around the CPLD.
- 12. Decouple all  $V_{CC}$  and  $V_{CCIO}$  pins with capacitors of 0.01  $\mu$ F and 0.1  $\mu$ F closest to the pins for each  $V_{CC}/V_{CCIO}$ -GND pair.

#### Recommendations

8

The following recommendations are for all automotive applications.

- Use strict synchronous design (only one clocking event) if possible. A synchronous system is more robust than an asynchronous one.
- Include JTAG stakes on the PCB. JTAG stakes can be used to test the part on the PCB. They add benefit in reprogramming part on the PCB, inspecting chip

- internals with INTEST, identifying stuck pins, and inspecting programming patterns (if not secured).
- 3. XA9500XL Automotive CPLDs work with any power sequence, but it is preferable to power the  $V_{CCI}$  (internal  $V_{CC}$ ) before the  $V_{CCIO}$  for the applications in which any glitches from device I/Os are unwanted.
- 4. Do not disregard report file warnings. Software identifies potential problems when compiling, so the report file is worth inspecting to see exactly how your design is mapped onto the logic.
- Understand the Timing Report. This report file provides a speed summary along with warnings. Read the timing file (\*.tim) carefully. Analyze key signal chains to determine limits to given clock(s) based on logic analysis.
- Review Fitter Report equations. Equations can be shown in ABEL-like format, or can also be displayed in Verilog or VHDL formats. The Fitter Report also includes switch settings that are very informative of other device behaviors.
- 7. Let design software define pinouts if possible. Xilinx CPLD software works best when it selects the I/O pins and manages resources for users. It can spread signals around and improve pin-locking. If users must define pins, plan resources in advance.
- Perform a post-fit simulation for all speeds to identify any possible problems (such as race conditions) that might occur when fast-speed silicon is used instead of slow-speed silicon.
- 9. Distribute SSOs (Simultaneously Switching Outputs) evenly around the CPLD to reduce switching noise.
- 10. Terminate high speed outputs to eliminate noise caused by very fast rising/falling edges.



### **Warranty Disclaimer**

THIS WARRANTY DOES NOT EXTEND TO ANY IMPLEMENTATION IN AN APPLICATION OR ENVIRONMENT THAT IS NOT CONTAINED WITHIN XILINX SPECIFICATIONS. PRODUCTS ARE NOT DESIGNED TO BE FAIL-SAFE AND ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS. FURTHER, PRODUCTS ARE NOT WARRANTED FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF THE VEHICLE UNLESS THERE IS A FAIL-SAFE OR REDUNDANCY FEATURE AND ALSO A WARNING SIGNAL TO THE OPERATOR OF THE VEHICLE UPON FAILURE. USE OF PRODUCTS IN SUCH APPLICATIONS IS FULLY AT THE RISK OF CUSTOMER SUBJECT TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.

### **Further Reading**

The following Xilinx links go to relevant XC9500XL CPLD documentation, including XAPP111, Using the XC9500XL Timing Model, and XAPP784, Bulletproof CPLD Design Practices. Simply click on the link and scroll down.

Data Sheets, Application Notes, and White Papers.

**Packaging** 

### **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                             |  |  |
|----------|---------|------------------------------------------------------|--|--|
| 01/12/07 | 1.0     | Initial Xilinx release.                              |  |  |
| 04/03/07 | 1.1     | Add programming temperature range warning on page 1. |  |  |