Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 24MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, I2S, POR, PWM, WDT | | Number of I/O | 37 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 4K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 4x12b; D/A 1x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-TQFP | | Supplier Device Package | 48-TQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32zg222f16-qfp48 | ### 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 $\mu$ DMA controller licensed from ARM. ### 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32ZG. ### 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32ZG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. ### 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32ZG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. ### 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. # 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. ## 2.1.10 Inter-Integrated Circuit Interface (I2C) The $I^2C$ module provides an interface between the MCU and a serial $I^2C$ -bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the $I^2C$ module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. # 2.1.11 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices. ### 2.1.21 Advanced Encryption Standard Accelerator (AES) The AES accelerator performs AES encryption and decryption with 128-bit. Encrypting or decrypting one 128-bit data block takes 52 HFCORECLK cycles with 128-bit keys. The AES module is an AHB slave which enables efficient access to the data and key registers. All write accesses to the AES module must be 32-bit operations, i.e. 8- or 16-bit operations are not supported. ### 2.1.22 General Purpose Input/Output (GPIO) In the EFM32ZG222, there are 37 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals. # 2.2 Configuration Summary The features of the EFM32ZG222 is a subset of the feature set described in the EFM32ZG Reference Manual. Table 2.1 (p. 6) describes device specific implementation of the features. Table 2.1. Configuration Summary | Module | Configuration | Pin Connections | |------------|-------------------------------------------|---------------------------------| | Cortex-M0+ | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | CMU | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | USART1 | Full configuration with I2S and IrDA | US1_TX, US1_RX, US1_CLK, US1_CS | | LEUART0 | Full configuration | LEU0_TX, LEU0_RX | | TIMER0 | Full configuration | TIM0_CC[2:0] | | TIMER1 | Full configuration | TIM1_CC[2:0] | | RTC | Full configuration | NA | | PCNT0 | Full configuration, 16-bit count register | PCNT0_S[1:0] | | ACMP0 | Full configuration | ACMP0_CH[4:0], ACMP0_O | | VCMP | Full configuration | NA | | ADC0 | Full configuration | ADC0_CH[3:0] | | IDAC0 | Full configuration | IDAC0_OUT | | AES | Full configuration | NA | # 3 Electrical Characteristics ### 3.1 Test Conditions ### 3.1.1 Typical Values The typical data are based on $T_{AMB}=25^{\circ}C$ and $V_{DD}=3.0$ V, as defined in Table 3.2 (p. 8), by simulation and/or technology characterisation unless otherwise specified. #### 3.1.2 Minimum and Maximum Values The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 8), by simulation and/or technology characterisation unless otherwise specified. # 3.2 Absolute Maximum Ratings The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 8) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 8). Table 3.1. Absolute Maximum Ratings | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|--------------------------------|----------------------------------------|------|-----|----------------------|------| | T <sub>STG</sub> | Storage tempera-<br>ture range | | -40 | | 150 <sup>1</sup> | °C | | T <sub>S</sub> | Maximum soldering temperature | Latest IPC/JEDEC J-STD-020<br>Standard | | | 260 | °C | | V <sub>DDMAX</sub> | External main supply voltage | | 0 | | 3.8 | V | | V <sub>IOPIN</sub> | Voltage on any I/O pin | | -0.3 | | V <sub>DD</sub> +0.3 | V | <sup>&</sup>lt;sup>1</sup>Based on programmed devices tested for 10000 hours at 150°C. Storage temperature affects retention of preprogrammed calibration values stored in flash. Please refer to the Flash section in the Electrical Characteristics for information on flash data retention for different temperatures. # 3.3 General Operating Conditions # 3.3.1 General Operating Conditions Table 3.2. General Operating Conditions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|------------------------------|------|-----|-----|------| | T <sub>AMB</sub> | Ambient temperature range | -40 | | 85 | °C | | V <sub>DDOP</sub> | Operating supply voltage | 1.98 | | 3.8 | V | | f <sub>APB</sub> | Internal APB clock frequency | | | 24 | MHz | | f <sub>AHB</sub> | Internal AHB clock frequency | | | 24 | MHz | ## 3.4.1 EM0 Current Consumption Figure 3.1. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 24 MHz Figure 3.2. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 21 MHz ## 3.4.5 EM4 Current Consumption Figure 3.13. EM4 current consumption. # 3.5 Transition between Energy Modes The transition times are measured from the trigger to the first clock edge in the CPU. Table 3.4. Energy Modes Transitions | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------|---------------------------------|-----|-----|-----|-------------------------------| | t <sub>EM10</sub> | Transition time from EM1 to EM0 | | 0 | | HF-<br>CORE-<br>CLK<br>cycles | | t <sub>EM20</sub> | Transition time from EM2 to EM0 | | 2 | | μs | | t <sub>EM30</sub> | Transition time from EM3 to EM0 | | 2 | | μs | | t <sub>EM40</sub> | Transition time from EM4 to EM0 | | 163 | | μs | # 3.6 Power Management The EFM32ZG requires the AVDD\_x, VDD\_DREG and IOVDD\_x pins to be connected together (with optional filter) at the PCB level. For practical schematic recommendations, please see the application note, "AN0002 EFM32 Hardware Design Considerations". | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------------|---------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------| | | | Sourcing 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.85V <sub>DD</sub> | | V | | | | Sourcing 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.90V <sub>DD</sub> | | V | | | | Sourcing 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.75V <sub>DD</sub> | | | V | | | | Sourcing 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | 0.85V <sub>DD</sub> | | | V | | | | Sourcing 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | 0.60V <sub>DD</sub> | | | V | | | | Sourcing 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | 0.80V <sub>DD</sub> | | | V | | | | Sinking 0.1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.20V <sub>DD</sub> | | V | | | | Sinking 0.1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOWEST | | 0.10V <sub>DD</sub> | | V | | | | Sinking 1 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.10V <sub>DD</sub> | | V | | V | Output low voltage (Production test condition = 3.0V, | Sinking 1 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= LOW | | 0.05V <sub>DD</sub> | | V | | V <sub>IOOL</sub> | DRIVEMODE =<br>STANDARD) | Sinking 6 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | | | 0.30V <sub>DD</sub> | V | | | | Sinking 6 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= STANDARD | | | 0.20V <sub>DD</sub> | V | | | | Sinking 20 mA, V <sub>DD</sub> =1.98 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | | | 0.35V <sub>DD</sub> | V | | | | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH | | | 0.25V <sub>DD</sub> | V | | I <sub>IOLEAK</sub> | Input leakage cur-<br>rent | High Impedance IO connected to GROUND or Vdd | | ±0.1 | ±100 | nA | | R <sub>PU</sub> | I/O pin pull-up resistor | | | 40 | | kOhm | | R <sub>PD</sub> | I/O pin pull-down resistor | | | 40 | | kOhm | | R <sub>IOESD</sub> | Internal ESD series resistor | | | 200 | | Ohm | | t <sub>IOGLITCH</sub> | Pulse width of pulses to be removed | | 10 | | 50 | ns | Figure 3.15. Typical High-Level Output Current, 2V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = LOW GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.17. Typical High-Level Output Current, 3V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.18. Typical Low-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH ## 3.9 Oscillators #### 3.9.1 LFXO Table 3.8. LFXO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|--------|-----|------| | f <sub>LFXO</sub> | Supported nominal crystal frequency | | | 32.768 | | kHz | | ESR <sub>LFXO</sub> | Supported crystal equivalent series resistance (ESR) | | | 30 | 120 | kOhm | | C <sub>LFXOL</sub> | Supported crystal external load range | | 5 | | 25 | pF | | I <sub>LFXO</sub> | Current consumption for core and buffer after startup. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>LFXOBOOST in CMU_CTRL is<br>1 | | 190 | | nA | | t <sub>LFXO</sub> | Start- up time. | ESR=30 kOhm, C <sub>L</sub> =10 pF,<br>40% - 60% duty cycle has<br>been reached, LFXOBOOST in<br>CMU_CTRL is 1 | | 1100 | | ms | For safe startup of a given crystal, the energyAware Designer in Simplicity Studio contains a tool to help users configure both load capacitance and software settings for using the LFXO. For details regarding the crystal configuration, the reader is referred to application note "AN0016 EFM32 Oscillator Design Consideration". #### 3.9.2 HFXO #### Table 3.9. HFXO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|------|------| | f <sub>HFXO</sub> | Supported nominal crystal Frequency | | 4 | | 24 | MHz | | FOD | Supported crystal | Crystal frequency 24 MHz | | 30 | 100 | Ohm | | ESR <sub>HFXO</sub> | equivalent series resistance (ESR) | Crystal frequency 4 MHz | | 400 | 1500 | Ohm | | g <sub>mHFXO</sub> | The transconductance of the HFXO input transistor at crystal startup | HFXOBOOST in CMU_CTRL equals 0b11 | 20 | | | mS | | C <sub>HFXOL</sub> | Supported crystal external load range | | 5 | | 25 | pF | | 1 . | Current consump-<br>tion for HFXO after<br>startup | 4 MHz: ESR=400 Ohm,<br>C <sub>L</sub> =20 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 85 | | μΑ | | IHFXO | | 24 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 165 | | μΑ | | t <sub>HFXO</sub> | Startup time | 24 MHz: ESR=30 Ohm,<br>C <sub>L</sub> =10 pF, HFXOBOOST in<br>CMU_CTRL equals 0b11 | | 785 | | μs | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------------|--------------------------------------------------------|-------------------------------------------------------------------|---------------------|-------|-----|---------------------| | | | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 75 | | dBc | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 69 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 75 | | dBc | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 76 | | dBc | | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 78 | | dBc | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 68 | 79 | | dBc | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 79 | | dBc | | M | Offeet voltage | After calibration, single ended | -4 | 0.3 | 4 | mV | | V <sub>ADCOFFSET</sub> | Offset voltage | After calibration, differential | | 0.3 | | mV | | | | | | -1.92 | | mV/°C | | TGRAD <sub>ADCTH</sub> | Thermometer output gradient | | | -6.3 | | ADC<br>Codes/<br>°C | | DNL <sub>ADC</sub> | Differential non-lin-<br>earity (DNL) | V <sub>DD</sub> = 3.0 V, external 2.5V reference | -1 | ±0.7 | 4 | LSB | | INL <sub>ADC</sub> | Integral non-linear-<br>ity (INL), End point<br>method | V <sub>DD</sub> = 3.0 V, external 2.5V reference | | ±1.2 | ±3 | LSB | | MC <sub>ADC</sub> | No missing codes | | 11.999 <sup>1</sup> | 12 | | bits | <sup>1</sup>On the average every ADC will have one missing code, most likely to appear around $2048 \pm n^*512$ where n can be a value in the set $\{-3, -2, -1, 1, 2, 3\}$ . There will be no missing code around 2048, and in spite of the missing code the ADC will be monotonic at all times so that a response to a slowly increasing input will always be a slowly increasing output. Around the one code that is missing, the neighbour codes will look wider in the DNL plot. The spectra will show spurs on the level of -78dBc for a full scale input for chips that have the missing code issue. The integral non-linearity (INL) and differential non-linearity parameters are explained in Figure 3.26 (p. 36) and Figure 3.27 (p. 36), respectively. -140 -160 -180 # 3.10.1 Typical performance Figure 3.28. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C 2XVDDVSS Reference **VDD** Reference **5VDIFF Reference** Figure 3.33. ADC Temperature sensor readout # 3.11 Current Digital Analog Converter (IDAC) Table 3.15. IDAC Range 0 Source | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|-------------------------------------------------|-----|-------|-----|-------| | l | Active current with | EM0, default settings | | 11.7 | | μA | | I <sub>IDAC</sub> | STEPSEL=0x10 | Duty-cycled | | 10 | | nA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 0.84 | | μA | | I <sub>STEP</sub> | Step size | | | 0.049 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100mV | | 0.73 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | $V_{DD} = 3.0V$ , STEPSEL=0x10 | | 0.3 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 11.7 | | nA/V | Table 3.16. IDAC Range 0 Sink | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|-------|-----|-------| | I <sub>IDAC</sub> | Active current with STEPSEL=0x10 | EM0, default settings | | 13.7 | | μA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 0.84 | | μΑ | | I <sub>STEP</sub> | Step size | | | 0.050 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 0.16 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 0.2 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 12.5 | | nA/V | # 3.13 Voltage Comparator (VCMP) Table 3.25. VCMP | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|-----------------------------------|-----------------------------------------------------------------------|-----|-----------------|-----|------| | V <sub>VCMPIN</sub> | Input voltage range | | | V <sub>DD</sub> | | V | | V <sub>VCMPCM</sub> | VCMP Common<br>Mode voltage range | | | V <sub>DD</sub> | | V | | | Active current | BIASPROG=0b0000 and<br>HALFBIAS=1 in VCMPn_CTRL<br>register | | 0.1 | 0.8 | μА | | I <sub>VCMP</sub> | Active current | BIASPROG=0b1111 and<br>HALFBIAS=0 in VCMPn_CTRL<br>register. LPREF=0. | | 14.7 | 35 | μΑ | | t <sub>VCMPREF</sub> | Startup time reference generator | NORMAL | | 10 | | μs | | V | Officet voltage | Single ended | | 10 | | mV | | V <sub>VCMPOFFSET</sub> | Offset voltage | Differential | | 10 | | mV | | V <sub>VCMPHYST</sub> | VCMP hysteresis | | | 17 | | mV | | t <sub>VCMPSTART</sub> | Startup time | | | | 10 | μs | The $V_{DD}$ trigger level can be configured by setting the TRIGLEVEL field of the VCMP\_CTRL register in accordance with the following equation: # VCMP Trigger Level as a Function of Level Setting $V_{DD \ Trigger \ Level} = 1.667 V + 0.034 \ \times TRIGLEVEL \tag{3.2}$ #### 3.14 I2C Table 3.26. I2C Standard-mode (Sm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|-----|-----|---------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 100 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 4.7 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 4.0 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 250 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 3450 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 4.7 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 4.0 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 4.0 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EFM32ZG Reference Manual. <sup>&</sup>lt;sup>2</sup>The maximum SDA hold time (t<sub>HD,DAT</sub>) needs to be met only when the device does not stretch the low time of SCL (t<sub>LOW</sub>). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 5). #### Table 3.27. I2C Fast-mode (Fm) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|-----|-----|--------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 400 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 1.3 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.6 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 100 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | 900 <sup>2,3</sup> | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.6 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.6 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.6 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 1.3 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EFM32ZG Reference Manual. Table 3.28. I2C Fast-mode Plus (Fm+) | Symbol | Parameter | Min | Тур | Max | Unit | |---------------------|--------------------------------------------------|------|-----|-------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 0 | | 1000 <sup>1</sup> | kHz | | t <sub>LOW</sub> | SCL clock low time | 0.5 | | | μs | | t <sub>HIGH</sub> | SCL clock high time | 0.26 | | | μs | | t <sub>SU,DAT</sub> | SDA set-up time | 50 | | | ns | | t <sub>HD,DAT</sub> | SDA hold time | 8 | | | ns | | t <sub>SU,STA</sub> | Repeated START condition set-up time | 0.26 | | | μs | | t <sub>HD,STA</sub> | (Repeated) START condition hold time | 0.26 | | | μs | | t <sub>SU,STO</sub> | STOP condition set-up time | 0.26 | | | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 0.5 | | | μs | <sup>&</sup>lt;sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32ZG Reference Manual. # 3.15 Digital Peripherals Table 3.29. Digital Peripherals | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |---------------------|----------------|-------------------------------------|-----|------|-----|------------| | I <sub>USART</sub> | USART current | USART idle current, clock enabled | | 7.5 | | μΑ/<br>MHz | | I <sub>LEUART</sub> | LEUART current | LEUART idle current, clock enabled | | 150 | | nA | | I <sub>I2C</sub> | I2C current | I2C idle current, clock enabled | | 6.25 | | μΑ/<br>MHz | | I <sub>TIMER</sub> | TIMER current | TIMER_0 idle current, clock enabled | | 8.75 | | μΑ/<br>MHz | | I <sub>PCNT</sub> | PCNT current | PCNT idle current, clock enabled | | 100 | | nA | | I <sub>RTC</sub> | RTC current | RTC idle current, clock enabled | | 100 | | nA | $<sup>^2</sup>$ The maximum SDA hold time ( $t_{HD,DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ). <sup>&</sup>lt;sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((900\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 5). | Alternate | ernate LOCATION | | | | | | | | |---------------|-----------------|------|------|------|------|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------| | Functionality | 0 | 1 | 2 | 3 | 4 | 5 | 6 | Description | | CMU_CLK1 | PA1 | | PE12 | | | | | Clock Management Unit, clock output number 1. | | | | | | | | | | Debug-interface Serial Wire clock input. | | DBG_SWCLK | PF0 | | | | | | | Note that this function is enabled to pin out of reset, and has a built-in pull down. | | | | | | | | | | Debug-interface Serial Wire data input / output. | | DBG_SWDIO | PF1 | | | | | | | Note that this function is enabled to pin out of reset, and has a built-in pull up. | | GPIO_EM4WU0 | PA0 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU2 | PC9 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU3 | PF1 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU4 | PF2 | | | | | | | Pin can be used to wake the system up from EM4 | | GPIO_EM4WU5 | PE13 | | | | | | | Pin can be used to wake the system up from EM4 | | HFXTAL_N | PB14 | | | | | | | High Frequency Crystal negative pin. Also used as external optional clock input pin. | | HFXTAL_P | PB13 | | | | | | | High Frequency Crystal positive pin. | | I2C0_SCL | PA1 | PD7 | | | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output. | | I2C0_SDA | PA0 | PD6 | | | PC0 | PF0 | PE12 | I2C0 Serial Data input / output. | | IDAC0_OUT | PB11 | | | | | | | IDAC0 output. | | LEU0_RX | PD5 | PB14 | | PF1 | PA0 | | | LEUART0 Receive input. | | LEU0_TX | PD4 | PB13 | | PF0 | PF2 | | | LEUART0 Transmit output. Also used as receive input in half duplex communication. | | LFXTAL_N | PB8 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) negative pin. Also used as an optional external clock input pin. | | LFXTAL_P | PB7 | | | | | | | Low Frequency Crystal (typically 32.768 kHz) positive pin. | | PCNT0_S0IN | PC13 | | PC0 | PD6 | | | | Pulse Counter PCNT0 input number 0. | | PCNT0_S1IN | PC14 | | PC1 | PD7 | | | | Pulse Counter PCNT0 input number 1. | | PRS_CH0 | PA0 | PF3 | PC14 | | | | | Peripheral Reflex System PRS, channel 0. | | PRS_CH1 | PA1 | PF4 | PC15 | | | | | Peripheral Reflex System PRS, channel 1. | | PRS_CH2 | PC0 | PF5 | PE10 | | | | | Peripheral Reflex System PRS, channel 2. | | PRS_CH3 | PC1 | | PE11 | | | | | Peripheral Reflex System PRS, channel 3. | | TIM0_CC0 | PA0 | PA0 | | | PA0 | PF0 | | Timer 0 Capture Compare input / output channel 0. | | TIM0_CC1 | PA1 | PA1 | | | PC0 | PF1 | | Timer 0 Capture Compare input / output channel 1. | | TIM0_CC2 | PA2 | PA2 | | | PC1 | PF2 | | Timer 0 Capture Compare input / output channel 2. | | TIM1_CC0 | PC13 | PE10 | | PB7 | PD6 | | | Timer 1 Capture Compare input / output channel 0. | | TIM1_CC1 | PC14 | PE11 | | PB8 | PD7 | | | Timer 1 Capture Compare input / output channel 1. | | TIM1_CC2 | PC15 | PE12 | | PB11 | PC13 | | | Timer 1 Capture Compare input / output channel 2. | | US1_CLK | PB7 | | PF0 | PC15 | | | | USART1 clock input / output. | | US1_CS | PB8 | | PF1 | PC14 | | | | USART1 chip select input / output. | | | | | | | | | | USART1 Asynchronous Receive. | | US1_RX | PC1 | | PD6 | PD6 | | | | USART1 Synchronous mode Master Input / Slave Output (MISO). | | US1_TX | PC0 | | PD7 | PD7 | | | | USART1 Asynchronous Transmit.Also used as receive input in half duplex communication. USART1 Synchronous mode Master Output / Slave Input (MOSI). | Figure 5.2. TQFP48 PCB Solder Mask Table 5.2. QFP48 PCB Solder Mask Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | |--------|-----------| | а | 1.72 | | b | 0.42 | | С | 0.50 | | d | 8.50 | | е | 8.50 | # **7 Revision History** #### 7.1 Revision 1.10 March 6th, 2015 Updated ADC data, updated temperature sensor graph and added clarification on conditions for $INL_{ADC}$ and $DNL_{ADC}$ parameters. Updated Max ESR<sub>HEXO</sub> value for Crystal Frequency of 24 MHz. Updated current consumption. Updated LFXO and HFXO data. Updated LFRCO and HFRCO data. Updated ACMP data. Updated VCMP data. Updated Memory Map. Added DMA current in Digital Peripherals section. Added AUXHFRCO to block diagram and Electrical Characteristics. Updated block diagram. ## **7.2 Revision 1.00** July 2nd, 2014 Corrected single power supply voltage minimum value from 1.85V to 1.98V. Removed "Preliminary" markings. Updated current consumption. Updated transition between energy modes. Updated power management data. Updated GPIO data. Updated LFXO, HFXO, HFRCO and ULFRCO data. Updated LFRCO and HFRCO plots. Updated ADC data. Updated ACMP data. ### 7.3 Revision 0.61 November 21st, 2013 Updated figures. Updated Cortex M0 related items in the memory map. # **7.9 Revision 0.10** June 7th, 2011 Initial preliminary release. # List of Figures | 2.1. Block Diagram | . 3 | |--------------------------------------------------------------------------------------------------------------------|-----| | 2.2. EFM32ZG222 Memory Map with largest RAM and Flash sizes | . 7 | | 3.1. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 24 MHz | 11 | | 3.2. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 21 | 11 | | | 4.4 | | MHz | 11 | | 3.3. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 14 | | | MHz | 12 | | 3.4. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 11 | | | MHz | 12 | | 3.5. EM0 Current consumption while executing prime number calculation code from flash with HFRCO running at 6.6 | | | MHz | | | 3.6. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 24 MHz | | | 3.7. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 21 MHz | | | 3.8. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 14 MHz | | | 3.9. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11 MHz | 15 | | 3.10. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 6.6 MHz | | | 3.11. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO. | 16 | | 3.12. EM3 current consumption. | 16 | | 3.13. EM4 current consumption. | | | 3.14. Typical Low-Level Output Current, 2V Supply Voltage | 21 | | 3.15. Typical High-Level Output Current, 2V Supply Voltage | 22 | | 3.16. Typical Low-Level Output Current, 3V Supply Voltage | | | 3.17. Typical High-Level Output Current, 3V Supply Voltage | | | 3.18. Typical Low-Level Output Current, 3.8V Supply Voltage | 25 | | 3.19. Typical High-Level Output Current, 3.8V Supply Voltage | 26 | | 3.20. Calibrated LFRCO Frequency vs Temperature and Supply Voltage | 28 | | 3.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.22. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.23. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature | 30 | | 3.24. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature | | | 3.25. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature | 31 | | 3.26. Integral Non-Linearity (INL) | | | 3.27. Differential Non-Linearity (DNL) | | | 3.28. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C | 37 | | 3.29. ADC Integral Linearity Error vs Code, Vdd = 3V, Temp = 25°C | 38 | | 3.30. ADC Differential Linearity Error vs Code, Vdd = 3V, Temp = 25°C | 39 | | 3.31. ADC Absolute Offset, Common Mode = Vdd /2 | 40 | | 3.32. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V | 40 | | 3.33. ADC Temperature sensor readout | 41 | | 3.34. IDAC Source Current as a function of voltage on IDAC OUT | 44 | | 3.35. IDAC Sink Current as a function of voltage from IDAC_OUT | 45 | | 3.36. IDAC linearity | 45 | | 3.37. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1 | 47 | | 4.1. EFM32ZG222 Pinout (top view, not to scale) | 51 | | 4.2. TQFP48 | | | 5.1. TQFP48 PCB Land Pattern | | | 5.2. TQFP48 PCB Solder Mask | | | 5.3. TQFP48 PCB Stencil Design | | | 6.1. Example Chip Marking (top view) | | | | - |