Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | M8C | | Core Size | 8-Bit | | Speed | 24MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 6 | | Program Memory Size | 2KB (2K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 256 x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.25V | | Data Converters | A/D 2x14b; D/A 1x9b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 8-SOIC (0.154", 3.90mm Width) | | Supplier Device Package | 8-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c22113-24sit | CY8C22x13 Final Data Sheet PSoC™ Overview processor. The CPU utilizes an interrupt controller with 10 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT). Memory encompasses 2 KB of Flash for program storage, 256 bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using the Flash. Program Flash utilizes four protection levels on blocks of 64 bytes, allowing customized software IP protection. The PSoC device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 2.5% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. If crystal accuracy is desired, the ECO (32.768 kHz external crystal oscillator) is available for use as a Real Time Clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device. PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read. ### The Digital System The Digital System is composed of 4 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. **Digital System Block Diagram** Digital peripheral configurations include those listed below. - PWMs (8 to 32 bit) - PWMs with Dead band (8 to 32 bit) - Counters (8 to 32 bit) - Timers (8 to 32 bit) - UART 8-bit with selectable parity (up to 1) - SPI master and slave (up to 1) - I2C slave and master (1 available as a System Resource) - Cyclical Redundancy Checker/Generator (8 to 32 bit) - IrDA (up to 1) - Pseudo Random Sequence Generators (8 to 32 bit) The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled "PSoC Device Characteristics" on page 3. #### The Analog System The Analog System is composed of 3 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are listed below. - Analog-to-digital converters (one with 6- to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR) - Filters (two pole band-pass, low-pass, and notch) - Amplifiers (one with selectable gain to 48x) - Comparators (one with 16 selectable thresholds) - DACs (one with 6- to 9-bit resolution) - Multiplying DACs (one with 6- to 9-bit resolution) - High current output drivers (one with 30 mA drive as a Core Resource) - 1.3V reference (as a System Resource) - Many other topologies possible CY8C22x13 Final Data Sheet PSoC™ Overview Analog blocks are provided in columns of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks. The number of blocks is dependant on the device family which is detailed in the table titled "PSoC Device Characteristics" on page 3. Analog System Block Diagram #### Additional System Resources System Resources, some of which have been previously listed, provide additional capability useful to complete systems. Additional resources include a decimator, low voltage detection, and power on reset. Brief statements describing the merits of each system resource are presented below. - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of Delta Sigma ADCs. - The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported. - Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.3 voltage reference provides an absolute reference for the analog system, including ADCs and DACs. #### **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 3 analog blocks. The following table lists the resources available for specific PSoC device groups. **PSoC Device Characteristics** | PSoC Part<br>Number | Digital<br>IO | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | |---------------------|---------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------| | CY8C29x66 | up to<br>64 | 4 | 16 | 12 | 4 | 4 | 12 | | CY8C27x66 | up to<br>44 | 2 | 8 | 12 | 4 | 4 | 12 | | CY8C27x43 | up to<br>44 | 2 | 8 | 12 | 4 | 4 | 12 | | CY8C24x23 | up to<br>24 | 1 | 4 | 12 | 2 | 2 | 6 | | CY8C22x13 | up to<br>16 | 1 | 4 | 8 | 1 | 1 | 3 | CY8C22x13 Final Data Sheet PSoC™ Overview # **Getting Started** The quickest path to understanding the PSoC silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the $PSoC^{TM}$ Mixed Signal Array Technical Reference Manual. For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest PSoC device data sheets on the web at http://www.cypress.com/psoc. #### **Development Kits** Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store at <a href="http://www.onfulfillment.com/cypressstore/">http://www.onfulfillment.com/cypressstore/</a> contains development kits, C compilers, and all accessories for PSoC development. Click on *PSoC (Programmable System-on-Chip)* to view a current list of available items. ### Tele-Training Free PSoC "Tele-training" is available for beginners and taught by a live marketing or application engineer over the phone. Five training classes are available to accelerate the learning curve including introduction, designing, debugging, advanced design, advanced analog, as well as application-specific classes covering topics like PSoC and the LIN bus. For days and times of the tele-training, see <a href="http://www.cypress.com/support/training.cfm">http://www.cypress.com/support/training.cfm</a>. #### Consultants Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant, go to the following Cypress support web site: http://www.cypress.com/support/cypros.cfm. #### Technical Support PSoC application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at http://www.cypress.com/support/login.cfm. ## Application Notes A long list of application notes will assist you in every aspect of your design effort. To locate the PSoC application notes, go to http://www.cypress.com/design/results.cfm. # **Development Tools** The Cypress MicroSystems PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows 98, Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP. (Reference the PSoC Designer Functional Flow diagram below.) PSoC Designer helps the customer to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high-level C language compiler developed specifically for the devices in the family. **PSoC Designer Subsystems** # 2. Register Reference This chapter lists the registers of the CY8C22x13 PSoC device by way of mapping tables, in offset order. For detailed register information, reference the PSoC<sup>TM</sup> Mixed Signal Array Technical Reference Manual. # 2.1 Register Conventions #### 2.1.1 Abbreviations Used The register conventions specific to this section are listed in the following table. | Convention | Description | |------------|-----------------------------------| | RW | Read and write register or bit(s) | | R | Read register or bit(s) | | W | Write register or bit(s) | | L | Logical register or bit(s) | | С | Clearable register or bit(s) | | # | Access is bit specific | # 2.2 Register Mapping Tables The PSoC device has a total register address space of 512 bytes. The register space is also referred to as IO space and is broken into two parts. The XOI bit in the Flag register determines which bank the user is currently in. When the XOI bit is set, the user is said to be in the "extended" address space or the "configuration" registers. **Note** In the following register mapping tables, blank fields are Reserved and should not be accessed. # 3. Electrical Specifications This chapter presents the DC and AC electrical specifications of the CY8C22x13 PSoC device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by referencing the web at http://www.cypress.com/psoc. Specifications are valid for $-40^{o}C \le T_{A} \le 85^{o}C$ and $T_{J} \le 100^{o}C$ as specified, except where noted. Specifications for devices running at greater than 12 MHz are valid for $-40^{o}C \le T_{A} \le 70^{o}C$ and $T_{J} \le 82^{o}C$ . Figure 3-1. Voltage versus Operating Frequency The following table lists the units of measure that are used in this chapter. Table 3-1: Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | | |--------|------------------------------|--------|-------------------------------|--| | °C | degree Celsius | μW | micro watts | | | dB | decibels | mA | milli-ampere | | | fF | femto farad | ms | milli-second | | | Hz | hertz | mV | milli-volts | | | KB | 1024 bytes | nA | nano ampere | | | Kbit | 1024 bits | ns | nanosecond | | | kHz | kilohertz | nV | nanovolts | | | kΩ | kilohm | Ω | ohm | | | MHz | megahertz | pA | pico ampere | | | MΩ | megaohm | pF | pico farad | | | μΑ | micro ampere | pp | peak-to-peak | | | μF | micro farad | ppm | parts per million | | | μН | micro henry | ps | picosecond | | | μs | microsecond | sps | samples per second | | | μV | micro volts | σ | sigma: one standard deviation | | | μVrms | micro volts root-mean-square | V | volts | | # 3.1 Absolute Maximum Ratings **Table 3-2. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|---------------------------------------------------------------|-----------|-----|-----------|-------|--------------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | -55 | - | +100 | °C | Higher storage temperatures will reduce data retention time. | | T <sub>A</sub> | Ambient Temperature with Power Applied | -40 | _ | +85 | °C | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | - | +6.0 | V | | | V <sub>IO</sub> | DC Input Voltage | Vss - 0.5 | - | Vdd + 0.5 | V | | | _ | DC Voltage Applied to Tri-state | Vss - 0.5 | - | Vdd + 0.5 | V | | | I <sub>MIO</sub> | Maximum Current into any Port Pin | -25 | _ | +50 | mA | | | I <sub>MAIO</sub> | Maximum Current into any Port Pin Configured as Analog Driver | -50 | - | +50 | mA | | | _ | Static Discharge Voltage | 2000 | - | - | V | | | _ | Latch-up Current | - | - | 200 | mA | | # 3.2 Operating Temperature **Table 3-3. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|----------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient Temperature | -40 | - | +85 | °C | | | TJ | Junction Temperature | -40 | _ | +100 | Ü | The temperature rise from ambient to junction is package specific. See "Thermal Impedances" on page 34. The user must limit the power consumption to comply with this requirement. | #### 3.3 DC Electrical Characteristics #### 3.3.1 DC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only or unless otherwise specified. Table 3-4. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------------------------------------------------------------------------------------|-------|-----|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------| | Vdd | Supply Voltage | 3.00 | _ | 5.25 | V | | | I <sub>DD</sub> | Supply Current | - | 5 | 8 | mA | Conditions are Vdd = 5.0V, 25 °C, CPU = 3<br>MHz, 48 MHz disabled. VC1 = 1.5 MHz, VC2 =<br>93.75 kHz, VC3 = 93.75 kHz. | | I <sub>DD3</sub> | Supply Current | - | 3.3 | 6.0 | mA | Conditions are Vdd = 3.3V, $T_A$ = 25 °C, CPU = 3 MHz, 48 MHz = Disabled, VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 93.75 kHz. | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT. <sup>a</sup> | _ | 3 | 6.5 | μА | Conditions are with internal slow speed oscillator, Vdd = 3.3V, -40 $^{\circ}$ C <= $T_A$ <= 55 $^{\circ}$ C. | | I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT at high temperature. <sup>a</sup> | - | 4 | 25 | μА | Conditions are with internal slow speed oscillator, Vdd = 3.3V, $55$ °C < $T_A$ <= $85$ °C. | | I <sub>SBXTL</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and external crystal. <sup>a</sup> | - | 4 | 7.5 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. Vdd = 3.3V, -40 $^{\circ}$ C <= T <sub>A</sub> <= 55 $^{\circ}$ C. | | I <sub>SBXTLH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and external crystal at high temperature. <sup>a</sup> | - | 5 | 26 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. Vdd = 3.3V, 55 $^{o}$ C < T <sub>A</sub> <= 85 $^{o}$ C. | | $V_{REF}$ | Reference Voltage (Bandgap) | 1.275 | 1.3 | 1.325 | V | Trimmed for appropriate Vdd. | a. Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This should be compared with devices that have similar functions enabled. #### 3.3.2 DC General Purpose IO Specifications Table 3-5. DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------|-----|------|-------|-----------------------------------------------------------------------| | R <sub>PU</sub> | Pull up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd - 1.0 | - | - | V | IOH = 10 mA, Vdd = 4.75 to 5.25V (80 mA maximum combined IOH budget) | | V <sub>OL</sub> | Low Output Level | - | - | 0.75 | V | IOL = 25 mA, Vdd = 4.75 to 5.25V (150 mA maximum combined IOL budget) | | $V_{IL}$ | Input Low Level | - | - | 8.0 | V | Vdd = 3.0 to 5.25 | | V <sub>IH</sub> | Input High Level | 2.1 | _ | | V | Vdd = 3.0 to 5.25 | | V <sub>H</sub> | Input Hysterisis | - | 60 | - | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | - | 1 | - | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | - | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | _ | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. | # 3.3.3 DC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only or unless otherwise specified. The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Cap PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Typical parameters apply to 5V at 25°C and are for design guidance only. Table 3-6. 5V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-----------------------------------------------------------|-----------|------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) Low Power | - | 1.6 | 10 | mV | | | | Input Offset Voltage (absolute value) Mid Power | - | 1.3 | 8 | mV | | | | Input Offset Voltage (absolute value) High Power | _ | 1.2 | 7.5 | mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | - | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | - | 20 | - | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent. Temp = 25°C. | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0.0 | _ | Vdd | ٧ | The common-mode input voltage range is mea- | | | Common Mode Voltage Range (high power or high opamp bias) | 0.5 | - | Vdd - 0.5 | | sured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open Loop Gain | | - | - | dB | Specification is applicable at high power. For all | | | Power = Low | 60 | | | | other bias modes (except high power, high opamp bias), minimum is 60 dB. | | | Power = Medium | 60 | | | | opamp bias), minimum is 60 db. | | | Power = High | 80 | | | | | | V <sub>OHIGHOA</sub> | High Output Voltage Swing (worst case internal load) | | | | | | | | Power = Low | Vdd - 0.2 | _ | _ | V | | | | Power = Medium | Vdd - 0.2 | _ | - | V | | | | Power = High | Vdd - 0.5 | _ | _ | V | | | V <sub>OLOWOA</sub> | Low Output Voltage Swing (worst case internal load) | | | | | | | | Power = Low | - | - | 0.2 | ٧ | | | | Power = Medium | - | _ | 0.2 | V | | | | Power = High | - | - | 0.5 | ٧ | | | I <sub>SOA</sub> | Supply Current (including associated AGND buffer) | | | | | | | | Power = Low | - | 150 | 200 | μΑ | | | | Power = Low, Opamp Bias = High | - | 300 | 400 | μΑ | | | | Power = Medium | - | 600 | 800 | μΑ | | | | Power = Medium, Opamp Bias = High | _ | 1200 | 1600 | μΑ | | | | Power = High | _ | 2400 | 3200 | μΑ | | | | Power = High, Opamp Bias = High | - | 4600 | 6400 | μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 60 | _ | _ | dB | | Table 3-7. 3.3V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------------------------------------|-----------|------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) Low Power | - | 1.65 | 10 | mV | | | | Input Offset Voltage (absolute value) Mid Power | - | 1.32 | 8 | mV | | | | High Power is 5 Volt Only | | | | | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | - | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | - | 20 | _ | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | - | 4.5 | 9.5 | pF | Package and pin dependent. Temp = 25°C. | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0.2 | _ | Vdd - 0.2 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open Loop Gain | | - | - | dB | Specification is applicable at high power. For | | | Power = Low | 60 | | | | all other bias modes (except high power, high opamp bias), minimum is 60 dB. | | | Power = Medium | 60 | | | | opamp blas), minimum is oo ub. | | | Power = High | 80 | | | | | | $V_{OHIGHOA}$ | High Output Voltage Swing (worst case internal load) | | | | | | | | Power = Low | Vdd - 0.2 | - | - | V | | | | Power = Medium | Vdd - 0.2 | _ | - | V | | | | Power = High is 5V only | Vdd - 0.2 | - | - | V | | | $V_{OLOWOA}$ | Low Output Voltage Swing (worst case internal load) | | | | | | | | Power = Low | - | _ | 0.2 | V | | | | Power = Medium | - | - | 0.2 | V | | | | Power = High | - | - | 0.2 | V | | | I <sub>SOA</sub> | Supply Current (including associated AGND buffer) | | | | | | | | Power = Low | - | 150 | 200 | μΑ | | | | Power = Low, Opamp Bias = High | - | 300 | 400 | μΑ | | | | Power = Medium | - | 600 | 800 | μΑ | | | | Power = Medium, Opamp Bias = High | _ | 1200 | 1600 | μΑ | | | | Power = High | - | 2400 | 3200 | μΑ | | | | Power = High, Opamp Bias = High | - | 4600 | 6400 | μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 50 | - | - | dB | | # 3.3.4 DC Analog Output Buffer Specifications Table 3-8. 5V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|-------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | - | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | - | +6 | - | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance | | | | | | | | Power = Low | _ | 1 | _ | Ω | | | | Power = High | _ | 1 | _ | Ω | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.1<br>0.5 x Vdd + 1.1 | | <br> -<br> - | V<br>V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | - | - | 0.5 x Vdd - 1.3<br>0.5 x Vdd - 1.3 | V<br>V | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) Power = Low Power = High | <br> -<br> - | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 60 | - | _ | dB | | Table 3-9. 3.3V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-----------------------------------------------------|-----------------|-----|-----------------|-------|-------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | - | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance | | | | | | | | Power = Low | _ | 1 | _ | Ω | | | | Power = High | _ | 1 | _ | Ω | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1K ohms to Vdd/2) | | | | | | | | Power = Low | 0.5 x Vdd + 1.0 | _ | _ | V | | | | Power = High | 0.5 x Vdd + 1.0 | _ | _ | V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 1K ohms to Vdd/2) | | | | | | | | Power = Low | _ | _ | 0.5 x Vdd - 1.0 | V | | | | Power = High | _ | - | 0.5 x Vdd - 1.0 | V | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) | | | | | | | | Power = Low | | 0.8 | 2.0 | mA | | | | Power = High | _ | 2.0 | 4.3 | mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 50 | - | - | dB | | #### 3.3.5 DC Analog Reference Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only or unless otherwise specified. The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Table 3-10. 5V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | |--------|-----------------------|---------------|---------------|---------------|-------| | - | $AGND = Vdd/2^{a}$ | | | | | | | CT Block Power = High | Vdd/2 - 0.043 | Vdd/2 - 0.025 | Vdd/2 + 0.003 | ٧ | a. AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is $1.3V \pm 2\%$ . #### Table 3-11. 3.3V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | |--------|---------------------------|---------------|---------------|---------------|-------| | - | AGND = Vdd/2 <sup>a</sup> | | | | | | | CT Block Power = High | Vdd/2 - 0.037 | Vdd/2 - 0.020 | Vdd/2 + 0.002 | V | a. AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V $\pm$ 2% ### 3.3.6 DC Analog PSoC Block Specifications Table 3-12. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|---------------------------------------|-----|-------|-----|-------|-------| | R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | - | 12.24 | - | kΩ | | | C <sub>SC</sub> | Capacitor Unit Value (Switch Cap) | _ | 80 | - | fF | | ## 3.3.7 DC POR and LVD Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only or unless otherwise specified. **Note** The bits PORLEV and VM in the table below refer to bits in the VLT\_CR register. See the *PSoC Mixed Signal Array Technical Reference Manual* for more information on the VLT\_CR register. Table 3-13. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|-----------------------------------------|-------|-------|--------------------|-------|-------| | | Vdd Value for PPOR Trip (positive ramp) | | | | | | | $V_{PPOR0R}$ | PORLEV[1:0] = 00b | | 2.908 | | V | | | $V_{PPOR1R}$ | PORLEV[1:0] = 01b | - | 4.394 | _ | V | | | $V_{PPOR2R}$ | PORLEV[1:0] = 10b | | 4.548 | | V | | | | Vdd Value for PPOR Trip (negative ramp) | | | | | | | V <sub>PPOR0</sub> | PORLEV[1:0] = 00b | | 2.816 | | V | | | $V_{PPOR1}$ | PORLEV[1:0] = 01b | _ | 4.394 | _ | V | | | $V_{PPOR2}$ | PORLEV[1:0] = 10b | | 4.548 | | V | | | | PPOR Hysteresis | | | | | | | $V_{PH0}$ | PORLEV[1:0] = 00b | _ | 92 | _ | mV | | | $V_{PH1}$ | PORLEV[1:0] = 01b | - | 0 | _ | mV | | | $V_{PH2}$ | PORLEV[1:0] = 10b | _ | 0 | _ | mV | | | | Vdd Value for LVD Trip | | | | | | | $V_{LVD0}$ | VM[2:0] = 000b | 2.863 | 2.921 | 2.979 <sup>a</sup> | V | | | $V_{LVD1}$ | VM[2:0] = 001b | 2.963 | 3.023 | 3.083 | V | | | $V_{LVD2}$ | VM[2:0] = 010b | 3.070 | 3.133 | 3.196 | V | | | $V_{LVD3}$ | VM[2:0] = 011b | 3.920 | 4.00 | 4.080 | V | | | $V_{LVD4}$ | VM[2:0] = 100b | 4.393 | 4.483 | 4.573 | V | | | $V_{LVD5}$ | VM[2:0] = 101b | 4.550 | 4.643 | 4.736 <sup>b</sup> | V | | | $V_{LVD6}$ | VM[2:0] = 110b | 4.632 | 4.727 | 4.822 | V | | | $V_{LVD7}$ | VM[2:0] = 111b | 4.718 | 4.814 | 4.910 | V | | a. Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply. b. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply. ## 3.4 AC Electrical Characteristics # 3.4.1 AC Chip-Level Specifications Table 3-15. AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------------|---------------------------------------------------------|------|--------|-----------------------|-------|--------------------------------------------------------------| | F <sub>IMO</sub> | Internal Main Oscillator Frequency | 23.4 | 24 | 24.6 <sup>a</sup> | MHz | Trimmed. Utilizing factory trim values. | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | 0.93 | 24 | 24.6 <sup>a,b</sup> | MHz | | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | 0.93 | 12 | 12.3 <sup>b,c</sup> | MHz | | | F <sub>48M</sub> | Digital PSoC Block Frequency | 0 | 48 | 49.2 <sup>a,b,d</sup> | MHz | Refer to the AC Digital Block Specifications below. | | F <sub>24M</sub> | Digital PSoC Block Frequency | 0 | 24 | 24.6 <sup>b,e,d</sup> | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | F <sub>32K2</sub> | External Crystal Oscillator | - | 32.768 | - | kHz | Accuracy is capacitor and crystal dependent. 50% duty cycle. | | F <sub>PLL</sub> | PLL Frequency | - | 23.986 | - | MHz | Is a multiple (x732) of crystal frequency. | | Jitter24M2 | 24 MHz Period Jitter (PLL) | - | - | 600 | ps | | | T <sub>PLLSLEW</sub> | PLL Lock Time | 0.5 | - | 10 | ms | | | T <sub>PLLSLEWS</sub> -<br>LOW | PLL Lock Time for Low Gain Setting | 0.5 | - | 50 | ms | | | T <sub>OS</sub> | External Crystal Oscillator Startup to 1% | - | 1700 | 2620 | ms | | | T <sub>OSACC</sub> | External Crystal Oscillator Startup to 100 ppm | - | 2800 | 3800 <sup>f</sup> | ms | | | Jitter32k | 32 kHz Period Jitter | - | 100 | | ns | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | - | - | μs | | | DC24M | 24 MHz Duty Cycle | 40 | 50 | 60 | % | | | Step24M | 24 MHz Trim Step Size | - | 50 | - | kHz | | | Fout48M | 48 MHz Output Frequency | 46.8 | 48.0 | 49.2 <sup>a,c</sup> | MHz | Trimmed. Utilizing factory trim values. | | Jitter24M1 | 24 MHz Period Jitter (IMO) | - | 600 | | ps | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | - | - | 12.3 | MHz | | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | - | - | μs | | - $a. \quad 4.75 V < V dd < 5.25 V.$ - b. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. - c. 3.0V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V. - d. See the individual user module data sheets for information on maximum frequencies for user modules. - e. 3.0V < 5.25V. - f. The crystal oscillator frequency is within 100 ppm of its final value by the end of the $T_{osacc}$ period. Correct operation assumes a properly loaded 1 uW maximum drive level 32.768 kHz crystal. $3.0V \le V$ dd $\le 5.5V$ , -40 $^{\circ}$ C $\le T_A \le 85$ $^{\circ}$ C. Figure 3-2. PLL Lock Timing Diagram Figure 3-3. PLL Lock for Low Gain Setting Timing Diagram Figure 3-4. External Crystal Oscillator Startup Timing Diagram Figure 3-5. 24 MHz Period Jitter (IMO) Timing Diagram Figure 3-6. 32 kHz Period Jitter (ECO) Timing Diagram # 3.4.2 AC General Purpose IO Specifications Table 3-16. AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | - | 12 | MHz | | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 3 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 2 | - | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 10 | 27 | - | ns | Vdd = 3 to 5.25V, 10% - 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 10 | 22 | _ | ns | Vdd = 3 to 5.25V, 10% - 90% | Figure 3-7. GPIO Timing Diagram # 3.4.4 AC Digital Block Specifications Table 3-19. AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------|-----------------|-----|------|-------|----------------------| | Timer | Capture Pulse Width | 50 <sup>a</sup> | - | - | ns | | | | Maximum Frequency, No Capture | - | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, With Capture | - | - | 24.6 | MHz | | | Counter | Enable Pulse Width | | _ | _ | ns | | | | Maximum Frequency, No Enable Input | - | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, Enable Input | | - | 24.6 | MHz | | | Dead Band | Kill Pulse Width: | | | | | | | | Asynchronous Restart Mode | 20 | - | _ | ns | | | | Synchronous Restart Mode | 50 <sup>a</sup> | - | - | ns | | | | Disable Mode | 50 <sup>a</sup> | - | - | ns | | | | Maximum Frequency | - | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(PRS Mode) | Maximum Input Clock Frequency | - | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(CRC Mode) | Maximum Input Clock Frequency | - | _ | 24.6 | MHz | | | SPIM | Maximum Input Clock Frequency | _ | - | 8.2 | MHz | | | SPIS | Maximum Input Clock Frequency | - | _ | 4.1 | ns | | | | Width of SS_ Negated Between Transmissions | 50 <sup>a</sup> | - | | ns | | | Transmitter | Maximum Input Clock Frequency | _ | - | 16.4 | MHz | | | Receiver | Maximum Input Clock Frequency | - | 16 | 49.2 | MHz | 4.75V < Vdd < 5.25V. | a. 50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). # 3.4.5 AC Analog Output Buffer Specifications Table 3-20. 5V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-----------------------------------------------------------------|------|-----|-----|-------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 2.5 | μs | | | | Power = High | - | - | 2.5 | μs | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 2.2 | μs | | | | Power = High | - | - | 2.2 | μs | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.65 | - | - | V/μs | | | | Power = High | 0.65 | - | - | V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.65 | - | - | V/μs | | | | Power = High | 0.65 | - | - | V/μs | | | BW <sub>OB</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 0.8 | - | - | MHz | | | | Power = High | 0.8 | - | - | MHz | | | BW <sub>OB</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 300 | _ | - | kHz | | | | Power = High | 300 | _ | - | kHz | | Table 3-21. 3.3V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-----------------------------------------------------------------|-----|-----|-----|-------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 3.8 | μs | | | | Power = High | - | - | 3.8 | μs | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF Load | | | | | | | | Power = Low | - | - | 2.6 | μs | | | | Power = High | - | - | 2.6 | μs | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.5 | - | - | V/μs | | | | Power = High | 0.5 | - | - | V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load | | | | | | | | Power = Low | 0.5 | - | - | V/μs | | | | Power = High | 0.5 | - | - | V/μs | | | BW <sub>OB</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 0.7 | - | - | MHz | | | | Power = High | 0.7 | - | - | MHz | | | BW <sub>OB</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load | | | | | | | | Power = Low | 200 | - | _ | kHz | | | | Power = High | 200 | - | _ | kHz | | # 3.4.8 AC I<sup>2</sup>C Specifications Table 3-25. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins | | | Standa | rd Mode | Fast | Mode | | | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|------------------|------|-------|-------| | Symbol | Description | Min | Max | Min | Max | Units | Notes | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | _ | μs | | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | - | 1.3 | - | μs | | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | _ | 0.6 | _ | μs | | | T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition | 4.7 | _ | 0.6 | _ | μs | | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | _ | 0 | _ | μs | | | T <sub>SUDATI2C</sub> | Data Set-up Time | 250 | _ | 100 <sup>a</sup> | - | ns | | | T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition | 4.0 | _ | 0.6 | _ | μs | | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | _ | 1.3 | _ | μs | | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | - | - | 0 | 50 | ns | | a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU;DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. Figure 3-8. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus Figure 4-4. 20-Lead (210-Mil) SSOP Figure 4-5. 20-Lead (300-Mil) Molded SOIC # 6. Sales and Company Information To obtain information about Cypress MicroSystems or PSoC sales and technical support, reference the following information or go to the section titled "Getting Started" on page 4 in this document. #### **Cypress MicroSystems** 2700 162nd Street SW Building D Lynnwood, WA 98037 Phone: 800.669.0557 Facsimile: 425.787.4641 Web Sites: Company Information - http://www.cypress.com Sales - http://www.cypress.com/aboutus/sales\_locations.cfm Technical Support - http://www.cypress.com/support/login.cfm # 6.1 Revision History #### Table 6-1. CY8C22x13 Data Sheet Revision History | Revision | ECN# | Issue Date | Origin of Change | Description of Change | |----------|--------|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 128180 | 06/30/2003 | New Silicon. | New document – Advanced Data Sheet (two page product brief). | | *A | 129202 | 09/16/2003 | NWJ | New document – Preliminary Data Sheet (300 page product detail). | | *B | 130127 | 10/15/2003 | NWJ | Revised document for Silicon Revision A. | | *C | 131679 | 12/05/2003 | NWJ | Changes to Electrical Specifications section, Miscellaneous changes to I2C, GDI, RDI, Registers, and Digital Block chapters. | | *D | 131803 | 12/22/2003 | NWJ | Changes to Electrical Specifications and miscellaneous small changes throughout the data sheet. | | *E | 229421 | 06/03/2004 | SFV | New data sheet format and organization. Reference the <i>PSoC Mixed Signal Array Technical Reference Manual</i> for additional information. Title change. | # 6.2 Copyrights © Cypress MicroSystems, Inc. 2004. All rights reserved. PSoC™ (Programmable System-on-Chip™) are trademarks of Cypress MicroSystems, Inc. All other trademarks or registered trademarks referenced herein are property of the respective corporations. The information contained herein is subject to change without notice. Cypress MicroSystems assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress MicroSystems product. Nor does it convey or imply any license under patent or other rights. Cypress MicroSystems does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress MicroSystems products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress MicroSystems against all charges. Cypress MicroSystems products are not warranted nor intended to be used for medical, life-support, life-saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress MicroSystems.