# E·XFL



Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

#### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

#### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application energific microcontrollars are angineered to

#### Details

| Product Status          | Obsolete                                                                     |
|-------------------------|------------------------------------------------------------------------------|
| Applications            | USB Microcontroller                                                          |
| Core Processor          | M8C                                                                          |
| Program Memory Type     | FLASH (16kB)                                                                 |
| Controller Series       | CY7C642xx                                                                    |
| RAM Size                | 1K x 8                                                                       |
| Interface               | I <sup>2</sup> C, USB                                                        |
| Number of I/O           | 50                                                                           |
| Voltage - Supply        | 3V ~ 5.25V                                                                   |
| Operating Temperature   | 0°C ~ 70°C                                                                   |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 56-VFQFN Exposed Pad                                                         |
| Supplier Device Package | 56-QFN (8x8)                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy7c64215-56lfxct |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# CY7C64215

# Contents

| Features<br>Block Diagram<br>Contents<br>Applications | 2 |
|-------------------------------------------------------|---|
| enCoRe III Functional Overview                        | 3 |
| enCoRe III Core                                       | 3 |
| The Digital System                                    | 3 |
| The Analog System                                     | 4 |
| Additional System Resources                           | 4 |
| enCoRe III Device Characteristics                     | 4 |
| Getting Started                                       | 5 |
| Development Kits                                      | 5 |
| Technical Training Modules                            | 5 |
| Consultants                                           | 5 |
| Technical Support                                     | 5 |
| Application Notes                                     | 5 |
| Development Tools                                     | 5 |
| PSoC Designer Software Subsystems                     | 5 |
| Hardware Tools                                        | 6 |
| Designing with User Modules                           | 6 |
| Document Conventions                                  |   |
| Acronyms Used                                         | 7 |
| Units of Measure                                      |   |
| Numeric Naming                                        | 7 |

| Pin Information                                |    |
|------------------------------------------------|----|
| 56-Pin Part Pinout                             | 8  |
| 28-Pin Part Pinout                             | 9  |
| Register Reference                             | 10 |
| Register Mapping Tables                        | 10 |
| Register Map Bank 0 Table: User Space          | 11 |
| Register Map Bank 1 Table: Configuration Space | 12 |
| Electrical Specifications                      | 13 |
| Absolute Maximum Ratings                       |    |
| Operating Temperature                          | 14 |
| DC Electrical Characteristics                  | 15 |
| AC Electrical Characteristics                  | 22 |
| Packaging Information                          | 28 |
| Package Diagrams                               | 28 |
| Thermal Impedance                              |    |
| Solder Reflow Peak Temperature                 | 30 |
| Package Handling                               | 30 |
| Ordering Information                           |    |
| Document History Page                          |    |
| Sales, Solutions, and Legal Information        |    |
| Worldwide Sales and Design Support             |    |
| Products                                       |    |
| PSoC® Solutions                                |    |



# Applications

# ■ PC HID devices

- Mouse (Optomechanical, Optical, Trackball)
- □ Keyboards
- □ Joysticks
- Gaming
  - Game Pads
  - Console Keyboards
- General Purpose
  - Barcode Scanners
  - POS Terminal
  - Consumer Electronics
  - Toys
  - □ Remote Controls
  - USB to Serial

# enCoRe III Functional Overview

The enCoRe III is based on flexible PSoC architecture and is a full featured, full speed (12 Mbps) USB part. Configurable analog, digital, and interconnect circuitry enable a high level of integration in a host of consumer, and communication applications.

This architecture enables the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in both 28-pin SSOP and 56-pin QFN packages.

enCoRe III architecture, as illustrated in the "Block Diagram" on page 1, is comprised of four main areas: enCoRe III Core, Digital System, Analog System, and System Resources including a full speed USB port. Configurable global busing enables all the device resources to combine into a complete custom system. The enCoRe III CY7C64215 can have up to seven I/O ports that connect to the global digital and analog interconnects, providing access to 4 digital blocks and 6 analog blocks.

### enCoRe III Core

The enCoRe III Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose I/O).

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real-time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT).

Memory encompasses 16K of Flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the Flash. Program Flash uses four protection levels on blocks of 64 bytes, enabling customized software IP protection.

enCoRe III incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 8% over temperature and voltage as well as an option for an external clock oscillator. USB operation requires the OSC LOCK bit of the USB\_CR0 register to be set to obtain IMO accuracy to .25%.

# CY7C64215

The 24 MHz IMO is doubled to 48 MHz for use by the digital system, if needed. The 48 MHz clock is required to clock the USB block and must be enabled for communication. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep Timer and WDT. The clocks, together with programmable clock dividers (System Resource), provide flexibility to integrate almost any timing requirement into enCoRe III. In USB systems, the IMO self-tunes to  $\pm 0.25\%$  accuracy for USB communication.

The extended temperature range for the Industrial operating range  $(-40^{\circ}C \text{ to } +85^{\circ}C)$  requires the use of an external clock oscillator, which is only available on the 56-pin QFN package.

enCoRe III GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, enabling great flexibility in external interfacing. Every pin also has capability to generate a system interrupt on high level, low level, and change from last read.

# The Digital System

The Digital System is composed of four digital enCoRe III blocks. Each block is an 8-bit resource that is used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references.

#### Figure 1. Digital System Block Diagram



The following digital configurations can be built from the blocks:

- PWMs, Timers, and Counters (8-bit and 16-bit)
- UART 8-bit with selectable parity
- SPI master and slave
- I<sup>2</sup>C Master
- RF Interface: Interface to Cypress CYFI Radio

The digital blocks are connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also enable signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.



# **Getting Started**

The quickest path to understanding the enCoRe III silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the enCoRe V integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the *PSoC Programmable System-on-Chip Technical Reference Manual*, which can be found on http://www.cypress.com/psoc.

For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest enCoRe V device data sheets on the web at http://www.cypress.com/go/usb.

#### **Development Kits**

Development Kits are available online from Cypress at www.cypress.com/shop and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. Under Product Categories, click USB (Universal Serial Bus) to view a current list of available items.

#### **Technical Training Modules**

Free technical training (on demand, webinars, and workshops) is available online at www.cypress.com/training. The training covers a wide variety of topics and skill levels to assist you in your designs.

#### Consultants

Certified USB consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros.

#### **Technical Support**

For assistance with technical issues, search KnowledgeBase articles and forums at www.cypress.com/support. If you cannot find an answer to your question, call technical support at 1-800-541-4736.

#### **Application Notes**

Application notes are an excellent introduction to the wide variety of possible PSoC designs. They are located here: www.cypress.com/psoc. Select Application Notes under the Documentation tab.

# **Development Tools**

PSoC Designer is a Microsoft<sup>®</sup> Windows<sup>®</sup> based, integrated development environment for enCoRe III. The PSoC Designer IDE and application runs on Windows XP or Vista.

PSoC Designer helps the customer to select an operating configuration for the enCoRe III, write application code that uses the enCoRe III, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high-level C language compiler developed specifically for the devices in the family.

#### **PSoC Designer Software Subsystems**

#### Device Editor

The Device Editor subsystem enables the user to select different onboard analog and digital components called user modules using the enCoRe III blocks. Examples of user modules are ADCs, SPIM, UART, and PWMs.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration enables changing configurations at run time.

PSoC Designer sets up power on initialization tables for selected enCoRe III block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of enCoRe III block configurations at run time. PSoC Designer can print out a configuration sheet for a given project configuration for use during application programming in conjunction with the Device Data Sheet. Once the framework is generated, the user can add application-specific code to flesh out the framework. It is also possible to change the selected components and regenerate the framework.

#### Application Editor

In the Application Editor you can edit your C language and Assembly language source code. You can also assemble, compile, link, and build.

**Assembler.** The macro assembler enables the assembly code to merge seamlessly with C code. The link libraries automatically use absolute addressing or is compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compiler.** A C language compiler is available that supports the enCoRe III family of devices. Even if you have never worked in the C language before, the product quickly enables you to create complete C programs for the enCoRe III devices.

The embedded, optimizing C compiler provides all the features of C tailored to the enCoRe III architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.



# CY7C64215

#### Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, enabling the designer to test the program in a physical system while providing an internal view of the enCoRe III device. Debugger commands enable the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also enables the designer to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

#### Hardware Tools

#### In-Circuit Emulator

A low cost, high functionality ICE Cube is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal which operates with all enCoRe III devices.

# **Designing with User Modules**

The development process for the enCoRe III device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the enCoRe III architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called enCoRe III Blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses and to the I/O pins. Iterative development cycles permit you to adapt the hardware and software. This substantially lowers the risk of having to select a different part to meet the final design requirements.

To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The user module library contains the following digital and analog module designs:

- Analog Blocks
  - Incremental ADC (ADCINC)
  - Delta Sigma ADC (DelSig)
  - Programmable Threshold Comparator (CMPPRG)
- Digital Blocks
  - Counters: 8-bit and 16-bit (Counter8 and Counter 16)
  - □ PWMs: 8-bit and 16-bit (PWM8 and PWM16)
  - □ Timers: 8-bit and 16-bit (Timer8 and Timer 16)
  - □ I<sup>2</sup>C Master (I<sup>2</sup>CM)
  - □ SPI Master (SPIM)
  - □ SPI Slave (SPIS)
  - □ Full Duplex UART (UART)
  - □ RF (CYFISNP and CYFISPI)
- System Resources
  - Protocols:
    - USBFS
    - I2C Bootheader (Boothdr I<sup>2</sup>C)
    - USB Bootheader (BoothdrUSBFS)
    - USBUART
  - Digital System Resources
    - E2PROM
    - LCD
    - LED
    - 7-segment LED (LED7SEG)
    - Shadow Registers (SHADOWREG)
    - Sleep Timer

Each user module establishes the basic register settings that implement the selected function. It also provides parameters that enable you to tailor its precise configuration to your particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit the designer to establish the pulse width and duty cycle. User modules also provide tested software to cut development time. The user module application programming interface (API) provides high-level functions to control and respond to hardware events at run-time. The API also provides optional interrupt service routines that is adapted as needed.

The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module.



The development process starts when you open a new project and bring up the Device Editor/Chip Layout View, a graphical user interface (GUI) for configuring the hardware. You pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, you build signal chains by interconnecting user modules to each other and the I/O pins. At this stage, you also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high-level user module API functions.

The next step is to write your main program, and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that enables you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct. the linker builds a HEX file image suitable for programming.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE CUBE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and enables you define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals.

# **Document Conventions**

#### Acronyms Used

The following table lists the acronyms that are used in this document.

| Acronym | Description                       |  |  |  |  |  |  |
|---------|-----------------------------------|--|--|--|--|--|--|
| AC      | alternating current               |  |  |  |  |  |  |
| ADC     | analog-to-digital converter       |  |  |  |  |  |  |
| API     | application programming interface |  |  |  |  |  |  |
| CPU     | central processing unit           |  |  |  |  |  |  |

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| СТ      | continuous time                                     |
| ECO     | external crystal oscillator                         |
| EEPROM  | electrically erasable programmable read-only memory |
| FSR     | full scale range                                    |
| GPIO    | general purpose I/O                                 |
| GUI     | graphical user interface                            |
| HBM     | human body model                                    |
| LSb     | least-significant bit                               |
| LVD     | low voltage detect                                  |
| MSb     | most-significant bit                                |
| PC      | program counter                                     |
| PLL     | phase-locked loop                                   |
| POR     | power on reset                                      |
| PPOR    | precision power on reset                            |
| PSoC®   | Programmable System-on-Chip™                        |
| PWM     | pulse width modulator                               |
| SC      | switched capacitor                                  |
| SRAM    | static random access memory                         |
| ICE     | in-circuit emulator                                 |
| ILO     | internal low speed oscillator                       |
| IMO     | internal main oscillator                            |
| I/O     | input/output                                        |
| IPOR    | imprecise power on reset                            |

#### **Units of Measure**

A units of measure table is located in the Electrical Specifications section. Table 5 on page 13 lists all the abbreviations used to measure the enCoRe III devices.

#### **Numeric Naming**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (For example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimal.



### 28-Pin Part Pinout

The CY7C64215 enCoRe III device is available in a 28-pin package which is listed and illustrated in the following table. Every port pin (labeled with a "P") is capable of Digital I/O. However, Vss and Vdd are not capable of Digital I/O.

#### Table 3. 28-Pin Part Pinout (SSOP)

| Pin<br>No. |       | pe     | Name  | Description                                |
|------------|-------|--------|-------|--------------------------------------------|
|            | -     | Analog |       |                                            |
| 1          |       | wer    | GND   | Ground Connection.                         |
| 2          | I/O   | I, M   | P0[7] | Analog Column Mux Input.                   |
| 3          | I/O   | I/O,M  | P0[5] | Analog Column Mux Input and Column Output. |
| 4          | I/O   | I/O,M  | P0[3] | Analog Column Mux Input and Column Output. |
| 5          | I/O   | I,M    | P0[1] | Analog Column Mux Input.                   |
| 6          | I/O   | М      | P2[5] |                                            |
| 7          | I/O   | М      | P2[3] | Direct Switched Capacitor Block Input.     |
| 8          | I/O   | М      | P2[1] | Direct Switched Capacitor Block Input.     |
| 9          | I/O   | М      | P1[7] | I2C Serial Clock (SCL).                    |
| 10         | I/O   | М      | P1[5] | I2C Serial Data (SDA).                     |
| 11         | I/O   | М      | P1[3] |                                            |
| 12         | I/O   | М      | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK.         |
| 13         | Power |        | GND   | Ground Connection.                         |
| 14         | U     | SB     | D+    |                                            |
| 15         | U     | SB     | D-    |                                            |
| 16         | Po    | wer    | Vdd   | Supply Voltage.                            |
| 17         | I/O   | М      | P1[0] | I2C Serial Data (SDA), ISSP-SDATA.         |
| 18         | I/O   | М      | P1[2] |                                            |
| 19         | I/O   | М      | P1[4] |                                            |
| 20         | I/O   | М      | P1[6] |                                            |
| 21         | I/O   | М      | P2[0] | Direct Switched Capacitor Block Input.     |
| 22         | I/O   | М      | P2[2] | Direct Switched Capacitor Block Input.     |
| 23         | I/O   | М      | P2[4] | External Analog Ground (AGND) Input.       |
| 24         | I/O   | М      | P0[0] | Analog Column Mux Input.                   |
| 25         | I/O   | М      | P0[2] | Analog Column Mux Input and Column Output. |
| 26         | I/O   | М      | P0[4] | Analog Column Mux Input and Column Output. |
| 27         | I/O   | М      | P0[6] | Analog Column Mux Input.                   |
| 28         | Po    | wer    | Vdd   | Supply Voltage.                            |

#### **LEGEND** A = Analog, I = Input, O = Output, and M = Analog Mux Input.

#### Figure 4. CY7C64215 28-Pin enCoRe III Device





# Register Map Bank 1 Table: Configuration Space

| Name               | Addr<br>(1,Hex) | Access | Name               | Addr<br>(1,Hex) | Access   | Name                 | Addr<br>(1,Hex) | Access | Name      | Addr<br>(1,Hex) | Access   |
|--------------------|-----------------|--------|--------------------|-----------------|----------|----------------------|-----------------|--------|-----------|-----------------|----------|
| PRT0DM0            | 00              | RW     | PMA0_WA            | 40              | RW       | ASC10CR0             | 80              | RW     | USBIO_CR2 | C0              | RW       |
| PRT0DM1            | 01              | RW     | PMA1_WA            | 41              | RW       | ASC10CR1             | 81              | RW     | USB_CR1   | C1              | #        |
| PRT0IC0            | 02              | RW     | PMA2_WA            | 42              | RW       | ASC10CR2             | 82              | RW     |           |                 |          |
| PRT0IC1            | 03              | RW     | PMA3_WA            | 43              | RW       | ASC10CR3             | 83              | RW     |           |                 |          |
| PRT1DM0            | 04              | RW     | PMA4_WA            | 44              | RW       | ASD11CR0             | 84              | RW     | EP1_CR0   | C4              | #        |
| PRT1DM1            | 05              | RW     | PMA5 WA            | 45              | RW       | ASD11CR1             | 85              | RW     | EP2_CR0   | C5              | #        |
| PRT1IC0            | 06              | RW     | PMA6_WA            | 46              | RW       | ASD11CR2             | 86              | RW     | EP3_CR0   | C6              | #        |
| PRT1IC1            | 07              | RW     | PMA7_WA            | 40              | RW       | ASD11CR3             | 87              | RW     | EP4_CR0   | C0<br>C7        | #        |
|                    |                 | RW     | PIVIA7_WA          |                 | RVV      | ASDITCRS             |                 | RW     | EP4_CRU   |                 | #        |
| PRT2DM0            | 08              |        |                    | 48              |          |                      | 88              |        |           | C8              |          |
| PRT2DM1            | 09              | RW     |                    | 49              |          |                      | 89              |        |           | C9              |          |
| PRT2IC0            | 0A              | RW     |                    | 4A              |          |                      | 8A              |        |           | CA              |          |
| PRT2IC1            | 0B              | RW     |                    | 4B              |          |                      | 8B              |        |           | CB              |          |
| PRT3DM0            | 0C              | RW     |                    | 4C              |          |                      | 8C              |        |           | CC              |          |
| PRT3DM1            | 0D              | RW     |                    | 4D              |          |                      | 8D              |        |           | CD              |          |
| PRT3IC0            | 0E              | RW     |                    | 4E              |          |                      | 8E              |        |           | CE              |          |
| PRT3IC1            | 0F              | RW     |                    | 4F              | 1        |                      | 8F              |        |           | CF              |          |
| PRT4DM0            | 10              | RW     | PMA0_RA            | 50              | RW       |                      | 90              |        | GDI_O_IN  | D0              | RW       |
| PRT4DM1            | 11              | RW     | PMA1_RA            | 51              | RW       | ASD20CR1             | 91              | RW     | GDI_E_IN  | D1              | RW       |
| PRT4IC0            | 12              | RW     | PMA2_RA            | 52              | RW       | ASD20CR2             | 92              | RW     | GDI_O_OU  | D2              | RW       |
| PRT4IC1            | 13              | RW     | PMA3_RA            | 53              | RW       | ASD20CR3             | 93              | RW     | GDI_E_OU  | D3              | RW       |
| PRT5DM0            | 13              | RW     | PMA4_RA            | 54              | RW       | ASC21CR0             | 94              | RW     | 00L_00    | D3              |          |
| PRT5DM0<br>PRT5DM1 | 14              | RW     | PMA4_RA<br>PMA5_RA | 54<br>55        | RW       | ASC21CR0<br>ASC21CR1 | 94              | RW     | l         | D4<br>D5        |          |
|                    |                 | RW     |                    |                 |          |                      |                 | RW     |           |                 | ļ        |
| PRT5IC0            | 16              |        | PMA6_RA            | 56              | RW       | ASC21CR2             | 96              |        |           | D6              |          |
| PRT5IC1            | 17              | RW     | PMA7_RA            | 57              | RW       | ASC21CR3             | 97              | RW     |           | D7              |          |
|                    | 18              |        |                    | 58              |          |                      | 98              |        | MUX_CR0   | D8              | RW       |
|                    | 19              |        |                    | 59              |          |                      | 99              |        | MUX_CR1   | D9              | RW       |
|                    | 1A              |        |                    | 5A              |          |                      | 9A              |        | MUX_CR2   | DA              | RW       |
|                    | 1B              |        |                    | 5B              | 1        |                      | 9B              |        | MUX_CR3   | DB              | RW       |
| PRT7DM0            | 1C              | RW     |                    | 5C              |          |                      | 9C              |        |           | DC              |          |
| PRT7DM1            | 1D              | RW     |                    | 5D              |          |                      | 9D              |        | OSC_GO_EN | DD              | RW       |
| PRT7IC0            | 1E              | RW     |                    | 5E              |          |                      | 9E              |        | OSC_CR4   | DE              | RW       |
| PRT7IC1            | 1F              | RW     |                    | 5F              |          |                      | 9F              |        | OSC_CR3   | DF              | RW       |
| DBB00FN            | 20              | RW     | CLK_CR0            | 60              | RW       |                      | A0              |        | OSC_CR0   | E0              | RW       |
| DBB00IN            | 21              | RW     | CLK_CR1            | 61              | RW       |                      | A1              |        | OSC_CR1   | E1              | RW       |
| DBB00OU            | 22              | RW     | ABF_CR0            | 62              | RW       |                      | A2              |        | OSC_CR2   | E2              | RW       |
| DBB0000            | 23              |        |                    | 63              | RW       |                      | A2<br>A3        |        |           | E3              | RW       |
| DDDALEN            |                 | DW/    | AMD_CR0            |                 |          |                      |                 |        | VLT_CR    |                 |          |
| DBB01FN            | 24              | RW     | CMP_GO_EN          | 64              | RW       |                      | A4              |        | VLT_CMP   | E4              | R        |
| DBB01IN            | 25              | RW     |                    | 65              | RW       |                      | A5              |        |           | E5              |          |
| DBB01OU            | 26              | RW     | AMD_CR1            | 66              | RW       |                      | A6              |        |           | E6              |          |
|                    | 27              |        | ALT_CR0            | 67              | RW       |                      | A7              |        |           | E7              |          |
| DCB02FN            | 28              | RW     |                    | 68              |          |                      | A8              |        | IMO_TR    | E8              | W        |
| DCB02IN            | 29              | RW     |                    | 69              |          |                      | A9              |        | ILO_TR    | E9              | W        |
| DCB02OU            | 2A              | RW     |                    | 6A              | 1        |                      | AA              |        | BDG_TR    | EA              | RW       |
|                    | 2B              |        |                    | 6B              |          |                      | AB              |        | ECO_TR    | EB              | W        |
| DCB03FN            | 2C              | RW     | TMP_DR0            | 6C              | RW       | 1                    | AC              |        | MUX_CR4   | EC              | RW       |
| DCB03IN            | 2D              | RW     | TMP_DR1            | 6D              | RW       | 1                    | AD              |        | MUX_CR5   | ED              | RW       |
| DCB03OU            | 2E              | RW     | TMP_DR2            | 6E              | RW       | 1                    | AE              |        |           | EE              | <u> </u> |
|                    | 2F              |        | TMP_DR3            | 6F              | RW       |                      | AF              |        |           | EF              |          |
|                    | 30              |        | ACB00CR3           | 70              | RW       | RDIORI               | BO              | RW     |           | F0              |          |
|                    | 30              |        | ACBOOCR3           | 70              | RW       | RDIOSYN              | BU<br>B1        | RW     | l         | F0<br>F1        |          |
|                    |                 |        |                    |                 |          |                      |                 |        |           |                 | ļ        |
|                    | 32              |        | ACB00CR1           | 72              | RW       | RDIOIS               | B2              | RW     |           | F2              |          |
|                    | 33              |        | ACB00CR2           | 73              | RW       | RDI0LT0              | B3              | RW     |           | F3              |          |
|                    | 34              |        | ACB01CR3           | 74              | RW       | RDI0LT1              | B4              | RW     |           | F4              |          |
|                    | 35              |        | ACB01CR0           | 75              | RW       | RDI0RO0              | B5              | RW     |           | F5              |          |
|                    | 36              |        | ACB01CR1           | 76              | RW       | RDI0RO1              | B6              | RW     |           | F6              |          |
|                    | 37              |        | ACB01CR2           | 77              | RW       | 1                    | B7              |        | CPU_F     | F7              | RL       |
|                    | 38              |        | 1                  | 78              | 1        | 1                    | B8              |        |           | F8              | 1        |
|                    | 39              | 1      | 1                  | 79              |          | 1                    | B9              |        | 1         | F9              | t        |
|                    | 3A              |        | 1                  | 7A              | <u> </u> | 1                    | BA              |        | 1         | FA              | <u> </u> |
|                    | 3B              |        | l                  | 7B              |          | ł                    | BB              |        |           | FB              |          |
|                    | 3D<br>3C        |        |                    | 7D<br>7C        |          |                      | BC              |        |           | FC              | <u> </u> |
|                    | 3C<br>3D        |        | l                  | 7C<br>7D        |          | ł                    | BD              |        | DAC_CR    | FD              | RW       |
|                    |                 |        |                    |                 |          | I                    |                 |        |           |                 |          |
|                    | 3E<br>3F        |        |                    | 7E              | L        |                      | BE              |        | CPU_SCR1  | FE<br>FF        | #        |
|                    |                 |        | -                  | 7F              | 1        |                      | BF              | 1      | CPU_SCR0  | 1 6 6           | #        |

Blank fields are Reserved and should not be accessed.



#### **DC Electrical Characteristics**

#### DC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 8. DC Chip-Level Specifications

| Parameter        | Description                                                                                     | Min | Тур | Max  | Unit | Notes                                                                                                                                                                                    |
|------------------|-------------------------------------------------------------------------------------------------|-----|-----|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd              | Supply Voltage                                                                                  | 3.0 | _   | 5.25 | V    | See DC POR and LVD specifications,<br>Table 16 on page 20. USB hardware is not<br>functional when Vdd is between 3.5V to<br>4.35V.                                                       |
| I <sub>DD5</sub> | Supply Current, IMO = 24 MHz (5V)                                                               | -   | 14  | 27   |      | Conditions are Vdd = 5.0V, $T_A = 25^{\circ}C$ ,<br>CPU = 3 MHz, SYSCLK doubler disabled,<br>VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 =<br>93.75 kHz, analog power = off.                     |
| I <sub>DD3</sub> | Supply Current, IMO = 24 MHz (3.3V)                                                             | -   | 8   | 14   |      | Conditions are Vdd = $3.3V$ , T <sub>A</sub> = $25^{\circ}$ C,<br>CPU = $3$ MHz, SYSCLK doubler disabled,<br>VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 =<br>0.367 kHz, analog power = off. |
| I <sub>SB</sub>  | Sleep (Mode) Current with POR, LVD, Sleep Timer, and WDT. <sup>[3]</sup>                        | _   | 3   | 6.5  | μA   | Conditions are with internal slow speed oscillator, Vdd = $3.3V$ , 0°C $\leq T_A \leq 55$ °C, analog power = off.                                                                        |
| I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD, Sleep<br>Timer, and WDT at high temperature. <sup>[3]</sup> | -   | 4   | 25   | μA   | Conditions are with internal slow speed oscillator, Vdd = $3.3V$ , $55^{\circ}C < T_A \le 70^{\circ}C$ , analog power = off.                                                             |

DC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 9. DC GPIO Specifications

| Parameter       | Description               | Min       | Тур | Max  | Unit | Notes                                                                                                                                                                                              |
|-----------------|---------------------------|-----------|-----|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub> | Pull Up Resistor          | 4         | 5.6 | 8    | kΩ   |                                                                                                                                                                                                    |
| R <sub>PD</sub> | Pull down Resistor        | 4         | 5.6 | 8    | kΩ   |                                                                                                                                                                                                    |
| V <sub>OH</sub> | High Output Level         | Vdd – 1.0 | -   | -    | V    | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total<br>loads, 4 on even port pins (for example,<br>P0[2], P1[4]), 4 on odd port pins (for<br>example, P0[3], P1[5])). 80 mA maximum<br>combined IOH budget.  |
| V <sub>OL</sub> | Low Output Level          | -         | -   | 0.75 | V    | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 total<br>loads, 4 on even port pins (for example,<br>P0[2], P1[4]), 4 on odd port pins (for<br>example, P0[3], P1[5])). 150 mA<br>maximum combined IOL budget. |
| I <sub>OH</sub> | High Level Source Current | 10        | -   | -    | mA   |                                                                                                                                                                                                    |
| I <sub>OL</sub> | Low Level Sink Current    | 25        | -   | -    | mA   |                                                                                                                                                                                                    |
| V <sub>IL</sub> | Input Low Level           | -         | -   | 0.8  | V    | Vdd = 3.15 to 5.25.                                                                                                                                                                                |
| V <sub>IH</sub> | Input High Level          | 2.1       | _   |      | V    | Vdd = 3.15 to 5.25.                                                                                                                                                                                |

Note

---Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This should be compared with devices that have similar functions enabled. 3.



#### Table 9. DC GPIO Specifications (continued)

| V <sub>H</sub>   | Input Hysteresis                  | - | 60  | -  | mV |                                         |
|------------------|-----------------------------------|---|-----|----|----|-----------------------------------------|
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | - | 1   | -  | nA | Gross tested to 1 µA.                   |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | - | 3.5 | 10 | pF | Package and pin dependent. Temp = 25°C. |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | - | 3.5 | 10 | рF | Package and pin dependent. Temp = 25°C. |

#### DC Full Speed USB Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges when the IMO is selected as system clock: 4.75V to 5.25V and  $0^{\circ}C \leq T_A \leq 70^{\circ}C$ , or 3.15V to 3.5V and  $0^{\circ}C \leq T_A \leq 70^{\circ}C$ , respectively.

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges when an external clock is selected as the system clock: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ .

Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 10. DC Full Speed (12 Mbps) USB Specifications

| Parameter         | Description                          | Min | Тур | Max | Unit | Notes                                                      |  |  |  |  |
|-------------------|--------------------------------------|-----|-----|-----|------|------------------------------------------------------------|--|--|--|--|
| USB Interfa       | USB Interface                        |     |     |     |      |                                                            |  |  |  |  |
| V <sub>DI</sub>   | Differential Input Sensitivity       | 0.2 | -   | -   | V    | (D+) – (D–)                                                |  |  |  |  |
| V <sub>CM</sub>   | Differential Input Common Mode Range | 0.8 | -   | 2.5 | V    |                                                            |  |  |  |  |
| V <sub>SE</sub>   | Single Ended Receiver Threshold      | 0.8 | -   | 2.0 | V    |                                                            |  |  |  |  |
| C <sub>IN</sub>   | Transceiver Capacitance              | -   | -   | 20  | pF   |                                                            |  |  |  |  |
| I <sub>IO</sub>   | High Z State Data Line Leakage       | -10 | -   | 10  | μΑ   | 0V < V <sub>IN</sub> < 3.3V.                               |  |  |  |  |
| R <sub>EXT</sub>  | External USB Series Resistor         | 23  | -   | 25  | Ω    | In series with each USB pin.                               |  |  |  |  |
| V <sub>UOH</sub>  | Static Output High, Driven           | 2.8 | -   | 3.6 | V    | 15 k $\Omega \pm 5\%$ to ground. Internal pull up enabled. |  |  |  |  |
| V <sub>UOHI</sub> | Static Output High, Idle             | 2.7 | -   | 3.6 | V    | 15 k $\Omega \pm 5\%$ to ground. Internal pull up enabled. |  |  |  |  |
| V <sub>UOL</sub>  | Static Output Low                    | -   | -   | 0.3 | V    | 15 k $\Omega$ ± 5% to ground. Internal pull up enabled.    |  |  |  |  |
| Z <sub>O</sub>    | USB Driver Output Impedance          | 28  | -   | 44  | Ω    | Including R <sub>EXT</sub> resistor.                       |  |  |  |  |
| V <sub>CRS</sub>  | D+/D- Crossover Voltage              | 1.3 | -   | 2.0 | V    |                                                            |  |  |  |  |



### DC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 11. 5V DC Analog Output Buffer Specifications

| Parameter            | Description                                                                           | Min                            | Тур        | Max                                      | Unit     | Notes                                                    |
|----------------------|---------------------------------------------------------------------------------------|--------------------------------|------------|------------------------------------------|----------|----------------------------------------------------------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                                 | —                              | 3          | 12                                       | mV       |                                                          |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                                    | -                              | +6         | _                                        | μV/°C    |                                                          |
| V <sub>CMOB</sub>    | Common-Mode Input Voltage Range                                                       | 0.5                            | -          | Vdd - 1.0                                | V        |                                                          |
| R <sub>OUTOB</sub>   | Output Resistance<br>Power = Low<br>Power = High                                      |                                | 0.6<br>0.6 |                                          | W<br>W   |                                                          |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing<br>(Load = 32 ohms to Vdd/2)<br>Power = Low<br>Power = High | 0.5xVdd + 1.1<br>0.5xVdd + 1.1 | -          | -                                        | V<br>V   |                                                          |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing<br>(Load = 32 ohms to Vdd/2)<br>Power = Low<br>Power = High  |                                |            | 0.5 x Vdd –<br>1.3<br>0.5 x Vdd –<br>1.3 | V<br>V   |                                                          |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No<br>Load)<br>Power = Low<br>Power = High        | -                              | 1.1<br>2.6 | 5.1<br>8.8                               | mA<br>mA |                                                          |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                                        | 53                             | 64         | -                                        | dB       | $(0.5 \text{ x Vdd} - 1.3) \le V_{OUT} \le (Vdd - 2.3).$ |

#### Table 12. 3.3V DC Analog Output Buffer Specifications

| Parameter            | Description                                                                           | Min                                | Тур        | Max                                | Unit     | Notes                                                            |
|----------------------|---------------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|------------------------------------------------------------------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                                 | -                                  | 3          | 12                                 | mV       |                                                                  |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                                    | -                                  | +6         | -                                  | μV/°C    |                                                                  |
| V <sub>CMOB</sub>    | Common-Mode Input Voltage Range                                                       | 0.5                                | -          | Vdd - 1.0                          | V        |                                                                  |
| R <sub>OUTOB</sub>   | Output Resistance<br>Power = Low<br>Power = High                                      |                                    | 1<br>1     |                                    | W<br>W   |                                                                  |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing<br>(Load = 1K ohms to Vdd/2)<br>Power = Low<br>Power = High | 0.5 x Vdd + 1.0<br>0.5 x Vdd + 1.0 |            |                                    | V<br>V   |                                                                  |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing<br>(Load = 1K ohms to Vdd/2)<br>Power = Low<br>Power = High  |                                    | -          | 0.5 x Vdd – 1.0<br>0.5 x Vdd – 1.0 |          |                                                                  |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell<br>(No Load)<br>Power = Low<br>Power = High        | _                                  | 0.8<br>2.0 | 2.0<br>4.3                         | mA<br>mA |                                                                  |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                                        | 34                                 | 64         | _                                  | dB       | $(0.5 \times Vdd - 1.0) \le V_{OUT} \le (0.5 \times Vdd + 0.9).$ |



### DC Analog Reference Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 13. 5V DC Analog Reference Specifications

| Parameter | Description                                                    | Min                       | Тур                    | Max                    | Unit |
|-----------|----------------------------------------------------------------|---------------------------|------------------------|------------------------|------|
| BG        | Bandgap Voltage Reference                                      | 1.28                      | 1.30                   | 1.32                   | V    |
| -         | $AGND = Vdd/2^{[3]}$                                           | Vdd/2 - 0.04              | Vdd/2 - 0.01           | Vdd/2 + 0.007          | V    |
| -         | $AGND = 2 \times BandGap^{[3]}$                                | 2 x BG – 0.048            | 2 x BG – 0.030         | 2 x BG + 0.024         | V    |
| _         | AGND = P2[4] (P2[4] = Vdd/2) <sup>[3]</sup>                    | P2[4] - 0.011             | P2[4]                  | P2[4] + 0.011          | V    |
| -         | AGND = BandGap <sup>[3]</sup>                                  | BG – 0.009                | BG + 0.008             | BG + 0.016             | V    |
| -         | AGND = 1.6 x BandGap <sup>[3]</sup>                            | 1.6 x BG – 0.022          | 1.6 x BG – 0.010       | 1.6 x BG + 0.018       | V    |
| _         | AGND Block to Block Variation<br>(AGND = Vdd/2) <sup>[3]</sup> | -0.034                    | 0.000                  | 0.034                  | V    |
| _         | RefHi = Vdd/2 + BandGap                                        | Vdd/2 + BG - 0.10         | Vdd/2 + BG             | Vdd/2 + BG + 0.10      | V    |
| _         | RefHi = 3 x BandGap                                            | 3 x BG – 0.06             | 3 x BG                 | 3 x BG + 0.06          | V    |
| _         | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V)                     | 2 x BG + P2[6] -<br>0.113 | 2 x BG + P2[6] – 0.018 | 2 x BG + P2[6] + 0.077 | V    |
| _         | RefHi = P2[4] + BandGap (P2[4] =<br>Vdd/2)                     | P2[4] + BG - 0.130        | P2[4] + BG – 0.016     | P2[4] + BG + 0.098     | V    |
| _         | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2,<br>P2[6] = 1.3V)         | P2[4] + P2[6] – 0.133     | P2[4] + P2[6] - 0.016  | P2[4] + P2[6]+ 0.100   | V    |
| _         | RefHi = 3.2 x BandGap                                          | 3.2 x BG – 0.112          | 3.2 x BG               | 3.2 x BG + 0.076       | V    |
| _         | RefLo = Vdd/2 – BandGap                                        | Vdd/2 - BG - 0.04         | Vdd/2 – BG + 0.024     | Vdd/2 – BG + 0.04      | V    |
| _         | RefLo = BandGap                                                | BG – 0.06                 | BG                     | BG + 0.06              | V    |
| _         | RefLo = 2 x BandGap – P2[6] (P2[6] = 1.3V)                     | 2 x BG – P2[6] –<br>0.084 | 2 x BG – P2[6] + 0.025 | 2 x BG – P2[6] + 0.134 | V    |
| _         | RefLo = P2[4] – BandGap (P2[4] =<br>Vdd/2)                     | P2[4] – BG – 0.056        | P2[4] – BG + 0.026     | P2[4] – BG + 0.107     | V    |
| -         | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2,<br>P2[6] = 1.3V)           | P2[4] - P2[6] - 0.057     | P2[4] - P2[6] + 0.026  | P2[4] – P2[6] + 0.110  | V    |



#### Table 14. 3.3V DC Analog Reference Specifications

| Parameter | Description                                                      | Min                   | Тур                   | Max                   | Unit |  |  |  |  |  |
|-----------|------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|--|--|--|--|--|
| BG        | Bandgap Voltage Reference                                        | 1.28                  | 1.30                  | 1.32                  | V    |  |  |  |  |  |
| -         | $AGND = Vdd/2^{[3]}$                                             | Vdd/2 - 0.03          | Vdd/2 + 0.005         | V                     |      |  |  |  |  |  |
| _         | AGND = 2 x BandGap <sup>[3]</sup>                                | Not Allowed           |                       |                       |      |  |  |  |  |  |
| -         | AGND = P2[4] (P2[4] = Vdd/2)                                     | P2[4] - 0.008         | P2[4] + 0.001         | P2[4] + 0.009         | V    |  |  |  |  |  |
| _         | AGND = BandGap <sup>[3]</sup>                                    | BG – 0.009            | BG + 0.005            | BG + 0.015            | V    |  |  |  |  |  |
| -         | AGND = 1.6 x BandGap <sup>[3]</sup>                              | 1.6 x BG – 0.027      | 1.6 x BG – 0.010      | 1.6 x BG + 0.018      | V    |  |  |  |  |  |
| -         | AGND Column to Column Variation<br>(AGND = Vdd/2) <sup>[3]</sup> | -0.034                | 0.000                 | 0.034                 | V    |  |  |  |  |  |
| -         | RefHi = Vdd/2 + BandGap                                          | Not Allowed           | I                     |                       |      |  |  |  |  |  |
| _         | RefHi = 3 x BandGap                                              | Not Allowed           |                       |                       |      |  |  |  |  |  |
| _         | RefHi = 2 x BandGap + P2[6]<br>(P2[6] = 0.5V)                    | Not Allowed           |                       |                       |      |  |  |  |  |  |
| -         | RefHi = P2[4] + BandGap<br>(P2[4] = Vdd/2)                       | Not Allowed           |                       |                       |      |  |  |  |  |  |
| -         | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2,<br>P2[6] = 0.5V)           | P2[4] + P2[6] - 0.075 | P2[4] + P2[6] - 0.009 | P2[4] + P2[6] + 0.057 | V    |  |  |  |  |  |
| _         | RefHi = 3.2 x BandGap                                            | Not Allowed           |                       |                       |      |  |  |  |  |  |
| _         | RefLo = Vdd/2 – BandGap                                          | Not Allowed           |                       |                       |      |  |  |  |  |  |
| _         | RefLo = BandGap                                                  | Not Allowed           |                       |                       |      |  |  |  |  |  |
| _         | RefLo = 2 x BandGap - P2[6]<br>(P2[6] = 0.5V)                    | Not Allowed           |                       |                       |      |  |  |  |  |  |
| _         | RefLo = P2[4] – BandGap<br>(P2[4] = Vdd/2)                       | Not Allowed           |                       |                       |      |  |  |  |  |  |
| _         | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2,<br>P2[6] = 0.5V)             | P2[4] - P2[6] - 0.048 | P2[4] – P2[6] + 0.022 | P2[4] – P2[6] + 0.092 | V    |  |  |  |  |  |

DC Analog enCoRe III Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 15. DC Analog enCoRe III Block Specifications

| Parameter       | Description                                  | Min | Тур  | Max | Unit | Notes |
|-----------------|----------------------------------------------|-----|------|-----|------|-------|
| R <sub>CT</sub> | Resistor Unit Value (Continuous Time)        | -   | 12.2 | -   | kΩ   |       |
| C <sub>SC</sub> | Capacitor Unit Value (Switched<br>Capacitor) | -   | 80   | -   | fF   |       |

#### Note

3. AGND tolerance includes the offsets of the local buffer in the enCoRe III block. Bandgap voltage is  $1.3V \pm 0.02V$ .





### DC POR and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V or 3.3V at 25°C and are for design guidance only.

Note The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the PSoC Mixed-Signal Array Technical Reference Manual for more information on the VLT\_CR register.

| Parameter                                                                                                                                                            | Description                                                                                                                                                            | Min                                                          | Тур                                                          | Max                                                                                             | Unit                            | Notes |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------|-------|
| V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub>                                                                                                    | Vdd Value for PPOR Trip (positive ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                 | _                                                            | 2.91<br>4.39<br>4.55                                         | _                                                                                               | V<br>V<br>V                     |       |
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>                                                                                                       | Vdd Value for PPOR Trip (negative ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                 | _                                                            | 2.82<br>4.39<br>4.55                                         | _                                                                                               | V<br>V<br>V                     |       |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>                                                                                                             | PPOR Hysteresis<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                         |                                                              | 92<br>0<br>0                                                 |                                                                                                 | mV<br>mV<br>mV                  |       |
| V <sub>LVD0</sub><br>V <sub>LVD1</sub><br>V <sub>LVD2</sub><br>V <sub>LVD3</sub><br>V <sub>LVD4</sub><br>V <sub>LVD5</sub><br>V <sub>LVD6</sub><br>V <sub>LVD7</sub> | Vdd Value for LVD Trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | $\begin{array}{c} 2.98^{[4]}\\ 3.08\\ 3.20\\ 4.08\\ 4.57\\ 4.74^{[5]}\\ 4.82\\ 4.91\end{array}$ | V<br>V<br>V<br>V<br>V<br>V<br>V |       |

#### Table 16. DC POR and LVD Specifications

Notes

- A. Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.
   5. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.





#### **AC Electrical Characteristics**

#### AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 18. AC Chip-Level Specifications

| Parameter              | Description                                                                                         | Min   | Тур  | Max                         | Unit | Notes                                                                                                       |
|------------------------|-----------------------------------------------------------------------------------------------------|-------|------|-----------------------------|------|-------------------------------------------------------------------------------------------------------------|
| F <sub>IMO245V</sub>   | Internal Main Oscillator Frequency for 24 MHz (5V)                                                  | 23.04 | 24   | 24.96 <sup>[7, 8]</sup>     | MHz  | Trimmed for 5V operation using factory trim values.                                                         |
| F <sub>IMO243V</sub>   | Internal Main Oscillator Frequency for 24 MHz (3.3V)                                                | 22.08 | 24   | 25.92 <sup>[7,9]</sup>      | MHz  | Trimmed for 3.3V operation using factory trim values.                                                       |
| FIMOUSB                | Internal Main Oscillator Frequency with<br>USB Frequency Locking Enabled and<br>USB Traffic Present | 23.94 | 24   | 24.06 <sup>[8]</sup>        | MHz  | USB operation for system clock source from the IMO is limited to $0^{\circ}C \leq T_{A} \leq 70^{\circ}C$ . |
| F <sub>CPU1</sub>      | CPU Frequency (5V Nominal)                                                                          | 0.93  | 24   | 24.96 <sup>[7,8]</sup>      | MHz  |                                                                                                             |
| F <sub>CPU2</sub>      | CPU Frequency (3.3V Nominal)                                                                        | 0.93  | 12   | 12.96 <sup>[8, 9]</sup>     | MHz  |                                                                                                             |
| F <sub>BLK5</sub>      | Digital PSoC Block Frequency<br>(5V Nominal)                                                        | 0     | 48   | 49.92 <sup>[7, 8, 10]</sup> | MHz  | Refer to the AC Digital Block<br>Specifications.                                                            |
| F <sub>BLK3</sub>      | Digital PSoC Block Frequency (<br>3.3V Nominal)                                                     | 0     | 24   | 25.92 <sup>[8, 10]</sup>    | MHz  |                                                                                                             |
| F <sub>32K1</sub>      | Internal Low Speed Oscillator Frequency                                                             | 15    | 32   | 64                          | kHz  |                                                                                                             |
| F <sub>32K_U</sub>     | Internal Low Speed Oscillator Untrimmed<br>Frequency                                                | 5     | _    | _                           | kHz  |                                                                                                             |
| DC <sub>ILO</sub>      | Internal Low Speed Oscillator Duty Cycle                                                            | 20    | 50   | 80                          | %    |                                                                                                             |
| Jitter32k              | 32 kHz Period Jitter                                                                                | -     | 100  |                             | ns   |                                                                                                             |
| Step24M                | 24 MHz Trim Step Size                                                                               | -     | 50   | -                           | kHz  |                                                                                                             |
| Fout48M                | 48 MHz Output Frequency                                                                             | 46.08 | 48.0 | 49.92 <sup>[7, 9]</sup>     | MHz  | Trimmed. Utilizing factory trim values.                                                                     |
| Jitter24M1             | 24 MHz Period Jitter (IMO) Peak-to-Peak                                                             | -     | 300  |                             | ps   |                                                                                                             |
| F <sub>MAX</sub>       | Maximum Frequency of Signal on Row<br>Input or Row Output                                           | -     | _    | 12.96                       | MHz  |                                                                                                             |
| SR <sub>POWER_UP</sub> | Power Supply Slew Rate                                                                              | _     | -    | 250                         | V/ms |                                                                                                             |
| T <sub>POWERUP</sub>   | Time from End of POR to CPU Executing Code                                                          | -     | 16   | 100                         | ms   |                                                                                                             |

#### Figure 6. 24 MHz Period Jitter (IMO) Timing Diagram



#### Notes

Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range.
 3.0V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V.</li>

10. See the individual user module data sheets for information on maximum frequencies for user modules.

<sup>7. 4.75</sup>V < Vdd < 5.25V.



#### AC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 19. AC GPIO Specifications

| Parameter         | Description                                  | Min | Тур | Max | Unit | Notes                       |
|-------------------|----------------------------------------------|-----|-----|-----|------|-----------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                     | 0   | —   | 12  | MHz  | Normal Strong Mode          |
| TRiseF            | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | -   | 18  | ns   | Vdd = 4.5 to 5.25V, 10%–90% |
| TFallF            | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | -   | 18  | ns   | Vdd = 4.5 to 5.25V, 10%–90% |
| TRiseS            | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | -   | ns   | Vdd = 3 to 5.25V, 10%–90%   |
| TFallS            | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | _   | ns   | Vdd = 3 to 5.25V, 10%–90%   |



#### Figure 7. GPIO Timing Diagram

#### AC Full Speed USB Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 20. AC Full Speed (12 Mbps) USB Specifications

| Parameter            | Description                                                | Min        | Тур | Max        | Unit | Notes           |
|----------------------|------------------------------------------------------------|------------|-----|------------|------|-----------------|
| T <sub>RFS</sub>     | Transition Rise Time                                       | 4          | -   | 20         | ns   | For 50 pF load. |
| T <sub>FSS</sub>     | Transition Fall Time                                       | 4          | -   | 20         | ns   | For 50 pF load. |
| T <sub>RFMFS</sub>   | Rise/Fall Time Matching: (T <sub>R</sub> /T <sub>F</sub> ) | 90         | -   | 111        | %    | For 50 pF load. |
| T <sub>DRATEFS</sub> | Full Speed Data Rate                                       | 12 – 0.25% | 12  | 12 + 0.25% | Mbps |                 |



#### AC Digital Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 21. AC Digital Block Specifications

| Function                | Description                                    | Min                | Тур | Max   | Unit | Notes                                                   |
|-------------------------|------------------------------------------------|--------------------|-----|-------|------|---------------------------------------------------------|
| Timer                   | Capture Pulse Width                            | 50 <sup>[11]</sup> | _   | -     | ns   |                                                         |
|                         | Maximum Frequency, No Capture                  | Ι                  | _   | 49.92 | MHz  | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, With Capture                | -                  | _   | 25.92 | MHz  |                                                         |
| Counter                 | Enable Pulse Width                             | 50 <sup>[11]</sup> | _   | -     | ns   |                                                         |
|                         | Maximum Frequency, No Enable Input             | Ι                  | _   | 49.92 | MHz  | 4.75V < Vdd < 5.25V.                                    |
|                         | Maximum Frequency, Enable Input                | -                  | _   | 25.92 | MHz  |                                                         |
| Dead Band               | Kill Pulse Width:                              |                    |     |       |      |                                                         |
|                         | Asynchronous Restart Mode                      | 20                 | _   | -     | ns   |                                                         |
|                         | Synchronous Restart Mode                       | 50 <sup>[11]</sup> | _   | _     | ns   |                                                         |
|                         | Disable Mode                                   | 50 <sup>[12]</sup> | _   | _     | ns   |                                                         |
|                         | Maximum Frequency                              | -                  | _   | 49.92 | MHz  | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency                  | _                  | -   | 49.92 | MHz  | 4.75V < Vdd < 5.25V.                                    |
| CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency                  | _                  | -   | 24.6  | MHz  |                                                         |
| SPIM                    | Maximum Input Clock Frequency                  | Ι                  | -   | 8.2   | MHz  | Maximum data rate at 4.1 MHz due to 2 x over clocking.  |
| SPIS                    | Maximum Input Clock Frequency                  | _                  | _   | 4.1   | MHz  |                                                         |
|                         | Width of SS_Negated Between Trans-<br>missions | 50 <sup>[11]</sup> | -   | -     | ns   |                                                         |
| Transmitter             | Maximum Input Clock Frequency                  | _                  | -   | 24.6  | MHz  | Maximum data rate at 3.08 MHz due to 8 x over clocking. |
| Receiver                | Maximum Input Clock Frequency                  | _                  | -   | 24.6  | MHz  | Maximum data rate at 3.08 MHz due to 8 x over clocking. |

#### AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 22. AC External Clock Specifications

| Parameter           | Description                    | Min   | Тур | Max   | Unit | Notes                                                                                                                                                                              |
|---------------------|--------------------------------|-------|-----|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency for USB Applications | 23.94 | 24  | 24.06 |      | USB operation in the extended Industrial temperature range ( $-40^{\circ}C \le T_A \le 85^{\circ}C$ ) requires that the system clock is sourced from an external clock oscillator. |
| -                   | Duty Cycle                     | 47    | 50  | 53    | %    |                                                                                                                                                                                    |
| -                   | Powerup to IMO Switch          | 150   | _   | -     | μS   |                                                                                                                                                                                    |

Note

11.50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



#### AC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

Table 23. 5V AC Analog Output Buffer Specifications

| Parameter          | Description                                                                                      | Min          | Тур | Max        | Unit         | Notes |
|--------------------|--------------------------------------------------------------------------------------------------|--------------|-----|------------|--------------|-------|
| Т <sub>ROB</sub>   | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High                |              |     | 2.5<br>2.5 | μs<br>μs     |       |
| Т <sub>SOB</sub>   | Falling Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High               |              |     | 2.2<br>2.2 | μs<br>μs     |       |
| SR <sub>ROB</sub>  | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High               | 0.65<br>0.65 |     |            | V/μs<br>V/μs |       |
| SR <sub>FOB</sub>  | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High              | 0.65<br>0.65 |     |            | V/μs<br>V/μs |       |
| BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3-dB BW, 100 pF Load<br>Power = Low<br>Power = High | 0.8<br>0.8   |     |            | MHz<br>MHz   |       |
| BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3-dB BW, 100 pF Load<br>Power = Low<br>Power = High   | 300<br>300   |     |            | kHz<br>kHz   |       |

#### Table 24. 3.3V AC Analog Output Buffer Specifications

| Parameter          | Description                                                                                     | Min        | Тур | Max        | Unit         | Notes |
|--------------------|-------------------------------------------------------------------------------------------------|------------|-----|------------|--------------|-------|
| Т <sub>ROB</sub>   | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High               | _          |     | 3.8<br>3.8 | μs<br>μs     |       |
| Т <sub>SOB</sub>   | Falling Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High              | _          |     | 2.6<br>2.6 | μs<br>μs     |       |
| SR <sub>ROB</sub>  | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High              | 0.5<br>0.5 |     |            | V/μs<br>V/μs |       |
| SR <sub>FOB</sub>  | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High             | 0.5<br>0.5 |     | -          | V/μs<br>V/μs |       |
| BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High | 0.7<br>0.7 |     | _<br>_     | MHz<br>MHz   |       |
| BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High   | 200<br>200 |     | -          | kHz<br>kHz   |       |



#### AC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

#### Table 25. AC Programming Specifications

| Parameter                 | Description                                | Min | Тур | Max | Unit | Notes                                           |
|---------------------------|--------------------------------------------|-----|-----|-----|------|-------------------------------------------------|
| T <sub>RSCLK</sub>        | Rise Time of SCLK                          | 1   | -   | 20  | ns   |                                                 |
| T <sub>FSCLK</sub>        | Fall Time of SCLK                          | 1   | -   | 20  | ns   |                                                 |
| T <sub>SSCLK</sub>        | Data Set up Time to Falling Edge of SCLK   | 40  | -   | -   | ns   |                                                 |
| T <sub>HSCLK</sub>        | Data Hold Time from Falling Edge of SCLK   | 40  | -   | -   | ns   |                                                 |
| F <sub>SCLK</sub>         | Frequency of SCLK                          | 0   | -   | 8   | MHz  |                                                 |
| T <sub>ERASEB</sub>       | Flash Erase Time (Block)                   | -   | 10  | -   | ms   |                                                 |
| T <sub>WRITE</sub>        | Flash Block Write Time                     | -   | 40  | -   | ms   |                                                 |
| T <sub>DSCLK</sub>        | Data Out Delay from Falling Edge of SCLK   | -   | -   | 45  | ns   | Vdd > 3.6                                       |
| T <sub>DSCLK3</sub>       | Data Out Delay from Falling Edge of SCLK   | -   | -   | 50  | ns   | 3.15 <u>&lt;</u> Vdd <u>&lt;</u> 3.5            |
| T <sub>ERASEALL</sub>     | Flash Erase Time (Bulk)                    | -   | 40  | -   | ms   | Erase all blocks and protection fields at once. |
| T <sub>PROGRAM_HOT</sub>  | Flash Block Erase + Flash Block Write Time | -   | _   | 100 | ms   | $0^{\circ}C \leq T_J \leq 100^{\circ}C$         |
| T <sub>PROGRAM_COLD</sub> | Flash Block Erase + Flash Block Write Time | -   | -   | 200 | ms   | $-40^{\circ}C \leq T_J \leq 0^{\circ}C$         |



### AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.15V to 3.5V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only.

| Parameter             | Description                                                                                  | Standard-Mode |     | Fast-Mode           |     | Unit | Notes |
|-----------------------|----------------------------------------------------------------------------------------------|---------------|-----|---------------------|-----|------|-------|
|                       |                                                                                              | Min           | Max | Min                 | Max | Unit | NOLES |
| F <sub>SCLI2C</sub>   | SCL Clock Frequency                                                                          | 0             | 100 | 0                   | 400 | kHz  |       |
| T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0           | -   | 0.6                 | -   | μS   |       |
| T <sub>LOWI2C</sub>   | LOW Period of the SCL Clock                                                                  | 4.7           | -   | 1.3                 | _   | μS   |       |
| T <sub>HIGHI2C</sub>  | HIGH Period of the SCL Clock                                                                 | 4.0           | -   | 0.6                 | _   | μS   |       |
| T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition                                                    | 4.7           | -   | 0.6                 | _   | μS   |       |
| T <sub>HDDATI2C</sub> | Data Hold Time                                                                               | 0             | -   | 0                   | _   | μS   |       |
| T <sub>SUDATI2C</sub> | Data Setup Time                                                                              | 250           | -   | 100 <sup>[12]</sup> | _   | ns   |       |
| T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition                                                                | 4.0           | -   | 0.6                 | _   | μS   |       |
| T <sub>BUFI2C</sub>   | Bus Free Time Between a STOP and START<br>Condition                                          | 4.7           | -   | 1.3                 | -   | μS   |       |
| T <sub>SPI2C</sub>    | Pulse Width of spikes are suppressed by the input filter.                                    | -             | -   | 0                   | 50  | ns   |       |





Note

<sup>12.</sup> A Fast-Mode I<sup>2</sup>C-bus device can be used in a Standard-Mode I<sup>2</sup>C-bus system, but the requirement  $T_{SUDATI2C} \ge 250$  ns must then be met. This automatically is the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{rmax} + T_{SUDATI2C} = 1000 + 250 = 1250$  ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



# **Ordering Information**

| Package                                         | Ordering Code     | Flash Size | SRAM (Bytes) | Temperature Range |
|-------------------------------------------------|-------------------|------------|--------------|-------------------|
| 56-Pin QFN-MLF (Punch)                          | CY7C64215-56LFXC  | 16K        | 1K           | 0°C to 70°C       |
| 56-Pin QFN-MLF (Punch)<br>(Tape and Reel)       | CY7C64215-56LFXCT | 16K        | 1K           | 0°C to 70°C       |
| 28-Pin SSOP                                     | CY7C64215-28PVXC  | 16K        | 1K           | 0°C to 70°C       |
| 28-Pin SSOP<br>(Tape and Reel)                  | CY7C64215-28PVXCT | 16K        | 1K           | 0°C to 70°C       |
| 56-Pin QFN (Sawn) Commercial                    | CY7C64215-56LTXC  | 16K        | 1K           | 0°C to 70°C       |
| 56-Pin QFN (Sawn) Commercial<br>(Tape and Reel) | CY7C64215-56LTXCT | 16K        | 1K           | 0°C to 70°C       |
| 56-Pin QFN (Sawn) Industrial                    | CY7C64215-56LTXI  | 16K        | 1K           | –40°C to 85°C     |
| 56-Pin QFN (Sawn) Industrial<br>(Tape and Reel) | CY7C64215-56LTXIT | 16K        | 1K           | –40°C to 85°C     |