# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                       |
|----------------------------|----------------------------------------------------------------|
| Core Processor             | 8051                                                           |
| Core Size                  | 8-Bit                                                          |
| Speed                      | 25MHz                                                          |
| Connectivity               | SMBus (2-Wire/I²C), SPI, UART/USART                            |
| Peripherals                | Cap Sense, POR, PWM, WDT                                       |
| Number of I/O              | 39                                                             |
| Program Memory Size        | 15KB (15K x 8)                                                 |
| Program Memory Type        | FLASH                                                          |
| EEPROM Size                | 32 x 8                                                         |
| RAM Size                   | 512 x 8                                                        |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                    |
| Data Converters            | -                                                              |
| Oscillator Type            | Internal                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                              |
| Mounting Type              | Surface Mount                                                  |
| Package / Case             | 48-TQFP                                                        |
| Supplier Device Package    | 48-TQFP (7x7)                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f705-gq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong







## C8051F70x/71x

#### 10.3.3. Settling Time Requirements

A minimum tracking time is required before each conversion to ensure that an accurate conversion is performed. This tracking time is determined by any series impedance, including the AMUX0 resistance, the the ADC0 sampling capacitance, and the accuracy required for the conversion. In delayed tracking mode, three SAR clocks are used for tracking at the start of every conversion. For many applications, these three SAR clocks will meet the minimum tracking time requirements.

Figure 10.3 shows the equivalent ADC0 input circuit. The required ADC0 settling time for a given settling accuracy (SA) may be approximated by Equation 10.1. See Table 9.10 for ADC0 minimum settling time requirements as well as the mux impedance and sampling capacitor values.

$$t = \ln\left(\frac{2^n}{SA}\right) \times R_{TOTAL} C_{SAMPLE}$$

#### Equation 10.1. ADC0 Settling Time Requirements

Where:

SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB) *t* is the required settling time in seconds

 $R_{TOTAL}$  is the sum of the AMUX0 resistance and any external source resistance.

n is the ADC resolution in bits (10).



Note: See electrical specification tables for R<sub>MUX</sub> and C<sub>SAMPLE</sub> parameters.

#### Figure 10.3. ADC0 Equivalent Input Circuits



#### SFR Definition 15.1. CS0CN: Capacitive Sense Control

| Bit   | 7     | 6      | 5      | 4       | 3        | 2 | 1 | 0       |
|-------|-------|--------|--------|---------|----------|---|---|---------|
| Name  | CS0EN | CS0PME | CS0INT | CS0BUSY | CS0CMPEN |   |   | CS0CMPF |
| Туре  | R/W   | R/W    | R/W    | R/W     | R/W      | R | R | R       |
| Reset | 0     | 0      | 0      | 0       | 0        | 0 | 0 | 0       |

#### SFR Address = 0x9A; SFR Page = 0

| Bit | Name     | Description                                                                                                                    |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------|
| 7   | CS0EN    | CS0 Enable.                                                                                                                    |
|     |          | 0: CS0 disabled and in low-power mode.                                                                                         |
|     |          | 1: CS0 enabled and ready to convert.                                                                                           |
| 6   | CS0PME   | CS0 Pin Monitor Event.                                                                                                         |
|     |          | Set if any converter re-try requests have occurred due to a pin monitor event. This bit remains set until cleared by firmware. |
| 5   | CS0INT   | CS0 Interrupt Flag.                                                                                                            |
|     |          | 0: CS0 has not completed a data conversion since the last time CS0INT was cleared.                                             |
|     |          | 1: CS0 has completed a data conversion.                                                                                        |
|     |          | This bit is not automatically cleared by hardware.                                                                             |
| 4   | CS0BUSY  | CS0 Busy.                                                                                                                      |
|     |          | Read:                                                                                                                          |
|     |          | 0: CS0 conversion is complete or a conversion is not currently in progress.                                                    |
|     |          | 1: CS0 conversion is in progress.                                                                                              |
|     |          | Vine:<br>0: No effect                                                                                                          |
|     |          | 1: Initiates CS0 conversion if CS0CM[2:0] = 000b, 110b, or 111b.                                                               |
| 3   | CS0CMPEN | CS0 Digital Comparator Enable Bit.                                                                                             |
|     |          | Enables the digital comparator, which compares accumulated CS0 conversion                                                      |
|     |          | output to the value stored in CS0THH:CS0THL.                                                                                   |
|     |          | 0: CS0 digital comparator disabled.                                                                                            |
|     |          | 1: CS0 digital comparator enabled.                                                                                             |
| 2:1 | Unused   | Read = 00b; Write = Don't care                                                                                                 |
| 0   | CS0CMPF  | CS0 Digital Comparator Interrupt Flag.                                                                                         |
|     |          | 0: CS0 result is smaller than the value set by CS0THH and CS0THL since the last                                                |
|     |          | time CS0CMPF was cleared.                                                                                                      |
|     |          | 1: CS0 result is greater than the value set by CS0THH and CS0THL since the last time CS0CMPF was cleared.                      |



## 16. CIP-51 Microcontroller

The MCU system controller core is the CIP-51 microcontroller. The CIP-51 is fully compatible with the MCS-51<sup>™</sup> instruction set; standard 803x/805x assemblers and compilers can be used to develop software. The MCU family has a superset of all the peripherals included with a standard 8051. The CIP-51 also includes on-chip debug hardware (see description in "C2 Interface" on page 301), and interfaces directly with the analog and digital subsystems providing a complete data acquisition or control-system solution in a single integrated circuit.

The CIP-51 Microcontroller core implements the standard 8051 organization and peripherals as well as additional custom peripherals and functions to extend its capability (see Figure 16.1 for a block diagram). The CIP-51 includes the following features:

- Fully Compatible with MCS-51 Instruction Set
- 25 MIPS Peak Throughput with 25 MHz Clock
- 0 to 25 MHz Clock Frequency
- Extended Interrupt Handler

- Reset Input
- Power Management Modes
- On-chip Debug Logic
- Program and Data Memory Security

#### Performance

The CIP-51 employs a pipelined architecture that greatly increases its instruction throughput over the standard 8051 architecture. In a standard 8051, all instructions except for MUL and DIV take 12 or 24 system clock cycles to execute, and usually have a maximum system clock of 12 MHz. By contrast, the CIP-51 core executes 70% of its instructions in one or two system clock cycles, with no instructions taking more than eight system clock cycles.



Figure 16.1. CIP-51 Block Diagram



| Parameter                    | Description                                        | Min*                | Max*                     | Units |
|------------------------------|----------------------------------------------------|---------------------|--------------------------|-------|
| T <sub>ACS</sub>             | Address/Control Setup Time                         | 0                   | 3 x T <sub>SYSCLK</sub>  | ns    |
| T <sub>ACW</sub>             | Address/Control Pulse Width                        | T <sub>SYSCLK</sub> | 16 x T <sub>SYSCLK</sub> | ns    |
| T <sub>ACH</sub>             | Address/Control Hold Time                          | 0                   | 3 x T <sub>SYSCLK</sub>  | ns    |
| T <sub>ALEH</sub>            | Address Latch Enable High Time                     | T <sub>SYSCLK</sub> | 4 x T <sub>SYSCLK</sub>  | ns    |
| T <sub>ALEL</sub>            | Address Latch Enable Low Time                      | T <sub>SYSCLK</sub> | 4 x T <sub>SYSCLK</sub>  | ns    |
| T <sub>WDS</sub>             | Write Data Setup Time                              | T <sub>SYSCLK</sub> | 19 x T <sub>SYSCLK</sub> | ns    |
| T <sub>WDH</sub>             | Write Data Hold Time                               | 0                   | 3 x T <sub>SYSCLK</sub>  | ns    |
| T <sub>RDS</sub>             | Read Data Setup Time                               | 20                  | —                        | ns    |
| T <sub>RDH</sub>             | Read Data Hold Time                                | 0                   | —                        | ns    |
| Note: T <sub>SYSCLK</sub> is | equal to one period of the device system clock (S) | YSCLK).             |                          |       |

Table 18.1. AC Parameters for External Memory Interface



#### Table 20.2. Special Function Registers (Continued)

SFRs are listed in alphabetical order. All undefined SFR locations are reserved

| Register | Address | Page      | Description                       | Page |
|----------|---------|-----------|-----------------------------------|------|
| PCA0CPM0 | 0xDA    | F         | PCA Module 0 Mode Register        | 298  |
| PCA0CPM1 | 0xDB    | F         | PCA Module 1 Mode Register        | 298  |
| PCA0CPM2 | 0xDC    | F         | PCA Module 2 Mode Register        | 298  |
| PCA0H    | 0xFA    | 0         | PCA Counter High                  | 299  |
| PCA0L    | 0xF9    | 0         | PCA Counter Low                   | 299  |
| PCA0MD   | 0xED    | F         | PCA Mode                          | 296  |
| PCA0PWM  | 0xA1    | F         | PCA PWM Configuration             | 297  |
| PCON     | 0x87    | All Pages | Power Control                     | 162  |
| PSCTL    | 0x8F    | All Pages | Program Store R/W Control         | 153  |
| PSW      | 0xD0    | All Pages | Program Status Word               | 107  |
| REF0CN   | 0xD2    | F         | Voltage Reference Control         | 71   |
| REG0CN   | 0xB9    | F         | Voltage Regulator Control         | 73   |
| REVID    | 0xAD    | F         | Revision ID                       | 129  |
| RSTSRC   | 0xEF    | All Pages | Reset Source Configuration/Status | 168  |
| SBUF0    | 0x99    | All Pages | UART0 Data Buffer                 | 260  |
| SCON0    | 0x98    | All Pages | UART0 Control                     | 259  |
| SFRPAGE  | 0xA7    | All Pages | SFR Page                          | 132  |
| SMB0ADM  | 0xBB    | F         | SMBus Slave Address mask          | 230  |
| SMB0ADR  | 0xBA    | F         | SMBus Slave Address               | 229  |
| SMB0CF   | 0xC1    | 0         | SMBus Configuration               | 225  |
| SMB0CN   | 0xC0    | All Pages | SMBus Control                     | 227  |
| SMB0DAT  | 0xC2    | 0         | SMBus Data                        | 231  |
| SP       | 0x81    | All Pages | Stack Pointer                     | 105  |
| SPI0CFG  | 0xA1    | 0         | SPI0 Configuration                | 248  |
| SPIOCKR  | 0xA2    | F         | SPI0 Clock Rate Control           | 250  |
| SPIOCN   | 0xF8    | All Pages | SPI0 Control                      | 249  |
| SPI0DAT  | 0xA3    | 0         | SPI0 Data                         | 250  |
| TCON     | 0x88    | All Pages | Timer/Counter Control             | 268  |
| TH0      | 0x8C    | All Pages | Timer/Counter 0 High              | 271  |
| TH1      | 0x8D    | All Pages | Timer/Counter 1 High              | 271  |
| TL0      | 0x8A    | All Pages | Timer/Counter 0 Low               | 270  |
| TL1      | 0x8B    | All Pages | Timer/Counter 1 Low               | 270  |
| TMOD     | 0x89    | All Pages | Timer/Counter Mode                | 269  |
| TMR2CN   | 0xC8    | All Pages | Timer/Counter 2 Control           | 275  |
| TMR2H    | 0xCD    | 0         | Timer/Counter 2 High              | 277  |
| TMR2L    | 0xCC    | 0         | Timer/Counter 2 Low               | 277  |
| TMR2RLH  | 0xCB    | 0         | Timer/Counter 2 Reload High       | 276  |
| TMR2RLL  | 0xCA    | 0         | Timer/Counter 2 Reload Low        | 276  |



## C8051F70x/71x

## SFR Definition 27.1. CLKSEL: Clock Select

| Bit   | 7      | 6           | 5   | 4   | 3        | 2           | 1   | 0   |
|-------|--------|-------------|-----|-----|----------|-------------|-----|-----|
| Name  | CLKRDY | CLKDIV[2:0] |     |     | Reserved | CLKSEL[2:0] |     |     |
| Туре  | R      | R/W         | R/W | R/W | R        | R/W         | R/W | R/W |
| Reset | 0      | 0           | 0   | 0   | 0        | 0           | 0   | 0   |

SFR Address = 0xBD; SFR Page= F

| Bit | Name        | Function                                                                                |
|-----|-------------|-----------------------------------------------------------------------------------------|
| 7   | CLKRDY      | System Clock Divider Clock Ready Flag.                                                  |
|     |             | 0: The selected clock divide setting has not been applied to the system clock.          |
|     |             | 1: The selected clock divide setting has been applied to the system clock.              |
| 6:4 | CLKDIV      | System Clock Divider Bits.                                                              |
|     |             | Selects the clock division to be applied to the selected source (internal or external). |
|     |             | 000: Selected clock is divided by 1.                                                    |
|     |             | 001: Selected clock is divided by 2.                                                    |
|     |             | 010: Selected clock is divided by 4.                                                    |
|     |             | 011: Selected clock is divided by 8.                                                    |
|     |             | 100: Selected clock is divided by 16.                                                   |
|     |             | 101: Selected clock is divided by 32.                                                   |
|     |             | 110: Selected clock is divided by 64.                                                   |
|     |             | 111: Selected clock is divided by 128.                                                  |
| 3   | Reserved    | Read = 0b. Must write 0b.                                                               |
| 2:0 | CLKSEL[2:0] | System Clock Select.                                                                    |
|     |             | Selects the oscillator to be used as the undivided system clock source.                 |
|     |             | 000: Internal Oscillator                                                                |
|     |             | 001: External Oscillator                                                                |
|     |             |                                                                                         |
|     |             | All other values reserved.                                                              |



## SFR Definition 27.3. OSCICN: Internal H-F Oscillator Control

| Bit   | 7      | 6     | 5       | 4      | 3   | 2 | 1         | 0 |
|-------|--------|-------|---------|--------|-----|---|-----------|---|
| Name  | IOSCEN | IFRDY | SUSPEND | STSYNC | SSE |   | IFCN[1:0] |   |
| Туре  | R/W    | R     | R/W     | R      | R/W | R | R/W       |   |
| Reset | 1      | 1     | 0       | 0      | 0   | 0 | 0         | 0 |

#### SFR Address = 0xA9; SFR Page = F

| Bit | Name      | Function                                                                                                                                                                                                                                                                                              |
|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IOSCEN    | Internal H-F Oscillator Enable Bit.                                                                                                                                                                                                                                                                   |
|     |           | 0: Internal H-F Oscillator Disabled.                                                                                                                                                                                                                                                                  |
|     |           | 1: Internal H-F Oscillator Enabled.                                                                                                                                                                                                                                                                   |
| 6   | IFRDY     | Internal H-F Oscillator Frequency Ready Flag.                                                                                                                                                                                                                                                         |
|     |           | 0: Internal H-F Oscillator is not running at programmed frequency.                                                                                                                                                                                                                                    |
|     |           | 1: Internal H-F Oscillator is running at programmed frequency.                                                                                                                                                                                                                                        |
| 5   | SUSPEND   | Internal Oscillator Suspend Enable Bit.                                                                                                                                                                                                                                                               |
|     |           | Setting this bit to logic 1 places the internal oscillator in SUSPEND mode. The inter-<br>nal oscillator resumes operation when one of the SUSPEND mode awakening<br>events occurs.                                                                                                                   |
| 4   | STSYNC    | Suspend Timer Synchronization Bit.                                                                                                                                                                                                                                                                    |
|     |           | This bit is used to indicate when it is safe to read and write the registers associated with the suspend wake-up timer. If a suspend wake-up source other than Timer 3 has brought the oscillator out of suspend mode, it make take up to three timer clocks before the timer can be read or written. |
|     |           | 0: Timer 3 registers can be read safely.                                                                                                                                                                                                                                                              |
|     |           | 1: Timer 3 register reads and writes should not be performed.                                                                                                                                                                                                                                         |
| 3   | SSE       | Spread Spectrum Enable.                                                                                                                                                                                                                                                                               |
|     |           | Spread spectrum enable bit.                                                                                                                                                                                                                                                                           |
|     |           | 0: Spread Spectrum clock dithering disabled.                                                                                                                                                                                                                                                          |
|     |           | 1: Spread Spectrum clock dithering enabled.                                                                                                                                                                                                                                                           |
| 2   | Unused    | Read = 0b; Write = Don't Care                                                                                                                                                                                                                                                                         |
| 1:0 | IFCN[1:0] | Internal H-F Oscillator Frequency Divider Control Bits.                                                                                                                                                                                                                                               |
|     |           | 00: SYSCLK derived from Internal H-F Oscillator divided by 8.                                                                                                                                                                                                                                         |
|     |           | 01: SYSCLK derived from Internal H-F Oscillator divided by 4.                                                                                                                                                                                                                                         |
|     |           | 10: SYSULK derived from Internal H-F Oscillator divided by 2.                                                                                                                                                                                                                                         |
|     |           | 11. STOCK derived from internal H-F Oscillator divided by 1.                                                                                                                                                                                                                                          |



#### 27.3. External Oscillator Drive Circuit

The external oscillator circuit may drive an external crystal, ceramic resonator, capacitor, or RC network. A CMOS clock may also provide a clock input. For a crystal or ceramic resonator configuration, the crystal/resonator must be wired across the XTAL1 and XTAL2 pins as shown in Option 1 of Figure 27.1. A 10 M $\Omega$  resistor also must be wired across the XTAL2 and XTAL1 pins for the crystal/resonator configuration. In RC, capacitor, or CMOS clock configuration, the clock source should be wired to the XTAL2 pin as shown in Option 2, 3, or 4 of Figure 27.1. The type of external oscillator must be selected in the OSCXCN register, and the frequency control bits (XFCN) must be selected appropriately (see SFR Definition 27.4).

**Important Note on External Oscillator Usage:** Port pins must be configured when using the external oscillator circuit. When the external oscillator drive circuit is enabled in crystal/resonator mode, Port pins P0.2 and P0.3 are used as XTAL1 and XTAL2 respectively. When the external oscillator drive circuit is enabled in capacitor, RC, or CMOS clock mode, Port pin P0.3 is used as XTAL2. The Port I/O Crossbar should be configured to skip the Port pins used by the oscillator circuit; see Section "28.3. Priority Crossbar Decoder" on page 185 for Crossbar configuration. Additionally, when using the external oscillator circuit in crystal/resonator, capacitor, or RC mode, the associated Port pins should be configured as **analog inputs**. In CMOS clock mode, the associated pin should be configured as a **digital input**. See Section "28.4. Port I/O Initialization" on page 189 for details on Port input mode selection.



#### 27.3.3. External Capacitor Example

If a capacitor is used as an external oscillator for the MCU, the circuit should be configured as shown in Figure 27.1, Option 3. The capacitor should be no greater than 100 pF; however for very small capacitors, the total capacitance may be dominated by parasitic capacitance in the PCB layout. To determine the required External Oscillator Frequency Control value (XFCN) in the OSCXCN Register, select the capacitor to be used and find the frequency of oscillation according to Equation , where f = the frequency of oscillation in MHz, C = the capacitor value in pF, and V<sub>DD</sub> = the MCU power supply in Volts.

 $f = (KF)/(R \times V_{DD})$ 

#### Equation 27.2. C Mode Oscillator Frequency

For example: Assume  $V_{DD} = 3.0$  V and f = 150 kHz:

f = KF / (C x VDD) 0.150 MHz = KF / (C x 3.0)

Since the frequency of roughly 150 kHz is desired, select the K Factor from the table in SFR Definition 27.4 (OSCXCN) as KF = 22:

0.150 MHz = 22 / (C x 3.0) C x 3.0 = 22 / 0.150 MHz C = 146.6 / 3.0 pF = 48.8 pF

Therefore, the XFCN value to use in this example is 011b and C = 50 pF.



## 28. Port Input/Output

Digital and analog resources are available through 64 I/O pins. Each of the Port pins P0.0–P2.7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources, or assigned to an analog function as shown in Figure 28.4. The designer has complete control over which functions are assigned, limited only by the number of physical I/O pins. This resource assignment flexibility is achieved through the use of a Priority Crossbar Decoder. The state of a Port I/O pin can always be read in the corresponding Port latch, regardless of the Crossbar settings.

The Crossbar assigns the selected internal digital resources to the I/O pins based on the Priority Decoder. The registers XBR0 and XBR1, defined in SFR Definition 28.1 and SFR Definition 28.2, are used to select internal digital functions.

All Port I/Os except P0.3 are tolerant of voltages up to 2 V above the  $V_{DD}$  supply (refer to Figure 28.2 for the Port cell circuit). The Port I/O cells are configured as either push-pull or open-drain in the Port Output Mode registers (PnMDOUT, where n = 0,1). Complete Electrical Specifications for Port I/O are given in Section "9. Electrical Characteristics" on page 47.



Figure 28.1. Port I/O Functional Block Diagram



#### 28.5. Port Match

Port match functionality allows system events to be triggered by a logic value change on P0 or P1. A software controlled value stored in the PnMATCH registers specifies the expected or normal logic values of P0 and P1. A Port mismatch event occurs if the logic levels of the Port's input pins no longer match the software controlled value. This allows Software to be notified if a certain change or pattern occurs on P0 or P1 input pins regardless of the XBRn settings.

The PnMASK registers can be used to individually select which P0 and P1 pins should be compared against the PnMATCH registers. A Port mismatch event is generated if (P0 & P0MASK) does not equal (P0MATCH & P0MASK) or if (P1 & P1MASK) does not equal (P1MATCH & P1MASK).

A Port mismatch event may be used to generate an interrupt or wake the device from a low power mode, such as IDLE or SUSPEND. See the Interrupts and Power Options chapters for more details on interrupt and wake-up sources.

#### SFR Definition 28.3. P0MASK: Port 0 Mask Register

| Bit    | 7            | 6           | 5     | 4 | 3 | 2 | 1 | 0 |  |
|--------|--------------|-------------|-------|---|---|---|---|---|--|
| Name   | P0MASK[7:0]  |             |       |   |   |   |   |   |  |
| Туре   |              | R/W         |       |   |   |   |   |   |  |
| Reset  | 0            | 0           | 0     | 0 | 0 | 0 | 0 | 0 |  |
| SFR Ad | dress = 0xF4 | 4; SFR Page | e = 0 |   |   |   |   |   |  |
| D:4    |              |             |       |   |   |   |   |   |  |

| Bit | Name        | Function                                                                                                                                                                                            |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | P0MASK[7:0] | Port 0 Mask Value.                                                                                                                                                                                  |
|     |             | Selects P0 pins to be compared to the corresponding bits in P0MAT.<br>0: P0.n pin logic value is ignored and cannot cause a Port Mismatch event.<br>1: P0.n pin logic value is compared to P0MAT.n. |



## C8051F70x/71x

## SFR Definition 29.2. CRC0IN: CRC Data Input

| Bit   | 7                  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|-------|--------------------|---|---|---|---|---|---|---|--|--|
| Name  | CRC0IN[7:0]        |   |   |   |   |   |   |   |  |  |
| Туре  | R/W                |   |   |   |   |   |   |   |  |  |
| Reset | et 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |   |  |  |
|       |                    |   |   |   |   |   |   |   |  |  |

SFR Address = 0x94; SFR Page = F

| Bit | Name        | Function                                                                                                                                              |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0IN[7:0] | CRC0 Data Input.                                                                                                                                      |
|     |             | Each write to CRC0IN results in the written data being computed into the existing CRC result according to the CRC algorithm described in Section 29.1 |

#### SFR Definition 29.3. CRC0DATA: CRC Data Output

| Bit   | 7               | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------------|---|---|---|---|---|---|---|
| Name  | CRC0DAT[7:0]    |   |   |   |   |   |   |   |
| Туре  | R/W             |   |   |   |   |   |   |   |
| Reset | 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |   |

SFR Address = 0xD9; SFR Page = F

| Bit | Name         | Function                                                                                                                            |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | CRC0DAT[7:0] | CRC0 Data Output.                                                                                                                   |
|     |              | Each read or write performed on CRC0DAT targets the CRC result bits pointed to by the CRC0 Result Pointer (CRC0PNT bits in CRC0CN). |





Figure 31.4. 4-Wire Single Master Mode and Slave Mode Connection Diagram

#### 31.3. SPI0 Slave Mode Operation

When SPI0 is enabled and not configured as a master, it will operate as a SPI slave. As a slave, bytes are shifted in through the MOSI pin and out through the MISO pin by a master device controlling the SCK signal. A bit counter in the SPI0 logic counts SCK edges. When 8 bits have been shifted through the shift register, the SPIF flag is set to logic 1, and the byte is copied into the receive buffer. Data is read from the receive buffer by reading SPI0DAT. A slave device cannot initiate transfers. Data to be transferred to the master device is pre-loaded into the shift register by writing to SPI0DAT. Writes to SPI0DAT are double-buffered, and are placed in the transmit buffer first. If the shift register is empty, the contents of the transmit buffer will immediately be transferred into the shift register. When the shift register already contains data, the SPI will load the shift register with the transmit buffer's contents after the last SCK edge of the next (or current) SPI transfer.

When configured as a slave, SPI0 can be configured for 4-wire or 3-wire operation. The default, 4-wire slave mode, is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 1. In 4-wire mode, the NSS signal is routed to a port pin and configured as a digital input. SPI0 is enabled when NSS is logic 0, and disabled when NSS is logic 1. The bit counter is reset on a falling edge of NSS. The NSS signal must be driven low at least 2 system clocks before the first active edge of SCK for each byte transfer. Figure 31.4 shows a connection diagram between two slave devices in 4-wire slave mode and a master device.

3-wire slave mode is active when NSSMD1 (SPI0CN.3) = 0 and NSSMD0 (SPI0CN.2) = 0. NSS is not used in this mode, and is not mapped to an external port pin through the crossbar. Since there is no way of uniquely addressing the device in 3-wire slave mode, SPI0 must be the only slave device present on the bus. It is important to note that in 3-wire slave mode there is no external means of resetting the bit counter that determines when a full byte has been received. The bit counter can only be reset by disabling and re-enabling SPI0 with the SPIEN bit. Figure 31.3 shows a connection diagram between a slave device in 3-wire slave mode and a master device.



#### 31.4. SPI0 Interrupt Sources

When SPI0 interrupts are enabled, the following four flags will generate an interrupt when they are set to logic 1:

All of the following bits must be cleared by software.

- The SPI Interrupt Flag, SPIF (SPI0CN.7) is set to logic 1 at the end of each byte transfer. This flag can occur in all SPI0 modes.
- The Write Collision Flag, WCOL (SPI0CN.6) is set to logic 1 if a write to SPI0DAT is attempted when the transmit buffer has not been emptied to the SPI shift register. When this occurs, the write to SPI0DAT will be ignored, and the transmit buffer will not be written. This flag can occur in all SPI0 modes.
- The Mode Fault Flag MODF (SPI0CN.5) is set to logic 1 when SPI0 is configured as a master, and for multi-master mode and the NSS pin is pulled low. When a Mode Fault occurs, the MSTEN and SPIEN bits in SPI0CN are set to logic 0 to disable SPI0 and allow another master device to access the bus.
- The Receive Overrun Flag RXOVRN (SPI0CN.4) is set to logic 1 when configured as a slave, and a transfer is completed and the receive buffer still holds an unread byte from a previous transfer. The new byte is not transferred to the receive buffer, allowing the previously received data byte to be read. The data byte which caused the overrun is lost.

#### 31.5. Serial Clock Phase and Polarity

Four combinations of serial clock phase and polarity can be selected using the clock control bits in the SPI0 Configuration Register (SPI0CFG). The CKPHA bit (SPI0CFG.5) selects one of two clock phases (edge used to latch the data). The CKPOL bit (SPI0CFG.4) selects between an active-high or active-low clock. Both master and slave devices must be configured to use the same clock phase and polarity. SPI0 should be disabled (by clearing the SPIEN bit, SPI0CN.0) when changing the clock phase or polarity. The clock and data line relationships for master mode are shown in Figure 31.5. For slave mode, the clock and data relationships are shown in Figure 31.6 and Figure 31.7. CKPHA should be set to 0 on both the master and slave SPI when communicating between two Silicon Labs C8051 devices.

The SPI0 Clock Rate Register (SPI0CKR) as shown in SFR Definition 31.3 controls the master mode serial clock frequency. This register is ignored when operating in slave mode. When the SPI is configured as a master, the maximum data transfer rate (bits/sec) is one-half the system clock frequency or 12.5 MHz, whichever is slower. When the SPI is configured as a slave, the maximum data transfer rate (bits/sec) for full-duplex operation is 1/10 the system clock frequency, provided that the master issues SCK, NSS (in 4-wire slave mode), and the serial input data synchronously with the slave's system clock. If the master issues SCK, NSS, and the serial input data asynchronously, the maximum data transfer rate (bits/sec) must be less than 1/10 the system clock frequency. In the special case where the master only wants to transmit data to the slave and does not need to receive data from the slave (i.e., half-duplex operation), the SPI slave can receive data at a maximum data transfer rate (bits/sec) of 1/4 the system clock frequency. This is provided that the master issues SCK, NSS, and the serial input data transfer rate (bits/sec) of 1/4 the system clock frequency. This is provided that the master issues SCK, NSS, and the serial input data synchronously with the slave's system clock frequency.



## 32. UART0

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates (details in Section "32.1. Enhanced Baud Rate Generation" on page 255). Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

UART0 has two associated SFRs: Serial Control Register 0 (SCON0) and Serial Data Buffer 0 (SBUF0). The single SBUF0 location provides access to both transmit and receive registers. Writes to SBUF0 always access the Transmit register. Reads of SBUF0 always access the buffered Receive register; it is not possible to read data from the Transmit register.

With UART0 interrupts enabled, an interrupt is generated each time a transmit is completed (TI0 is set in SCON0), or a data byte has been received (RI0 is set in SCON0). The UART0 interrupt flags are not cleared by hardware when the CPU vectors to the interrupt service routine. They must be cleared manually by software, allowing software to determine the cause of the UART0 interrupt (transmit complete or receive complete).



Figure 32.1. UART0 Block Diagram



### SFR Definition 33.3. TMOD: Timer Mode

| Bit   | 7            | 6                                         | 5                          | 4                       | 3                                         | 2              | 1              | 0            |  |
|-------|--------------|-------------------------------------------|----------------------------|-------------------------|-------------------------------------------|----------------|----------------|--------------|--|
| Nam   | e GATE1      | C/T1                                      | T1M                        | 1[1:0]                  | GATE0                                     | C/T0           | TOM            | I[1:0]       |  |
| Туре  | R/W          | R/W                                       | R/W R/W R/W                |                         |                                           |                | R/             | /W           |  |
| Rese  | t O          | 0                                         | 0                          | 0 0 0 0 0 0             |                                           |                |                |              |  |
| SFR A | ddress = 0x8 | 9; SFR Page                               | = All Pages                | 6                       |                                           |                |                | ·            |  |
| Bit   | Name         |                                           |                            |                         | Function                                  |                |                |              |  |
| 7     | GATE1        | Timer 1 Ga                                | te Control.                |                         |                                           |                |                |              |  |
|       |              | 0: Timer 1 e                              | nabled whe                 | n TR1 = 1 i             | rrespective of                            | INT1 logic le  | evel.          |              |  |
|       |              | 1: Timer 1 e<br>register IT0 <sup>-</sup> | nabled only<br>1CF (see SF | when TR1<br>R Definitio | = 1 AND INT1<br>n 21.7).                  | is active as   | defined by t   | oit IN1PL in |  |
| 6     | C/T1         | Counter/Tir                               | ner 1 Selec                | :t.                     |                                           |                |                |              |  |
|       |              | 0: Timer: Tir                             | mer 1 incren               | nented by c             | lock defined b                            | y T1M bit in   | register CK    | CON.         |  |
|       |              | 1: Counter:                               | Timer 1 incr               | emented by              | / high-to-low t                           | ransitions or  | n external pir | n (T1).      |  |
| 5:4   | T1M[1:0]     | Timer 1 Mo                                | de Select.                 |                         |                                           |                |                |              |  |
|       |              | These bits s                              | elect the Tir              | mer 1 opera             | tion mode.                                |                |                |              |  |
|       |              | 00: Mode 0, 13-bit Counter/Timer          |                            |                         |                                           |                |                |              |  |
|       |              | 01: Mode 1,                               | 16-bit Court               | nter/Timer              |                                           | لم             |                |              |  |
|       |              | 10: Mode 2,                               | Timer 1 Ina                | er/ I mer wi            | in Auto-Reioa                             | a              |                |              |  |
| 3     | GATEO        |                                           |                            |                         |                                           |                |                |              |  |
| 5     | OAILU        |                                           | nabled whe                 | n TR() – 1 ii           | respective of                             |                | امريد          |              |  |
|       |              | 1: Timer 0 e                              | nabled only                | when TR0                | $= 1 \text{ AND } \overline{\text{INTC}}$ | ) is active as | defined by b   | oit IN0PL in |  |
|       |              | register IT0                              | 1CF (see SF                | R Definitio             | n 21.7).                                  |                | ,              |              |  |
| 2     | C/T0         | Counter/Tir                               | ner 0 Selec                | :t.                     |                                           |                |                |              |  |
|       |              | 0: Timer: Tir                             | mer 0 incren               | nented by c             | lock defined b                            | y T0M bit in   | register CK    | CON.         |  |
|       |              | 1: Counter:                               | Timer 0 incr               | emented by              | v high-to-low t                           | ransitions or  | n external pir | n (T0).      |  |
| 1:0   | T0M[1:0]     | Timer 0 Mo                                | de Select.                 |                         |                                           |                |                |              |  |
|       |              | These bits s                              | elect the Ti               | mer 0 opera             | tion mode.                                |                |                |              |  |
|       |              | 00: Mode 0,                               | 13-bit Cour                | nter/Timer              |                                           |                |                |              |  |
|       |              | U1: Mode 1,                               | 16-bit Court               | nter/Timer              | h Auto Poloo                              | Ч              |                |              |  |
|       |              | 11: Mode 3                                | Two 8-bit C                | ounter/Time             | in Auto-Reioa<br>ers                      | u              |                |              |  |
|       |              | 11. 10000 3,                              |                            |                         | 515                                       |                |                |              |  |



### SFR Definition 33.13. TMR3CN: Timer 3 Control

| Bit   | 7    | 6    | 5      | 4      | 3       | 2   | 1 | 0      |
|-------|------|------|--------|--------|---------|-----|---|--------|
| Name  | TF3H | TF3L | TF3LEN | TF3CEN | T3SPLIT | TR3 |   | T3XCLK |
| Туре  | R/W  | R/W  | R/W    | R/W    | R/W     | R/W | R | R/W    |
| Reset | 0    | 0    | 0      | 0      | 0       | 0   | 0 | 0      |

#### SFR Address = 0x91; SFR Page = 0

| Bit | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | TF3H    | <b>Timer 3 High Byte Overflow Flag.</b><br>Set by hardware when the Timer 3 high byte overflows from 0xFF to 0x00. In 16 bit mode, this will occur when Timer 3 overflows from 0xFFFF to 0x0000. When the Timer 3 interrupt is enabled, setting this bit causes the CPU to vector to the Timer 3 interrupt service routine. This bit is not automatically cleared by hardware.                                                                                                                                                      |
| 6   | TF3L    | <b>Timer 3 Low Byte Overflow Flag.</b><br>Set by hardware when the Timer 3 low byte overflows from 0xFF to 0x00. TF3L will be set when the low byte overflows regardless of the Timer 3 mode. This bit is not automatically cleared by hardware.                                                                                                                                                                                                                                                                                    |
| 5   | TF3LEN  | <b>Timer 3 Low Byte Interrupt Enable.</b><br>When set to 1, this bit enables Timer 3 Low Byte interrupts. If Timer 3 interrupts are also enabled, an interrupt will be generated when the low byte of Timer 3 overflows.                                                                                                                                                                                                                                                                                                            |
| 4   | TF3CEN  | Timer 3 Comparator Capture Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |         | When set to 1, this bit enables Timer 3 Comparator Capture Mode. If TF3CEN is set, on a rising edge of the Comparator0 output the current 16-bit timer value in TMR3H:TMR3L will be copied to TMR3RLH:TMR3RLL. If Timer 3 interrupts are also enabled, an interrupt will be generated on this event.                                                                                                                                                                                                                                |
| 3   | T3SPLIT | Timer 3 Split Mode Enable.When this bit is set, Timer 3 operates as two 8-bit timers with auto-reload.0: Timer 3 operates in 16-bit auto-reload mode.1: Timer 3 operates as two 8-bit auto-reload timers.                                                                                                                                                                                                                                                                                                                           |
| 2   | TR3     | <b>Timer 3 Run Control.</b><br>Timer 3 is enabled by setting this bit to 1. In 8-bit mode, this bit enables/disables<br>TMR3H only; TMR3L is always enabled in split mode.                                                                                                                                                                                                                                                                                                                                                          |
| 1   | Unused  | Read = 0b; Write = Don't Care.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0   | T3XCLK  | <ul> <li>Timer 3 External Clock Select.</li> <li>This bit selects the external clock source for Timer 3. If Timer 3 is in 8-bit mode, this bit selects the external oscillator clock source for both timer bytes. However, the Timer 3 Clock Select bits (T3MH and T3ML in register CKCON) may still be used to select between the external clock and the system clock for either timer.</li> <li>0: System clock divided by 12.</li> <li>1: External clock divided by 8 (synchronized with SYSCLK when not in suspend).</li> </ul> |



## 35. C2 Interface

C8051F70x/71x devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow Flash programming and in-system debugging with the production part installed in the end application. The C2 interface operates using only two pins: a bi-directional data signal (C2D), and a clock input (C2CK). See the C2 Interface Specification for details on the C2 protocol.

#### 35.1. C2 Interface Registers

The following describes the C2 registers necessary to perform Flash programming functions through the C2 interface. All C2 registers are accessed through the C2 interface as described in the C2 Interface Specification.

#### C2 Register Definition 35.1. C2ADD: C2 Address

| Bit   | 7          | 6               | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-------|------------|-----------------|---|---|---|---|---|---|--|
| Name  | C2ADD[7:0] |                 |   |   |   |   |   |   |  |
| Туре  |            | R/W             |   |   |   |   |   |   |  |
| Reset | 0          | 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |  |

| Bit        | Name                        |                |                                                                                   | Function                                                |  |  |  |  |  |
|------------|-----------------------------|----------------|-----------------------------------------------------------------------------------|---------------------------------------------------------|--|--|--|--|--|
| 7:0        | C2ADD[7:0]                  | C2 Addres      | SS.                                                                               |                                                         |  |  |  |  |  |
|            |                             | The C2AD       | 2ADD register is accessed via the C2 interface to select the target Data register |                                                         |  |  |  |  |  |
|            |                             | for C2 Data    | ata Read and Data Write commands.                                                 |                                                         |  |  |  |  |  |
|            |                             | Address        | Name                                                                              | Description                                             |  |  |  |  |  |
|            | 0x00                        |                | DEVICEID                                                                          | Selects the Device ID Register (read only)              |  |  |  |  |  |
|            |                             | 0x01           | REVID                                                                             | Selects the Revision ID Register (read only)            |  |  |  |  |  |
| 0x02 FPCTL |                             | FPCTL          | Selects the C2 Flash Programming Control Register                                 |                                                         |  |  |  |  |  |
|            |                             | 0xBF           | FPDAT                                                                             | Selects the C2 Flash Data Register                      |  |  |  |  |  |
|            |                             | 0x96           | CRC0AUTO*                                                                         | Selects the CRC0AUTO Register                           |  |  |  |  |  |
|            |                             | 0x97           | CRC0CNT*                                                                          | Selects the CRC0CNT Register                            |  |  |  |  |  |
|            |                             | 0x91           | CRC0CN*                                                                           | Selects the CRC0CN Register                             |  |  |  |  |  |
|            |                             | 0xD9           | CRC0DATA*                                                                         | Selects the CRC0DATA Register                           |  |  |  |  |  |
|            |                             | 0x95           | CRC0FLIP*                                                                         | Selects the CRC0FLIP Register                           |  |  |  |  |  |
|            | Selects the CRC0IN Register |                |                                                                                   |                                                         |  |  |  |  |  |
| Note:      | CRC registers page 211.     | s and function | ns are described                                                                  | in Section "29. Cyclic Redundancy Check Unit (CRC0)" on |  |  |  |  |  |



### C2 Register Definition 35.4. FPCTL: C2 Flash Programming Control

| Bit   | 7 | 6               | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|---|-----------------|---|---|---|---|---|---|
| Name  |   | FPCTL[7:0]      |   |   |   |   |   |   |
| Туре  |   | R/W             |   |   |   |   |   |   |
| Reset | 0 | 0 0 0 0 0 0 0 0 |   |   |   |   |   |   |

C2 Address: 0x02

| Bit | Name       | Function                                                                                                                                                                                                                                                          |
|-----|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | FPCTL[7:0] | C2 Flash Programming Control Register.                                                                                                                                                                                                                            |
|     |            | This register is used to enable Flash programming via the C2 interface. To enable C2 Flash programming, the following codes must be written in order: 0x02, 0x01. Once C2 Flash programming is enabled, a system reset must be issued to resume normal operation. |

#### C2 Register Definition 35.5. FPDAT: C2 Flash Programming Data

| Bit   | 7               | 6   | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----------------|-----|---|---|---|---|---|---|
| Name  | FPDAT[7:0]      |     |   |   |   |   |   |   |
| Туре  |                 | R/W |   |   |   |   |   |   |
| Reset | 0 0 0 0 0 0 0 0 |     |   |   |   |   |   |   |

C2 Address: 0xBF

| Bit | Name       |                                         | Function                                                                                |  |  |  |  |  |
|-----|------------|-----------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|
| 7:0 | FPDAT[7:0] | C2 Flash Program                        | 2 Flash Programming Data Register.                                                      |  |  |  |  |  |
|     |            | This register is use accesses. Valid co | ed to pass Flash commands, addresses, and data during C2 Flash mmands are listed below. |  |  |  |  |  |
|     |            | Code                                    | ode Command                                                                             |  |  |  |  |  |
|     |            | 0x06                                    | Flash Block Read                                                                        |  |  |  |  |  |
|     |            | 0x07                                    | Flash Block Write                                                                       |  |  |  |  |  |
|     |            | 0x08                                    | Flash Page Erase                                                                        |  |  |  |  |  |
|     |            | 0x03                                    | Device Erase                                                                            |  |  |  |  |  |

