

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                     |
|----------------------------|------------------------------------------------------------|
| Core Processor             | CPU32                                                      |
| Core Size                  | 32-Bit Single-Core                                         |
| Speed                      | 16MHz                                                      |
| Connectivity               | EBI/EMI, SCI, SPI, UART/USART                              |
| Peripherals                | POR, PWM, WDT                                              |
| Number of I/O              | 15                                                         |
| Program Memory Size        | -                                                          |
| Program Memory Type        | ROMIess                                                    |
| EEPROM Size                | -                                                          |
| RAM Size                   | 2K x 8                                                     |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                |
| Data Converters            | -                                                          |
| Oscillator Type            | Internal                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                         |
| Mounting Type              | Surface Mount                                              |
| Package / Case             | 132-BQFP Bumpered                                          |
| Supplier Device Package    | 132-PQFP (24.13x24.13)                                     |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc68332aveh16 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Freescale Semiconductor, Inc.** TABLE OF CONTENTS

| S | ection     |                                     | Page |
|---|------------|-------------------------------------|------|
| 1 |            | Introduction                        | 1    |
|   | 1.1        | Features                            | 5    |
|   | 1.2        | Block Diagram                       | 6    |
|   | 1.3        | Pin Assignments                     | 7    |
|   | 1.4        | Address Map                         | 9    |
| າ | 1.5        |                                     |      |
| 2 | 2.1        | Signal Descriptions                 | 10   |
|   | 2.1        | MCU Power Connections               | 10   |
|   | 2.3        | MCU Driver Types                    |      |
|   | 2.4        | Signal Characteristics              | 12   |
|   | 2.5        | Signal Function                     | 13   |
| 3 |            | System Integration Module           | 15   |
|   | 3.1        | Overview                            | 15   |
|   | 3.2        | System Configuration and Protection | 17   |
|   | 3.3        | System Clock                        | 23   |
|   | 3.4        | External Bus Interface              |      |
|   | 3.5        | General-Purpose Input/Output        |      |
|   | 3.7        | Resets                              |      |
|   | 3.8        | Interrupts                          | 41   |
|   | 3.9        | Factory Test Block                  | 43   |
| 4 |            | Central Processor Unit              | 44   |
|   | 4.1        | Overview                            | 44   |
|   | 4.2        | Programming Model                   |      |
|   | 4.3        | Status Register                     |      |
|   | 4.4<br>4.5 | Addressing Modes                    |      |
|   | 4.6        | Instruction Set Summary             |      |
|   | 4.7        | Background Debugging Mode           | 51   |
| 5 |            | Time Processor Unit                 | 52   |
| - | 5.1        | MC68332 and MC68332A Time Functions |      |
|   | 5.2        | MC68332G Time Functions             | 55   |
|   | 5.3        | Programmer's Model                  | 57   |
|   | 5.4        | Parameter RAM                       |      |
| ~ | 5.5        |                                     |      |
| 6 |            |                                     | 64   |
|   | 6.1        |                                     |      |
|   | 0.Z<br>6 3 | Pin Function                        | co   |
|   | 6.4        | QSM Registers                       |      |
|   | 6.5        | QSPI Submodule                      | 71   |
|   | 6.6        | SCI Submodule                       | 79   |
| 7 |            | Standby RAM with TPU Emulation RAM  | 84   |
|   | 7.1        | Overview                            | 84   |
|   | 7.2        | TPURAM Register Block               | 84   |
|   | 7.3<br>7.4 | IPUKAM Registers                    |      |
| ~ | 1.4        |                                     |      |
| 8 |            | Summary of Changes                  | 86   |



#### 1.4 Address Map

The following figure is a map of the MCU internal addresses. The RAM array is positioned by the base address registers in the associated RAM control block. Unimplemented blocks are mapped externally.



Figure 4 MCU Address Map

#### 1.5 Intermodule Bus

The intermodule bus (IMB) is a standardized bus developed to facilitate both design and operation of modular microcontrollers. It contains circuitry to support exception processing, address space partitioning, multiple interrupt levels, and vectored interrupts. The standardized modules in the MCU communicate with one another and with external components through the IMB. The IMB in the MCU uses 24 address and 16 data lines.



| Pin<br>Mnemonic   | Output<br>Driver | Input<br>Synchronized | Input<br>Hysteresis | Discrete<br>I/O | Port<br>Designation |
|-------------------|------------------|-----------------------|---------------------|-----------------|---------------------|
| T2CLK             | —                | Y                     | Y                   | —               | —                   |
| TPUCH[15:0]       | A                | Y                     | Y                   |                 |                     |
| TSC               | —                | Y                     | Y                   | _               | _                   |
| TXD               | Bo               | Y                     | Y                   | I/O             | PQS7                |
| XFC <sup>2</sup>  | —                |                       | —                   | Special         |                     |
| XTAL <sup>2</sup> | —                | _                     |                     | Special         |                     |

#### Table 2 MCU Pin Characteristic (Continued)

NOTES:

1. DATA[15:0] are synchronized during reset only. MODCLK is synchronized only when used as an input port pin. 2. EXTAL, XFC, and XTAL are clock reference connections.

#### 2.2 MCU Power Connections

# V<sub>STBY</sub> Standby RAM Power/Clock Synthesizer Power V<sub>DDSYN</sub> Clock Synthesizer Power V<sub>SSE</sub>/V<sub>DDE</sub> External Periphery Power (Source and Drain) V<sub>SSI</sub>/V<sub>DDI</sub> Internal Module Power (Source and Drain)

**Table 3 MCU Power Connections** 

#### 2.3 MCU Driver Types

#### Table 4 MCU Driver Types

| Туре | I/O | Description                                                                                                                                                                                                                                  |
|------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А    | 0   | Output-only signals that are always driven; no external pull-up required                                                                                                                                                                     |
| Aw   | 0   | Type A output with weak P-channel pull-up during reset                                                                                                                                                                                       |
| В    | 0   | Three-state output that includes circuitry to pull up output before high impedance is established, to ensure rapid rise time. An external holding resistor is required to maintain logic level while the pin is in the high-impedance state. |
| Во   | 0   | Type B output that can be operated in an open-drain mode                                                                                                                                                                                     |





### Figure 6 System Configuration and Protection Block

#### 3.2.1 System Configuration

The SIM controls MCU configuration during normal operation and during internal testing.

| S | SIMCR — SIM Configuration Register \$YFFA00 |       |       |    |        |    |    |    |      |    |   |   |   |     |    |   |
|---|---------------------------------------------|-------|-------|----|--------|----|----|----|------|----|---|---|---|-----|----|---|
|   | 15                                          | 14    | 13    | 12 | 11     | 10 | 9  | 8  | 7    | 6  | 5 | 4 | 3 |     |    | 0 |
|   | EXOFF                                       | FRZSW | FRZBM | 0  | SLVEN  | 0  | SH | EN | SUPV | MM | 0 | 0 |   | IAI | RB |   |
| I | RESET:                                      |       |       |    |        |    |    |    |      |    |   |   |   |     |    |   |
|   | 0                                           | 0     | 0     | 0  | DATA11 | 0  | 0  | 0  | 1    | 1  | 0 | 0 | 1 | 1   | 1  | 1 |

The SIM configuration register controls system configuration. It can be read or written at any time, except for the module mapping (MM) bit, which can be written only once.



#### 3.3 System Clock

The system clock in the SIM provides timing signals for the IMB modules and for an external peripheral bus. Because MCU operation is fully static, register and memory contents are not affected when the clock rate changes. System hardware and software support changes in the clock rate during operation.

The system clock signal can be generated in three ways. An internal phase-locked loop can synthesize the clock from an internal or external frequency source, or the clock signal can be input from an external source.

Following is a block diagram of the clock submodule.



SYS CLOCK BLOCK 32KHZ

#### Figure 7 System Clock Block Diagram

#### 3.3.1 Clock Sources

The state of the clock mode (MODCLK) pin during reset determines the clock source. When MODCLK is held high during reset, the clock synthesizer generates a clock signal from either a crystal oscillator or an external reference input. Clock synthesizer control register SYNCR determines operating frequency and various modes of operation. When MODCLK is held low during reset, the clock synthesizer is disabled, and an external system clock signal must be applied. When the synthesizer is disabled, SYN-CR control bits have no effect.

A reference crystal must be connected between the EXTAL and XTAL pins to use the internal oscillator. Use of a 32.768-kHz crystal is recommended. These crystals are inexpensive and readily available. If an external reference signal or an external system clock signal is applied through the EXTAL pin, the XTAL pin must be left floating. External reference signal frequency must be less than or equal to maximum specified reference frequency. External system clock signal frequency must be less than or equal to maximum specified system clock frequency.



#### 3.4.8 Data Transfer Mechanism

The MCU architecture supports byte, word, and long-word operands, allowing access to 8- and 16-bit data ports through the use of asynchronous cycles controlled by the data transfer and size acknowledge inputs (DSACK1 and DSACK0).

#### 3.4.9 Dynamic Bus Sizing

The MCU dynamically interprets the port size of the addressed device during each bus cycle, allowing operand transfers to or from 8- and 16-bit ports. During an operand transfer cycle, the slave device signals its port size and indicates completion of the bus cycle to the MCU through the use of the DSACK0 and DSACK1 inputs, as shown in the following table.

| DSACK1 | DSACK0 | Result                                         |
|--------|--------|------------------------------------------------|
| 1      | 1      | Insert Wait States in Current Bus Cycle        |
| 1      | 0      | Complete Cycle — Data Bus Port Size is 8 Bits  |
| 0      | 1      | Complete Cycle — Data Bus Port Size is 16 Bits |
| 0      | 0      | Reserved                                       |

#### Table 10 Effect of DSACK Signals

For example, if the MCU is executing an instruction that reads a long-word operand from a 16-bit port, the MCU latches the 16 bits of valid data and then runs another bus cycle to obtain the other 16 bits. The operation for an 8-bit port is similar, but requires four read cycles. The addressed device uses the  $\overline{DSACK0}$  and  $\overline{DSACK1}$  signals to indicate the port width. For instance, a 16-bit device always returns  $\overline{DSACK0} = 1$  and  $\overline{DSACK1} = 0$  for a 16-bit port, regardless of whether the bus cycle is a byte or word operation.

Dynamic bus sizing requires that the portion of the data bus used for a transfer to or from a particular port size be fixed. A 16-bit port must reside on data bus bits [15:0] and an 8-bit port must reside on data bus bits [15:8]. This minimizes the number of bus cycles needed to transfer data and ensures that the MCU transfers valid data.

The MCU always attempts to transfer the maximum amount of data on all bus cycles. For a word operation, it is assumed that the port is 16 bits wide when the bus cycle begins. Operand bytes are designated as shown in the following figure. OP0 is the most significant byte of a long-word operand, and OP3 is the least significant byte. The two bytes of a word-length operand are OP0 (most significant) and OP1. The single byte of a byte-length operand is OP0.

| Operand    |     |    |     |               |     |            |     |    |
|------------|-----|----|-----|---------------|-----|------------|-----|----|
|            | 31  | 24 | 23  | 16            | 15  | 8          | 7   | 0  |
| Long Word  | OP0 |    | OP1 |               | OP2 |            | OP3 |    |
| Three Byte |     |    | O   | <b>&gt;</b> 0 | OF  | <b>°</b> 1 | O   | P2 |
| Word       |     |    |     |               | OF  | <b>°</b> 0 | O   | P1 |
| Byte       |     |    |     |               |     |            | O   | P0 |

#### Figure 8 Operand Byte Order

#### 3.4.10 Operand Alignment

The data multiplexer establishes the necessary connections for different combinations of address and data sizes. The multiplexer takes the two bytes of the 16-bit bus and routes them to their required positions. Positioning of bytes is determined by the size and address outputs. SIZ1 and SIZ0 indicate the remaining number of bytes to be transferred during the current bus cycle. The number of bytes transferred is equal to or less than the size indicated by SIZ1 and SIZ0, depending on port width.



Chip-select assertion can be synchronized with bus control signals to provide output enable, read/write strobes, or interrupt acknowledge signals. Logic can also generate  $\overline{\text{DSACK}}$  signals internally. A single  $\overline{\text{DSACK}}$  generator is shared by all circuits. Multiple chip selects assigned to the same address and control must have the same number of wait states.

Chip selects can also be synchronized with the ECLK signal available on ADDR23.

When a memory access occurs, chip-select logic compares address space type, address, type of access, transfer size, and interrupt priority (in the case of interrupt acknowledge) to parameters stored in chip-select registers. If all parameters match, the appropriate chip-select signal is asserted. Select signals are active low. Refer to the following block diagram of a single chip-select circuit.



Figure 9 Chip-Select Circuit Block Diagram

The following table lists allocation of chip-selects and discrete outputs on the pins of the MCU.

| Pin    | Chip Select | Discrete Outputs |  |
|--------|-------------|------------------|--|
| CSBOOT | CSBOOT      | _                |  |
| BR     | CS0         | _                |  |
| BG     | CS1         | —                |  |
| BGACK  | CS2         | _                |  |
| FC0    | CS3         | PC0              |  |
| FC1    | CS4         | PC1              |  |
| FC2    | CS5         | PC2              |  |
| ADDR19 | CS6         | PC3              |  |
| ADDR20 | CS7         | PC4              |  |
| ADDR21 | CS8         | PC5              |  |
| ADDR22 | CS9         | PC6              |  |
| ADDR23 | CS10        | ECLK             |  |



| CSPAR1 — Chip Select Pin Assignment Register 1 |    |    |    |    |    |       |       | \$YF          | FA46 |               |      |               |       |               |      |
|------------------------------------------------|----|----|----|----|----|-------|-------|---------------|------|---------------|------|---------------|-------|---------------|------|
| 15                                             | 14 | 13 | 12 | 11 | 10 | 9     | 8     | 7             | 6    | 5             | 4    | 3             | 2     | 1             | 0    |
| 0                                              | 0  | 0  | 0  | 0  | 0  | CSPA  | .1[4] | CSPA          | 1[3] | CSPA          | 1[2] | CSPA          | .1[1] | CSPA          | 1[0] |
| RESET:                                         |    |    |    |    |    |       |       | •             |      |               |      |               |       | •             |      |
| 0                                              | 0  | 0  | 0  | 0  | 0  | DATA7 | 1     | DATA<br>[7:6] | 1    | DATA<br>[7:5] | 1    | DATA<br>[7:4] | 1     | DATA<br>[7:3] | 1    |

CSPAR1 contains five 2-bit fields that determine the functions of corresponding chip-select pins. CSPAR1[15:10] are not used. These bits always read zero; writes have no effect.

| CSPAR0 Field | Chip Select Signal | Alternate Signal | Discrete Output |  |
|--------------|--------------------|------------------|-----------------|--|
| CSPA1[4]     | CS10               | ADDR23           | ECLK            |  |
| CSPA1[3]     | CS9                | ADDR22           | PC6             |  |
| CSPA1[2]     | CS8                | ADDR21           | PC5             |  |
| CSPA1[1]     | CS7                | ADDR20           | PC4             |  |
| CSPA1[0]     | CS6                | ADDR19           | PC3             |  |

#### Table 14 CSPAR1 Pin Assignments

At reset, either the alternate function (01) or chip-select function (11) can be encoded. DATA pins are driven to logic level one by a weak interval pull-up during reset. Encoding is for chip-select function unless a data line is held low during reset. Note that bus loading can overcome the weak pull-up and hold pins low during reset. The following table shows the hierarchical selection method that determines the reset functions of pins controlled by CSPAR1.

|       | Data B | Bus Pins at | Reset |       | Chip-Select/Address Bus Pin Function |                |                |                |                |
|-------|--------|-------------|-------|-------|--------------------------------------|----------------|----------------|----------------|----------------|
| DATA7 | DATA6  | DATA5       | DATA4 | DATA3 | CS10/<br>ADDR23                      | CS9/<br>ADDR22 | CS8/<br>ADDR21 | CS7/<br>ADDR20 | CS6/<br>ADDR19 |
| 1     | 1      | 1           | 1     | 1     | CS10                                 | CS9            | CS8            | CS7            | CS6            |
| 1     | 1      | 1           | 1     | 0     | CS10                                 | CS9            | CS8            | CS7            | ADDR19         |
| 1     | 1      | 1           | 0     | X     | CS10                                 | CS9            | CS8            | ADDR20         | ADDR19         |
| 1     | 1      | 0           | X     | X     | CS10                                 | CS9            | ADDR21         | ADDR20         | ADDR19         |
| 1     | 0      | Х           | Х     | Х     | CS10                                 | ADDR22         | ADDR21         | ADDR20         | ADDR19         |
| 0     | Х      | Х           | Х     | X     | ADDR23                               | ADDR22         | ADDR21         | ADDR20         | ADDR19         |

#### Table 15 Reset Pin Function of CS[10:6]

A pin programmed as a discrete output drives an external signal to the value specified in the port C pin data register (PORTC), with the following exceptions:

- 1. No discrete output function is available on pins BR, BG, or BGACK.
- 2. ADDR23 provides E-clock output rather than a discrete output signal.

When a pin is programmed for discrete output or alternate function, internal chip-select logic still functions and can be used to generate DSACK or AVEC internally on an address match.

Port size is determined when a pin is assigned as a chip select. When a pin is assigned to an 8-bit port, the chip select is asserted at all addresses within the block range. If a pin is assigned to a 16-bit port, the upper/lower byte field of the option register selects the byte with which the chip select is associated.



|                           | 0.1                                                         | 0                                                                                                       |                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Instruction               | Syntax                                                      | Operand Size                                                                                            | Operation                                                                                                                                                                                                                                                                                                                                         |
| DBcc                      | Dn, label                                                   | 16                                                                                                      | If condition false, then $Dn - 1 \Rightarrow PC$ ;<br>if $Dn \neq (-1)$ , then $PC + d \Rightarrow PC$                                                                                                                                                                                                                                            |
| DIVS/DIVU                 | <ea>, Dn</ea>                                               | 32/16 ⇒ 16 : 16                                                                                         | Destination / Source ⇒ Destination<br>(signed or unsigned)                                                                                                                                                                                                                                                                                        |
| DIVSL/DIVUL               | <ea>, Dr : Dq<br/><ea>, Dq<br/><ea>, Dr : Dq</ea></ea></ea> | $\begin{array}{c} 64/32 \Rightarrow 32:32\\ 32/32 \Rightarrow 32\\ 32/32 \Rightarrow 32:32 \end{array}$ | Destination / Source $\Rightarrow$ Destination (signed or unsigned)                                                                                                                                                                                                                                                                               |
| EOR                       | Dn, <ea></ea>                                               | 8, 16, 32                                                                                               | Source $\oplus$ Destination $\Rightarrow$ Destination                                                                                                                                                                                                                                                                                             |
| EORI                      | # <data>, <ea></ea></data>                                  | 8, 16, 32                                                                                               | Data $\oplus$ Destination $\Rightarrow$ Destination                                                                                                                                                                                                                                                                                               |
| EORI to CCR               | # <data>, CCR</data>                                        | 8                                                                                                       | Source $\oplus$ CCR $\Rightarrow$ CCR                                                                                                                                                                                                                                                                                                             |
| EORI to SR <sup>1</sup>   | # <data>, SR</data>                                         | 16                                                                                                      | Source $\oplus$ SR $\Rightarrow$ SR                                                                                                                                                                                                                                                                                                               |
| EXG                       | Rn, Rn                                                      | 32                                                                                                      | $Rn \Rightarrow Rn$                                                                                                                                                                                                                                                                                                                               |
| EXT                       | Dn<br>Dn                                                    | $ \begin{array}{c} 8 \Rightarrow 16 \\ 16 \Rightarrow 32 \end{array} $                                  | Sign extended Destination $\Rightarrow$ Destination                                                                                                                                                                                                                                                                                               |
| EXTB                      | Dn                                                          | 8 ⇒ 32                                                                                                  | Sign extended Destination $\Rightarrow$ Destination                                                                                                                                                                                                                                                                                               |
| ILLEGAL                   | none                                                        | none                                                                                                    | $\begin{array}{l} \text{SSP} - 2 \Rightarrow \text{SSP}; \text{ vector offset} \Rightarrow (\text{SSP});\\ \text{SSP} - 4 \Rightarrow \text{SSP}; \text{PC} \Rightarrow (\text{SSP});\\ \text{SSP} - 2 \Rightarrow \text{SSP}; \text{SR} \Rightarrow (\text{SSP});\\ \text{Illegal instruction vector address} \Rightarrow \text{PC} \end{array}$ |
| JMP                       | Í                                                           | none                                                                                                    | $Destination \Rightarrow PC$                                                                                                                                                                                                                                                                                                                      |
| JSR                       | Í                                                           | none                                                                                                    | $SP - 4 \Rightarrow SP; PC \Rightarrow (SP); destination \Rightarrow PC$                                                                                                                                                                                                                                                                          |
| LEA                       | <ea>, An</ea>                                               | 32                                                                                                      | $\langle ea \rangle \Rightarrow An$                                                                                                                                                                                                                                                                                                               |
| LINK                      | An, # d                                                     | 16, 32                                                                                                  | $SP - 4 \Rightarrow SP, An \Rightarrow (SP); SP \Rightarrow An, SP + d \Rightarrow SP$                                                                                                                                                                                                                                                            |
| LPSTOP <sup>1</sup>       | # <data></data>                                             | 16                                                                                                      | Data $\Rightarrow$ SR; interrupt mask $\Rightarrow$ EBI; STOP                                                                                                                                                                                                                                                                                     |
| LSL                       | Dn, Dn<br># <data>, Dn<br/>ĺ</data>                         | 8, 16, 32<br>8, 16, 32<br>16                                                                            | X/C - 0                                                                                                                                                                                                                                                                                                                                           |
| LSR                       | Dn, Dn<br>#⊲data>, Dn<br>Í                                  | 8, 16, 32<br>8, 16, 32<br>16                                                                            | 0 → X/C                                                                                                                                                                                                                                                                                                                                           |
| MOVE                      | <ea>, <ea></ea></ea>                                        | 8, 16, 32                                                                                               | Source $\Rightarrow$ Destination                                                                                                                                                                                                                                                                                                                  |
| MOVEA                     | <ea>, An</ea>                                               | 16, 32 ⇒ 32                                                                                             | Source $\Rightarrow$ Destination                                                                                                                                                                                                                                                                                                                  |
| MOVEA <sup>1</sup>        | USP, An<br>An, USP                                          | 32<br>32                                                                                                | $\begin{array}{l} USP \Rightarrow An \\ An \Rightarrow USP \end{array}$                                                                                                                                                                                                                                                                           |
| MOVE from CCR             | CCR, <ea></ea>                                              | 16                                                                                                      | $CCR \Rightarrow Destination$                                                                                                                                                                                                                                                                                                                     |
| MOVE to CCR               | <ea>, CCR</ea>                                              | 16                                                                                                      | Source $\Rightarrow$ CCR                                                                                                                                                                                                                                                                                                                          |
| MOVE from SR <sup>1</sup> | SR, <ea></ea>                                               | 16                                                                                                      | $SR \Rightarrow Destination$                                                                                                                                                                                                                                                                                                                      |
| MOVE to SR <sup>1</sup>   | <ea>, SR</ea>                                               | 16                                                                                                      | Source $\Rightarrow$ SR                                                                                                                                                                                                                                                                                                                           |
| MOVE USP <sup>1</sup>     | USP, An<br>An, USP                                          | 32<br>32                                                                                                | $\begin{array}{c} \text{USP} \Rightarrow \text{An} \\ \text{An} \Rightarrow \text{USP} \end{array}$                                                                                                                                                                                                                                               |
| MOVEC <sup>1</sup>        | Rc, Rn<br>Rn, Rc                                            | 32<br>32                                                                                                | $ \begin{array}{l} Rc \Rightarrow Rn \\ Rn \Rightarrow Rc \end{array} $                                                                                                                                                                                                                                                                           |
| MOVEM                     | list, <ea><br/><ea>, list</ea></ea>                         | 16, 32<br>16, 32 ⇒ 32                                                                                   | Listed registers $\Rightarrow$ Destination<br>Source $\Rightarrow$ Listed registers                                                                                                                                                                                                                                                               |
| MOVEP                     | Dn, (d16, An)                                               | 16, 32                                                                                                  | $ \begin{array}{l} Dn \ [31:24] \Rightarrow (An+d); \ Dn \ [23:16] \Rightarrow (An+d+2); \\ Dn \ [15:8] \Rightarrow (An+d+4); \ Dn \ [7:0] \Rightarrow (An+d+6) \end{array} $                                                                                                                                                                     |
|                           | (d16, An), Dn                                               |                                                                                                         | $\begin{array}{l} (An+d) \Rightarrow Dn \ [31:24]; \ (An+d+2) \Rightarrow Dn \ [23:16]; \\ (An+d+4) \Rightarrow Dn \ [15:8]; \ (An+d+6) \Rightarrow Dn \ [7:0] \end{array}$                                                                                                                                                                       |
| MOVEQ                     | # <data>, Dn</data>                                         | $8 \Rightarrow 32$                                                                                      | Immediate data $\Rightarrow$ Destination                                                                                                                                                                                                                                                                                                          |

#### Table 20 Instruction Set Summary(Continued)



#### 5.1.7 Period Measurement with Missing Transition Detect (PMM)

Period measurement with missing transition detect allows a special-purpose 23-bit period measurement. It detects the occurrence of a missing transition (caused by a missing tooth on the sensed wheel), indicated by a period measurement that is greater than a programmable ratio of the previous period measurement. Once detected, this condition can be counted and compared to a programmable number of additional transitions detected before TCR2 is reset to \$FFFF. In addition, one byte at an address specified by a channel parameter can be read and used as a flag. A nonzero value of the flag indicates that TCR2 is to be reset to \$FFFF once the next missing transition is detected.

#### 5.1.8 Position-Synchronized Pulse Generator (PSP)

Any channel of the TPU can generate an output transition or pulse, which is a projection in time based on a reference period previously calculated on another channel. Both TCRs are used in this algorithm: TCR1 is internally clocked, and TCR2 is clocked by a position indicator in the user's device. An example of a TCR2 clock source is a sensor that detects special teeth on the flywheel of an automobile using PMA or PMM. The teeth are placed at known degrees of engine rotation; hence, TCR2 is a coarse representation of engine degrees, i.e., each count represents some number of degrees.

Up to 15 position-synchronized pulse generator function channels can operate with a single input reference channel executing a PMA or PMM input function. The input channel measures and stores the time period between the flywheel teeth and resets TCR2 when the engine reaches a reference position. The output channel uses the period calculated by the input channel to project output transitions at specific engine degrees. Because the flywheel teeth might be 30 or more degrees apart, a fractional multiplication operation resolves down to the desired degrees. Two modes of operation allow pulse length to be determined either by angular position or by time.

#### 5.1.9 Stepper Motor (SM)

The stepper motor control algorithm provides for linear acceleration and deceleration control of a stepper motor with a programmable number of step rates of up to 14. Any group of channels, up to eight, can be programmed to generate the control logic necessary to drive a stepper motor.

The time period between steps (P) is defined as:

$$P(r) = K1 - K2 * r$$

where r is the current step rate (1-14), and K1 and K2 are supplied as parameters.

After providing the desired step position in a 16-bit parameter, the CPU issues a step request. Next, the TPU steps the motor to the desired position through an acceleration/deceleration profile defined by parameters. The parameter indicating the desired position can be changed by the CPU while the TPU is stepping the motor. This algorithm changes the control state every time a new step command is received.

A 16-bit parameter initialized by the CPU for each channel defines the output state of the associated pin. The bit pattern written by the CPU defines the method of stepping, such as full stepping or half stepping. With each transition, the 16-bit parameter rotates one bit. The period of each transition is defined by the programmed step rate.

#### 5.1.10 Period/Pulse-Width Accumulator (PPWA)

The period/pulse-width accumulator algorithm accumulates a 16-bit or 24-bit sum of either the period or the pulse width of an input signal over a programmable number of periods or pulses (from 1 to 255). After an accumulation period, the algorithm can generate a link to a sequential block of up to eight channels. The user specifies a starting channel of the block and number of channels within the block. Generation of links depends on the mode of operation. Any channel can be used to measure an accumulated number of periods of an input signal. A maximum of 24 bits can be used for the accumu-



#### 5.4 Parameter RAM

Parameter RAM occupies 256 bytes at the top of the TPU module address map. Channel parameters are organized as 128 16-bit words. However, only 100 words are actually implemented. The parameter RAM address map shows how parameter words are organized in memory.

| Channel | Base      | Parameter Address |    |    |    |    |    |    |    |
|---------|-----------|-------------------|----|----|----|----|----|----|----|
| Number  | Address   | 0                 | 1  | 2  | 3  | 4  | 5  | 6  | 7  |
| 0       | \$YFFFF## | 00                | 02 | 04 | 06 | 08 | 0A | —  | —  |
| 1       | \$YFFFF## | 10                | 12 | 14 | 16 | 18 | 1A | _  | _  |
| 2       | \$YFFFF## | 20                | 22 | 24 | 26 | 28 | 2A | _  | _  |
| 3       | \$YFFFF## | 30                | 32 | 34 | 36 | 38 | 3A | _  | _  |
| 4       | \$YFFFF## | 40                | 42 | 44 | 46 | 48 | 4A | _  | _  |
| 5       | \$YFFFF## | 50                | 52 | 54 | 56 | 58 | 5A | _  | _  |
| 6       | \$YFFFF## | 60                | 62 | 64 | 66 | 68 | 6A | _  | _  |
| 7       | \$YFFFF## | 70                | 72 | 74 | 76 | 78 | 7A | _  | _  |
| 8       | \$YFFFF## | 80                | 82 | 84 | 86 | 88 | 8A | _  | _  |
| 9       | \$YFFFF## | 90                | 92 | 94 | 96 | 98 | 9A | _  | _  |
| 10      | \$YFFFF## | A0                | A2 | A4 | A6 | A8 | AA | _  | _  |
| 11      | \$YFFFF## | B0                | B2 | B4 | B6 | B8 | BA | _  | _  |
| 12      | \$YFFFF## | C0                | C2 | C4 | C6 | C8 | CA | _  | _  |
| 13      | \$YFFFF## | D0                | D2 | D4 | D6 | D8 | DA | _  | _  |
| 14      | \$YFFFF## | E0                | E2 | E4 | E6 | E8 | EA | EC | EE |
| 15      | \$YFFFF## | F0                | F2 | F4 | F6 | F8 | FA | FC | FE |

#### Table 23 TPU Parameter RAM Address Map

--= Not Implemented

Y = M111, where M represents the logic state of the MM bit in the SIMCR.

#### 5.5 TPU Registers

The TPU memory map contains three groups of registers:

System Configuration Registers Channel Control and Status Registers Development Support and Test Verification Registers

#### 5.5.1 System Configuration Registers

|--|

| 15     | 14  | 13  | 12  | 11  | 10  | 9    | 8   | 7    | 6    | 5 | 4 | 3 |     |    | 0 |
|--------|-----|-----|-----|-----|-----|------|-----|------|------|---|---|---|-----|----|---|
| STOP   | TCF | R1P | TCF | R2P | EMU | T2CG | STF | SUPV | PSCK | 0 | 0 |   | IAI | RB |   |
| RESET: |     |     |     |     |     |      |     |      |      |   |   |   |     |    |   |
| 0      | 0   | 0   | 0   | 0   | 0   | 0    | 0   | 1    | 0    | 0 | 0 | 0 | 0   | 0  | 0 |

#### STOP — Stop Bit

0 = TPU operating normally

1 = Internal clocks shut down

\$YFFE00



| HSQR                        | <b>)</b> — Ho       | st Sequ             | uence       | Regist  | er 0       |         |         |         |          |         |         |         |          | \$YF                    | FE14             |
|-----------------------------|---------------------|---------------------|-------------|---------|------------|---------|---------|---------|----------|---------|---------|---------|----------|-------------------------|------------------|
| 15                          | 14                  | 13                  | 12          | 11      | 10         | 9       | 8       | 7       | 6        | 5       | 4       | 3       | 2        | 1                       | 0                |
| CH                          | 15                  | СН                  | 14          | СН      | 13         | СН      | 12      | СН      | 11       | СН      | 10      | CH      | 19       | CH                      | 18               |
| RESET:                      |                     |                     |             |         |            |         |         |         |          |         |         |         |          |                         |                  |
| 0                           | 0                   | 0                   | 0           | 0       | 0          | 0       | 0       | 0       | 0        | 0       | 0       | 0       | 0        | 0                       | 0                |
|                             |                     |                     |             |         |            |         |         |         |          |         |         |         |          |                         |                  |
| HSQR1                       | I — Ho              | st Sequ             | uence       | Registe | er 1       |         |         |         |          |         |         |         |          | \$YF                    | FE16             |
| <b>HSQR</b> 1<br>15         | I — Ho:<br>14       | st Sequ<br>13       | uence<br>12 | Registe | er 1<br>10 | 9       | 8       | 7       | 6        | 5       | 4       | 3       | 2        | <b>\$YF</b><br>1        | FE16<br>0        |
| HSQR1<br>15<br>CH           | I — Ho:<br>14<br>17 | st Sequ<br>13<br>CH | 12<br>12    | Registe | er 1<br>10 | 9<br>Cł | 8       | 7<br>Cł | 6<br>H 3 | 5<br>Cł | 4<br>12 | 3<br>Cł | 2<br>H 1 | <b>\$YF</b><br>1        | <b>FE16</b><br>0 |
| HSQR1<br>15<br>CH<br>RESET: | I — Ho:<br>14<br>17 | st Sequ<br>13<br>CH | 12<br>12    | Registo | er 1<br>10 | 9<br>Cł | 8<br>14 | 7<br>Cł | 6<br>H 3 | 5<br>Cł | 4       | 3<br>Cł | 2<br>H 1 | \$ <b>YF</b><br>1<br>CF | 0<br>10          |

#### CH[15:0] — Encoded Host Sequence

The host sequence field selects the mode of operation for the time function selected on a given channel. The meaning of the host sequence bits depends on the time function specified.

| HOKKU | — H05 | st Serv | ice Re | quest | Registe | eru |   |   |
|-------|-------|---------|--------|-------|---------|-----|---|---|
| 15    | 14    | 13      | 12     | 11    | 10      | 9   | 8 | 7 |

#### 6 5 4 3 2 1 0 CH 15 CH 14 CH 12 CH 11 CH 10 CH 9 CH 8 CH 13 RESET: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 ٥ 0 **\$YFFE1A** HSRR1 — Host Service Request Register 1 15 14 13 12 11 10 8 7 6 2 1 0 9 5 4 3 CH 7 CH 6 CH 5 CH 4 CH 3 CH 2 CH 1 CH 0 RESET: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0

#### CH[15:0] — Encoded Type of Host Service

. . .

• •

The host service request field selects the type of host service request for the time function selected on a given channel. The meaning of the host service request bits depends on the time function specified. A host service request field cleared to %00 signals the host that service is completed by the microengine on that channel. The host can request service on a channel by writing the corresponding host service request field to one of three nonzero states. The CPU should monitor the host service request register until the TPU clears the service request to %00 before the CPU changes any parameters or issues a new service request to the channel.

| CPR0-                        | - Char            | nei Pri             |               | egiste   | 10               |         |    |         |          |         |    |         |          | •                      |                         |
|------------------------------|-------------------|---------------------|---------------|----------|------------------|---------|----|---------|----------|---------|----|---------|----------|------------------------|-------------------------|
| 15                           | 14                | 13                  | 12            | 11       | 10               | 9       | 8  | 7       | 6        | 5       | 4  | 3       | 2        | 1                      | 0                       |
| CH ·                         | 15                | СН                  | 14            | CH       | 113              | CH      | 12 | CH      | 11       | СН      | 10 | CH      | H 9      | CI                     | 18                      |
| RESET:                       |                   |                     |               |          |                  |         |    |         |          |         |    |         |          |                        |                         |
| 0                            | 0                 | 0                   | 0             | 0        | 0                | 0       | 0  | 0       | 0        | 0       | 0  | 0       | 0        | 0                      | 0                       |
|                              |                   |                     |               |          |                  |         |    |         |          |         |    |         |          |                        |                         |
| CPR1 –                       | - Char            | nnel Pri            | ority R       | egiste   | r 1              |         |    |         |          |         |    |         |          | \$YF                   | FE1E                    |
| <b>CPR1</b> –                | - Char<br>14      | nnel Pri<br>13      | ority R<br>12 | egiste   | r <b>1</b><br>10 | 9       | 8  | 7       | 6        | 5       | 4  | 3       | 2        | <b>\$YF</b><br>1       | FE1E<br>0               |
| CPR1 —<br>15<br>CH           | - Char<br>14<br>7 | nel Pri<br>13<br>CH | ority R<br>12 | 11<br>CH | r 1<br>10        | 9<br>Cł | 8  | 7<br>Cł | 6<br>H 3 | 5<br>Cł | 4  | 3<br>Cł | 2<br>H 1 | <b>\$YF</b><br>1<br>CH | <b>FE1E</b><br>0        |
| CPR1 —<br>15<br>CH<br>RESET: | – Char<br>14<br>7 | 13<br>CF            | ority R<br>12 | 11<br>CH | r 1<br>10<br>15  | 9<br>Cł | 8  | 7<br>Cł | 6<br>13  | 5<br>Cł | 4  | 3<br>Cł | 2<br>+ 1 | <b>\$YF</b><br>1<br>CF | <b>FFE1E</b><br>0<br>10 |

CH[15:0] - Encoded One of Three Channel Priority Levels

\*\*\*

**\$YFFE18** 



| CHX[1:0] | Service  | Guaranteed Time Slots |
|----------|----------|-----------------------|
| 00       | Disabled | _                     |
| 01       | Low      | 4 out of 7            |
| 10       | Middle   | 2 out of 7            |
| 11       | High     | 1 out of 7            |

#### 5.5.3 Development Support and Test Registers

These registers are used for custom microcode development or for factory test. Describing the use of the registers is beyond the scope of this technical summary. Register names and addresses are given for reference only. Please refer to the *TPU Reference Manual* (TPURM/AD) for more information.

| DSCR — Development Support Control Register                                              | \$YFFE04 |
|------------------------------------------------------------------------------------------|----------|
| DSSR — Development Support Status Register                                               | \$YFFE06 |
| LR — Link Register                                                                       | \$YFFE22 |
| SGLR — Service Grant Latch Register                                                      | \$YFFE24 |
| DCNR — Decoded Channel Number Register                                                   | \$YFFE26 |
| <b>TCR</b> — Test Configuration Register<br>The TCR is used for factory test of the MCU. | \$YFFE02 |



#### 6.2 Address Map

The "Access" column in the QSM address map below indicates which registers are accessible only at the supervisor privilege level and which can be assigned to either the supervisor or user privilege level, according to the value of the SUPV bit in the QSMCR.

| Access | Address               | 15 8 7                      |                             |  |  |  |  |
|--------|-----------------------|-----------------------------|-----------------------------|--|--|--|--|
| S      | \$YFFC00              | QSM MODULE CONF             | GURATION (QSMCR)            |  |  |  |  |
| S      | \$YFFC02              | QSM TES                     | T (QTEST)                   |  |  |  |  |
| S      | \$YFFC04              | QSM INTERRUPT LEVEL (QILR)  | QSM INTERRUPT VECTOR (QIVR) |  |  |  |  |
| S/U    | \$YFFC06              | NOT USED                    |                             |  |  |  |  |
| S/U    | \$YFFC08              | SCI CONTRO                  | DL 0 (SCCR0)                |  |  |  |  |
| S/U    | \$YFFC0A              | SCI CONTRO                  | DL 1 (SCCR1)                |  |  |  |  |
| S/U    | \$YFFC0C              | SCI STATI                   | JS (SCSR)                   |  |  |  |  |
| S/U    | \$YFFC0E              | SCI DAT/                    | A (SCDR)                    |  |  |  |  |
| S/U    | \$YFFC10              | NOT                         | USED                        |  |  |  |  |
| S/U    | \$YFFC12              | NOT                         | USED                        |  |  |  |  |
| S/U    | \$YFFC14              | NOT USED                    | PQS DATA (PORTQS)           |  |  |  |  |
| S/U    | \$YFFC16              | PQS PIN ASSIGNMENT (PQSPAR) | PQS DATA DIRECTION (DDRQS)  |  |  |  |  |
| S/U    | \$YFFC18              | SPI CONTRO                  | DL 0 (SPCR0)                |  |  |  |  |
| S/U    | \$YFFC1A              | SPI CONTRO                  | DL 1 (SPCR1)                |  |  |  |  |
| S/U    | \$YFFC1C              | SPI CONTRO                  | DL 2 (SPCR2)                |  |  |  |  |
| S/U    | \$YFFC1E              | SPI CONTROL 3 (SPCR3)       | SPI STATUS (SPSR)           |  |  |  |  |
| S/U    | \$YFFC20-<br>\$YFFCFF | NOT                         | JSED                        |  |  |  |  |
| S/U    | \$YFFD00–<br>\$YFFD1F | RECEIVE RAM (RR[0:F])       |                             |  |  |  |  |
| S/U    | \$YFFD20–<br>\$YFFD3F | TRANSMIT R                  | :AM (TR[0:F])               |  |  |  |  |
| S/U    | \$YFFD40–<br>\$YFFD4F | COMMAND R                   | :AM (CR[0:F])               |  |  |  |  |

#### Table 24 QSM Address Map

Y = M111, where M is the logic state of the MM bit in the SIMCR.



The system software must stop each submodule before asserting STOP to avoid complications at restart and to avoid data corruption. The SCI submodule receiver and transmitter should be disabled, and the operation should be verified for completion before asserting STOP. The QSPI submodule should be stopped by asserting the HALT bit in SPCR3 and by asserting STOP after the HALTA flag is set.

#### FRZ1 — Freeze 1

0 = Ignore the FREEZE signal on the IMB

1 = Halt the QSPI (on a transfer boundary)

FRZ1 determines what action is taken by the QSPI when the FREEZE signal of the IMB is asserted. FREEZE is asserted whenever the CPU enters the background mode.

FRZ0 — Freeze 0 Reserved

Bits [12:8] - Not Implemented

SUPV — Supervisor/Unrestricted

- 0 = User access
- 1 = Supervisor access

SUPV defines the assignable QSM registers as either supervisor-only data space or unrestricted data space.

#### IARB — Interrupt Arbitration Identification Number

The IARB field is used to arbitrate between simultaneous interrupt requests of the same priority. Each module that can generate interrupt requests must be assigned a unique, non-zero IARB field value. Refer to 3.8 Interrupts for more information.

#### QTEST — QSM Test Register

#### QTEST is used during factory testing of the QSM. Accesses to QTEST must be made while the MCU is in test mode.

#### **QILR** — QSM Interrupt Levels Register

| 15     | 14 | 13 |        | 11 | 10 |       | 8 | 7 |    |    | 0 |
|--------|----|----|--------|----|----|-------|---|---|----|----|---|
| 0      | 0  |    | ILQSPI |    |    | ILSCI |   |   | QI | VR |   |
| RESET: |    |    |        |    |    |       |   |   |    |    |   |
| 0      | 0  | 0  | 0      | 0  | 0  | 0     | 0 |   |    |    |   |

QILR determines the priority level of interrupts requested by the QSM and the vector used when an interrupt is acknowledged.

#### ILQSPI — Interrupt Level for QSPI

ILQSPI determines the priority of QSPI interrupts. This field must be given a value between \$0 (interrupts disabled) to \$7 (highest priority).

#### ILSCI — Interrupt Level of SCI

ILSCI determines the priority of SCI interrupts. This field must be given a value between \$0 (interrupts disabled) to \$7 (highest priority).

If ILQSPI and ILSCI are the same nonzero value, and both submodules simultaneously request interrupt service, QSPI has priority.

**\$YFFC02** 

\$YFFC04



#### 6.5 QSPI Submodule

The QSPI submodule communicates with external devices through a synchronous serial bus. The QSPI is fully compatible with the serial peripheral interface (SPI) systems found on other Motorola products. A block diagram of the QSPI is shown below.



#### Figure 14 QSPI Block Diagram

#### 6.5.1 QSPI Pins

Seven pins are associated with the QSPI. When not needed for a QSPI application, they can be configured as general-purpose I/O pins. The PCS0/SS pin can function as a peripheral chip select output, slave select input, or general-purpose I/O. Refer to the following table for QSPI input and output pins and their functions.



#### MSTR — Master/Slave Mode Select

0 = QSPI is a slave device and only responds to externally generated serial data.

1 = QSPI is system master and can initiate transmission to external SPI devices.

MSTR configures the QSPI for either master or slave mode operation. This bit is cleared on reset and may only be written by the CPU.

#### WOMQ — Wired-OR Mode for QSPI Pins

0 = Outputs have normal MOS drivers.

1 = Pins designated for output by DDRQS have open-drain drivers.

WOMQ allows the wired-OR function to be used on QSPI pins, regardless of whether they are used as general-purpose outputs or as QSPI outputs. WOMQ affects the QSPI pins regardless of whether the QSPI is enabled or disabled.

#### BITS — Bits Per Transfer

In master mode, when BITSE in a command is set, the BITS field determines the number of data bits transferred. When BITSE is cleared, eight bits are transferred. Reserved values default to eight bits. BITSE is not used in slave mode.

The following table shows the number of bits per transfer.

| BITS | Bits per Transfer |
|------|-------------------|
| 0000 | 16                |
| 0001 | Reserved          |
| 0010 | Reserved          |
| 0011 | Reserved          |
| 0100 | Reserved          |
| 0101 | Reserved          |
| 0110 | Reserved          |
| 0111 | Reserved          |
| 1000 | 8                 |
| 1001 | 9                 |
| 1010 | 10                |
| 1011 | 11                |
| 1100 | 12                |
| 1101 | 13                |
| 1110 | 14                |
| 1111 | 15                |

#### CPOL — Clock Polarity

0 = The inactive state value of SCK is logic level zero.

1 = The inactive state value of SCK is logic level one.

CPOL is used to determine the inactive state value of the serial clock (SCK). It is used with CPHA to produce a desired clock/data relationship between master and slave devices.

#### CPHA — Clock Phase

0 = Data is captured on the leading edge of SCK and changed on the following edge of SCK.

1 = Data is changed on the leading edge of SCK and captured on the following edge of SCK. CPHA determines which edge of SCK causes data to change and which edge causes data to be captured. CPHA is used with CPOL to produce a desired clock/data relationship between master and slave devices. CPHA is set at reset.

#### SPBR — Serial Clock Baud Rate

The QSPI uses a modulus counter to derive SCK baud rate from the MCU system clock. Baud rate is selected by writing a value from 2 to 255 into the SPBR field. The following equation determines the



Command RAM is used by the QSPI when in master mode. The CPU writes one byte of control information to this segment for each QSPI command to be executed. The QSPI cannot modify information in command RAM.

Command RAM consists of 16 bytes. Each byte is divided into two fields. The peripheral chip-select field enables peripherals for transfer. The command control field provides transfer options.

A maximum of 16 commands can be in the queue. Queue execution by the QSPI proceeds from the address in NEWQP through the address in ENDQP. (Both of these fields are in SPCR2.)

#### CONT — Continue

- 0 = Control of chip selects returned to PORTQS after transfer is complete.
- 1 = Peripheral chip selects remain asserted after transfer is complete.
- BITSE Bits per Transfer Enable
  - 0 = 8 bits
  - 1 = Number of bits set in BITS field of SPCR0
- DT Delay after Transfer

The QSPI provides a variable delay at the end of serial transfer to facilitate the interface with peripherals that have a latency requirement. The delay between transfers is determined by the SPCR1 DTL field.

#### DSCK — PCS to SCK Delay

- 0 = PCS valid to SCK transition is one-half SCK.
- 1 = SPCR1 DSCKL field specifies delay from PCS valid to SCK.

#### PCS[3:0] — Peripheral Chip Select

Use peripheral chip-select bits to select an external device for serial data transfer. More than one peripheral chip select can be activated at a time, and more than one peripheral chip can be connected to each PCS pin, provided that proper fanout is observed.

#### SS — Slave Mode Select

Initiates slave mode serial transfer. If  $\overline{SS}$  is taken low when the QSPI is in master mode, a mode fault will be generated.

#### 6.5.4 Operating Modes

The QSPI operates in either master or slave mode. Master mode is used when the MCU originates data transfers. Slave mode is used when an external device initiates serial transfers to the MCU through the QSPI. Switching between the modes is controlled by MSTR in SPCR0. Before entering either mode, appropriate QSM and QSPI registers must be properly initialized.

In master mode, the QSPI executes a queue of commands defined by control bits in each command RAM queue entry. Chip-select pins are activated, data is transmitted from transmit RAM and received into receive RAM.

In slave mode, operation proceeds in response to SS pin activation by an external bus master. Operation is similar to master mode, but no peripheral chip selects are generated, and the number of bits transferred is controlled in a different manner. When the QSPI is selected, it automatically executes the next queue transfer to exchange data with the external device correctly.

Although the QSPI inherently supports multimaster operation, no special arbitration mechanism is provided. A mode fault flag (MODF) indicates a request for SPI master arbitration. System software must provide arbitration. Note that unlike previous SPI systems, MSTR is not cleared by a mode fault being set, nor are the QSPI pin output drivers disabled. The QSPI and associated output drivers must be disabled by clearing SPE in SPCR1.



PE — Parity Enable

0 = SCI parity disabled

1 = SCI parity enabled

PE determines whether parity is enabled or disabled for both the receiver and the transmitter. If the received parity bit is not correct, the SCI sets the PF error flag in SCSR.

When PE is set, the most significant bit (MSB) of the data field is used for the parity function, which results in either seven or eight bits of user data, depending on the condition of M bit. The following table lists the available choices.

| М | PE | Result                    |
|---|----|---------------------------|
| 0 | 0  | 8 Data Bits               |
| 0 | 1  | 7 Data Bits, 1 Parity Bit |
| 1 | 0  | 9 Data Bits               |
| 1 | 1  | 8 Data Bits, 1 Parity Bit |

#### M — Mode Select

0 = SCI frame: 1 start bit, 8 data bits, 1 stop bit (10 bits total)

1 = SCI frame: 1 start bit, 9 data bits, 1 stop bit (11 bits total)

#### WAKE — Wakeup by Address Mark

- 0 = SCI receiver awakened by idle-line detection
- 1 = SCI receiver awakened by address mark (last bit set)

#### TIE — Transmit Interrupt Enable

- 0 = SCI TDRE interrupts inhibited
- 1 = SCI TDRE interrupts enabled
- TCIE Transmit Complete Interrupt Enable
  - 0 = SCI TC interrupts inhibited
  - 1 = SCI TC interrupts enabled

#### RIE — Receiver Interrupt Enable

- 0 = SCI RDRF interrupt inhibited
- 1 = SCI RDRF interrupt enabled
- ILIE Idle-Line Interrupt Enable
  - 0 = SCI IDLE interrupts inhibited
  - 1 = SCI IDLE interrupts enabled

#### TE — Transmitter Enable

0 = SCI transmitter disabled (TXD pin may be used as I/O)

1 = SCI transmitter enabled (TXD pin dedicated to SCI transmitter)

The transmitter retains control of the TXD pin until completion of any character transfer that was in progress when TE is cleared.

#### RE — Receiver Enable

- 0 = SCI receiver disabled (status bits inhibited)
- 1 = SCI receiver enabled
- RWU Receiver Wakeup
  - 0 = Normal receiver operation (received data recognized)
  - 1 = Wakeup mode enabled (received data ignored until awakened)

Setting RWU enables the wakeup function, which allows the SCI to ignore received data until awakened by either an idle line or address mark (as determined by WAKE). When in wakeup mode, the receiver status flags are not set, and interrupts are inhibited. This bit is cleared automatically (returned to normal mode) when the receiver is awakened.



Home Page: www.freescale.com email: support@freescale.com USA/Europe or Locations Not Listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH **Technical Information Center** Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. **Technical Information Center** 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

