Welcome to **E-XFL.COM** ### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | <b>.</b> | | |----------------------------|-----------------------------------------------------------------------| | Details | | | Product Status | Not For New Designs | | Core Processor | CPU32 | | Core Size | 32-Bit Single-Core | | Speed | 25MHz | | Connectivity | EBI/EMI, SCI, SPI, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 15 | | Program Memory Size | - | | Program Memory Type | ROMIess | | EEPROM Size | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 132-BQFP Bumpered | | Supplier Device Package | 132-PQFP (24.13x24.13) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68332gceh25 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### 1.4 Address Map The following figure is a map of the MCU internal addresses. The RAM array is positioned by the base address registers in the associated RAM control block. Unimplemented blocks are mapped externally. Figure 4 MCU Address Map ### 1.5 Intermodule Bus The intermodule bus (IMB) is a standardized bus developed to facilitate both design and operation of modular microcontrollers. It contains circuitry to support exception processing, address space partitioning, multiple interrupt levels, and vectored interrupts. The standardized modules in the MCU communicate with one another and with external components through the IMB. The IMB in the MCU uses 24 address and 16 data lines. ### **Table 2 MCU Pin Characteristic (Continued)** | Pin<br>Mnemonic | Output<br>Driver | Input<br>Synchronized | Input<br>Hysteresis | Discrete<br>I/O | Port<br>Designation | |-------------------|------------------|-----------------------|---------------------|-----------------|---------------------| | T2CLK | _ | Y | Y | _ | _ | | TPUCH[15:0] | А | Y | Y | _ | _ | | TSC | _ | Y | Y | _ | _ | | TXD | Во | Y | Y | I/O | PQS7 | | XFC <sup>2</sup> | _ | _ | _ | Special | _ | | XTAL <sup>2</sup> | _ | _ | _ | Special | _ | #### NOTES: - 1. DATA[15:0] are synchronized during reset only. MODCLK is synchronized only when used as an input port pin. - 2. EXTAL, XFC, and XTAL are clock reference connections. ### 2.2 MCU Power Connections ### **Table 3 MCU Power Connections** | V <sub>STBY</sub> | Standby RAM Power/Clock Synthesizer Power | |------------------------------------|---------------------------------------------| | V <sub>DDSYN</sub> | Clock Synthesizer Power | | V <sub>SSE</sub> /V <sub>DDE</sub> | External Periphery Power (Source and Drain) | | $V_{SSI}/V_{DDI}$ | Internal Module Power (Source and Drain) | ## 2.3 MCU Driver Types ### **Table 4 MCU Driver Types** | Туре | I/O | Description | |------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | А | 0 | Output-only signals that are always driven; no external pull-up required | | Aw | 0 | Type A output with weak P-channel pull-up during reset | | В | 0 | Three-state output that includes circuitry to pull up output before high impedance is established, to ensure rapid rise time. An external holding resistor is required to maintain logic level while the pin is in the high-impedance state. | | Во | 0 | Type B output that can be operated in an open-drain mode | # **Table 6 MCU Signal Function (Continued)** | Signal Name | Mnemonic | Function | |---------------------------|-------------|-----------------------------------------------------------------------------------------| | Quotient Out | QUOT | Provides the quotient bit of the polynomial divider | | Reset | RESET | System reset | | Read-Modify-Write Cycle | RMC | Indicates an indivisible read-modify-write instruction | | Read/Write | R/W | Indicates the direction of data transfer on the bus | | SCI Receive Data | RXD | Serial input to the SCI | | QSPI Serial Clock | SCK | Clock output from QSPI in master mode; clock input to QSPI in slave mode | | Size | SIZ[1:0] | Indicates the number of bytes to be transferred during a bus cycle | | Slave Select | SS | Causes serial transmission when QSPI is in slave mode; causes mode fault in master mode | | TCR2 Clock | T2CLK | External clock source for TCR2 counter | | TPU Channel Pins | TPUCH[15:0] | Bidirectional pins associated with TPU channels | | Three-State Control | TSC | Places all output drivers in a high-impedance state | | SCI Transmit Data | TXD | Serial output from the SCI | | External Filter Capacitor | XFC | Connection for external phase-locked loop filter capacitor | Figure 6 System Configuration and Protection Block ### 3.2.1 System Configuration The SIM controls MCU configuration during normal operation and during internal testing. | SIMCR —SIM Configuration Register \$YFFA00 | | | | | | | | | | | | | | FA00 | | |--------------------------------------------|-------|-------|----|--------|----|----|------|---|----|---|---|------|---|------|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | | | 0 | | EXOFF | FRZSW | FRZBM | 0 | SLVEN | 0 | SH | SHEN | | MM | 0 | 0 | IARB | | | | | RESET: | | | | | | | | | | | | • | | | | | 0 | 0 | 0 | 0 | DATA11 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | The SIM configuration register controls system configuration. It can be read or written at any time, except for the module mapping (MM) bit, which can be written only once. ### 3.2.2 System Protection Control Register The system protection control register controls system monitor functions, software watchdog clock prescaling, and bus monitor timing. This register can be written only once following power-on or reset, but can be read at any time. ### SYPCR —System Protection Control Register \$YFFA21 | 15 | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|-----|--------|----|----|-----|-----|----|----| | | NOT USED | | SWE | SWP | SV | /T | HME | BME | BN | MT | | RESET: | | | | | | | | | | | | | | | 1 | MODCLK | 0 | 0 | 0 | 0 | 0 | 0 | SWE — Software Watchdog Enable 0 = Software watchdog disabled 1 = Software watchdog enabled SWP — Software Watchdog Prescale This bit controls the value of the software watchdog prescaler. 0 = Software watchdog clock not prescaled 1 = Software watchdog clock prescaled by 512 ### SWT[1:0] — Software Watchdog Timing This field selects the divide ratio used to establish software watchdog time-out period. The following table gives the ratio for each combination of SWP and SWT bits. | SWP | SWT | Ratio | |-----|-----|-----------------| | 0 | 00 | 2 <sup>9</sup> | | 0 | 01 | 2 <sup>11</sup> | | 0 | 10 | 2 <sup>13</sup> | | 0 | 11 | 2 <sup>15</sup> | | 1 | 00 | 2 <sup>18</sup> | | 1 | 01 | 2 <sup>20</sup> | | 1 | 10 | 2 <sup>22</sup> | | 1 | 11 | 2 <sup>24</sup> | HME — Halt Monitor Enable 0 = Disable halt monitor function 1 = Enable halt monitor function BME — Bus Monitor External Enable 0 = Disable bus monitor function for an internal to external bus cycle. 1 = Enable bus monitor function for an internal to external bus cycle. ### BMT[1:0] — Bus Monitor Timing This field selects a bus monitor time-out period as shown in the following table. | ВМТ | Bus Monitor Time-out Period | |-----|-----------------------------| | 00 | 64 System Clocks | | 01 | 32 System Clocks | | 10 | 16 System Clocks | | 11 | 8 System Clocks | #### 3.3.3 Clock Control The clock control circuits determine system clock frequency and clock operation under special circumstances, such as following loss of synthesizer reference or during low-power operation. Clock source is determined by the logic state of the MODCLK pin during reset. #### **SYNCR** —Clock Synthesizer Control Register \$YFFA04 | 15 | 14 | 13 | | | | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|---|---|---|---|---|------|---|---|-------|-------|-------|-------|-------| | W | Х | | | , | Y | | | EDIV | 0 | 0 | SLIMP | SLOCK | RSTEN | STSIM | STEXT | | RESET: | | | | | | | | • | | | • | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | U | U | 0 | 0 | 0 | When the on-chip clock synthesizer is used, system clock frequency is controlled by the bits in the upper byte of SYNCR. Bits in the lower byte show status of or control operation of internal and external clocks. The SYNCR can be read or written only when the CPU is operating at the supervisor privilege level. ### W — Frequency Control (VCO) This bit controls a prescaler tap in the synthesizer feedback loop. Setting the bit increases the VCO speed by a factor of four. VCO relock delay is required. ### X — Frequency Control Bit (Prescale) This bit controls a divide by two prescaler that is not in the synthesizer feedback loop. Setting the bit doubles clock speed without changing the VCO speed. There is no VCO relock delay. ### Y[5:0] — Frequency Control (Counter) The Y field controls the modulus down counter in the synthesizer feedback loop, causing it to divide by a value of Y + 1. Values range from 0 to 63. VCO relock delay is required. #### EDIV — E Clock Divide Rate - 0 = ECLK frequency is system clock divided by 8. - 1 = ECLK frequency is system clock divided by 16. ECLK is an external M6800 bus clock available on pin ADDR23. Refer to **3.5 Chip Selects** for more information. ### SLIMP — Limp Mode Flag - 0 = External crystal is VCO reference. - 1 = Loss of crystal reference. When the on-chip synthesizer is used, loss of reference frequency causes SLIMP to be set. The VCO continues to run using the base control voltage. Maximum limp frequency is maximum specified system clock frequency. X-bit state affects limp frequency. ### SLOCK — Synthesizer Lock Flag - 0 = VCO is enabled, but has not locked. - 1 = VCO has locked on the desired frequency (or system clock is external). The MCU maintains reset state until the synthesizer locks, but SLOCK does not indicate synthesizer lock status until after the user writes to SYNCR. #### RSTEN — Reset Enable - 0 = Loss of crystal causes the MCU to operate in limp mode. - 1 = Loss of crystal causes system reset. ### STSIM — Stop Mode SIM Clock - 0 = When LPSTOP is executed, the SIM clock is driven from the crystal oscillator and the VCO is turned off to conserve power. - 1 = When LPSTOP is executed, the SIM clock is driven from the VCO. #### STEXT — Stop Mode External Clock - 0 = When LPSTOP is executed, the CLKOUT signal is held negated to conserve power. - 1 = When LPSTOP is executed, the CLKOUT signal is driven from the SIM clock, as determined by the state of the STSIM bit. ### 3.5.1 Chip-Select Registers Pin assignment registers CSPAR0 and CSPAR1 determine functions of chip-select pins. These registers also determine port size (8- or 16-bit) for dynamic bus allocation. A pin data register (PORTC) latches discrete output data. Blocks of addresses are assigned to each chip-select function. Block sizes of 2 Kbytes to 1 Mbyte can be selected by writing values to the appropriate base address register (CSBAR). Address blocks for separate chip-select functions can overlap. Chip-select option registers (CSORBT and CSOR[10:0]) determine timing of and conditions for assertion of chip-select signals. Eight parameters, including operating mode, access size, synchronization, and wait state insertion can be specified. Initialization code often resides in a peripheral memory device controlled by the chip-select circuits. A set of special chip-select functions and registers (CSORBT, CSBARBT) is provided to support bootstrap operation. ### 3.5.2 Pin Assignment Registers The pin assignment registers (CSPAR0 and CSPAR1) contain pairs of bits that determine the function of chip-select pins. The pin assignment encodings used in these registers are shown below. **Table 12 Pin Assignment Encodings** | Bit Field | Description | |-----------|---------------------------| | 00 | Discrete Output | | 01 | Alternate Function | | 10 | Chip Select (8-Bit Port) | | 11 | Chip Select (16-Bit Port) | ## CSPAR0 — Chip Select Pin Assignment Register 0 12 13 **\$YFFA44** 0 | 0 | 0 | CSPA | CSPA0[6] CSP | | 0[5] | CSPA0[4] | | CSPA0[3] | | CSPA0[2] | | CSPA0[1] | | CSBOOT | | |--------|---|-------|--------------|-------|------|----------|---|----------|---|----------|---|----------|---|--------|-------| | RESET: | | • | | | | | | | | • | | | | | | | 0 | 0 | DATA2 | 1 | DATA2 | 1 | DATA2 | 1 | DATA1 | 1 | DATA1 | 1 | DATA1 | 1 | 1 | DATA0 | CSPAR0 contains seven 2-bit fields that determine the functions of corresponding chip-select pins. CSPAR0[15:14] are not used. These bits always read zero; writes have no effect. CSPAR0 bit 1 always reads one; writes to CSPAR0 bit 1 have no effect. Table 13 CSPAR0 Pin Assignments | CSPAR0 Field | Chip Select Signal | Alternate Signal | Discrete Output | |--------------|--------------------|------------------|-----------------| | CSPA0[6] | CS5 FC2 | | PC2 | | CSPA0[5] | CS4 | FC1 | PC1 | | CSPA0[4] | CS3 | FC0 | PC0 | | CSPA0[3] | CS2 | BGACK | _ | | CSPA0[2] | CS1 | BG | _ | | CSPA0[1] | CS0 | | _ | | CSBOOT | CSBOOT | _ | _ | 15 | CSPAR1 —Chip Select Pin Assignment Register 1 | | | | | | | | | | \$YFFA46 | | | | | | |-----------------------------------------------|----|----|----|----|----|-------|------|---------------|------|---------------|------|---------------|------|---------------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | CSPA | 1[4] | CSPA | 1[3] | CSPA | 1[2] | CSPA | 1[1] | CSPA | 1[0] | | RESET: | | | | | | | | • | | • | | • | | • | | | 0 | 0 | 0 | 0 | 0 | 0 | DATA7 | 1 | DATA<br>[7:6] | 1 | DATA<br>[7:5] | 1 | DATA<br>[7:4] | 1 | DATA<br>[7:3] | 1 | CSPAR1 contains five 2-bit fields that determine the functions of corresponding chip-select pins. CSPAR1[15:10] are not used. These bits always read zero; writes have no effect. ### **Table 14 CSPAR1 Pin Assignments** | CSPAR0 Field | Chip Select Signal | Alternate Signal | Discrete Output | |--------------|--------------------|------------------|-----------------| | CSPA1[4] | CS10 | ADDR23 | ECLK | | CSPA1[3] | CS9 | ADDR22 | PC6 | | CSPA1[2] | CS8 | ADDR21 | PC5 | | CSPA1[1] | CS7 | ADDR20 | PC4 | | CSPA1[0] | CS6 | ADDR19 | PC3 | At reset, either the alternate function (01) or chip-select function (11) can be encoded. DATA pins are driven to logic level one by a weak interval pull-up during reset. Encoding is for chip-select function unless a data line is held low during reset. Note that bus loading can overcome the weak pull-up and hold pins low during reset. The following table shows the hierarchical selection method that determines the reset functions of pins controlled by CSPAR1. Table 15 Reset Pin Function of CS[10:6] | | Data B | us Pins at | Reset | | Chip-Select/Address Bus Pin Function | | | | | | |-------|--------|------------|-------|-------|--------------------------------------|----------------|----------------|----------------|----------------|--| | DATA7 | DATA6 | DATA5 | DATA4 | DATA3 | CS10/<br>ADDR23 | CS9/<br>ADDR22 | CS8/<br>ADDR21 | CS7/<br>ADDR20 | CS6/<br>ADDR19 | | | 1 | 1 | 1 | 1 | 1 | CS10 | CS9 | CS8 | CS7 | CS6 | | | 1 | 1 | 1 | 1 | 0 | CS10 | CS9 | CS8 | CS7 | ADDR19 | | | 1 | 1 | 1 | 0 | Х | CS10 | CS9 | CS8 | ADDR20 | ADDR19 | | | 1 | 1 | 0 | Х | Х | CS10 | CS9 | ADDR21 | ADDR20 | ADDR19 | | | 1 | 0 | Х | Х | Х | CS10 | ADDR22 | ADDR21 | ADDR20 | ADDR19 | | | 0 | Х | Х | Х | Х | ADDR23 | ADDR22 | ADDR21 | ADDR20 | ADDR19 | | A pin programmed as a discrete output drives an external signal to the value specified in the port C pin data register (PORTC), with the following exceptions: - 1. No discrete output function is available on pins BR, BG, or BGACK. - 2. ADDR23 provides E-clock output rather than a discrete output signal. When a pin is programmed for discrete output or alternate function, internal chip-select logic still functions and can be used to generate DSACK or AVEC internally on an address match. Port size is determined when a pin is assigned as a chip select. When a pin is assigned to an 8-bit port, the chip select is asserted at all addresses within the block range. If a pin is assigned to a 16-bit port, the upper/lower byte field of the option register selects the byte with which the chip select is associated. ### 3.5.3 Base Address Registers A base address is the starting address for the block enabled by a given chip select. Block size determines the extent of the block above the base address. Each chip select has an associated base register so that an efficient address map can be constructed for each application. If a chip-select base address register is programmed with the same address as a microcontroller module or memory array, an access to that address goes to the module or array and the chip-select signal is not asserted. | CSBAR | BT — | Chip-S | Select E | Base A | ddress | Regis | ter Bo | ot RON | Л | | | | | \$YF | FA48 | |-------------|-------------------------------------------------------------------|------------|------------|------------|------------|------------|--------------|------------|-----------------|-----------------|-----------------|------------|---------------|---------|-------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | 0 | | ADDR<br>23 | ADDR<br>22 | ADDR<br>21 | ADDR<br>20 | ADDR<br>19 | ADDR<br>18 | ADDR<br>17 | ADDR<br>16 | ADDR<br>15 | ADDR<br>14 | ADDR<br>13 | ADDR<br>12 | ADDR<br>11 | | BLKSZ | | | RESET: | • | | • | • | • | • | • | • | • | • | | • | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | CSBAR[10:0] —Chip-Select Base Address Registers \$YFFA4C-\$YFFA74 | | | | | | | | | | | | | | | | CSBAR | [10:0] | —Chip | -Selec | t Base | Addre | ess Re | gisters | | | | | \$` | YFFA4 | 4C-\$YF | FA74 | | CSBAR<br>15 | [ <b>10:0]</b> | —Chip | o-Selec | t Base | Addre | ess Re | gisters<br>8 | 7 | 6 | 5 | 4 | <b>\$`</b> | <b>YFFA</b> 4 | 4C-\$YF | <b>FA74</b> | | | | | | | | | _ | | 6<br>ADDR<br>14 | 5<br>ADDR<br>13 | 4<br>ADDR<br>12 | - | | 4C-\$YF | | | 15<br>ADDR | 14<br>ADDR | 13<br>ADDR | 12<br>ADDR | 11<br>ADDR | 10<br>ADDR | 9<br>ADDR | 8<br>ADDR | 7<br>ADDR | ADDR | ADDR | ADDR | 3<br>ADDR | | • | | ### ADDR[23:11] — Base Address Field This field sets the starting address of a particular address space. The address compare logic uses only the most significant bits to match an address within a block. The value of the base address must be a multiple of block size. Base address register diagrams show how base register bits correspond to address lines. ### BLKSZ - Block Size Field This field determines the size of the block that must be enabled by the chip select. The following table shows bit encoding for the base address registers block size field. | Block Size Field | Block Size | Address Lines Compared | |------------------|------------|------------------------| | 000 | 2 K | ADDR[23:11] | | 001 | 8 K | ADDR[23:13] | | 010 | 16 K | ADDR[23:14] | | 011 | 64 K | ADDR[23:16] | | 100 | 128 K | ADDR[23:17] | | 101 | 256 K | ADDR[23:18] | | 110 | 512 K | ADDR[23:19] | | 111 | 1 M | ADDR[23:20] | ### 3.5.4 Option Registers The option registers contain eight fields that determine timing of and conditions for assertion of chip-select signals. For a chip-select signal to be asserted, all bits in the base address register must match the corresponding internal upper address lines, and all conditions specified in the option register must be satisfied. These conditions also apply to providing DSACK or autovector support. | <b>PFPAR</b> — Port F Pi | n Assignment Register | |--------------------------|-----------------------| |--------------------------|-----------------------| **\$YFFA1F** | 15 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | NOT USED | | PFPA7 | PFPA6 | PFPA5 | PFPA4 | PFPA3 | PFPA2 | PFPA1 | PFPA0 | | 5-6 | | | | | | | | | | RESET: DATA9 DATA9 DATA9 DATA9 DATA9 DATA9 The bits in this register control the function of each port F pin. Any bit cleared to zero defines the corresponding pin to be an I/O pin. Any bit set to one defines the corresponding pin to be an interrupt request signal or MODCLK. The MODCLK signal has no function after reset. **Table 17 Port F Pin Assignments** | PFPAR Field | Port F Signal | Alternate Signal | |-------------|---------------|------------------| | PFPA7 | PF7 | ĪRQ7 | | PFPA6 | PF6 | ĪRQ6 | | PFPA5 | PF5 | ĪRQ5 | | PFPA4 | PF4 | ĪRQ4 | | PFPA3 | PF3 | ĪRQ3 | | PFPA2 | PF2 | ĪRQ2 | | PFPA1 | PF1 | ĪRQ1 | | PFPA0 | PF0 | MODCLK | Data bus pin 9 controls the state of this register following reset. If DATA9 is set to one during reset, the register is set to \$FF, which defines all port F pins as interrupt request inputs. If DATA9 is cleared to zero during reset, this register is set to \$00, defining all port F pins as I/O pins. ### 3.7 Resets Reset procedures handle system initialization and recovery from catastrophic failure. The MCU performs resets with a combination of hardware and software. The system integration module determines whether a reset is valid, asserts control signals, performs basic system configuration based on hardware mode-select inputs, then passes control to the CPU. Reset occurs when an active low logic level on the RESET pin is clocked into the SIM. Resets are gated by the CLKOUT signal. Asynchronous resets are assumed to be catastrophic. An asynchronous reset can occur on any clock edge. Synchronous resets are timed to occur at the end of bus cycles. If there is no clock when RESET is asserted, reset does not occur until the clock starts. Resets are clocked in order to allow completion of write cycles in progress at the time RESET is asserted. Reset is the highest-priority CPU32 exception. Any processing in progress is aborted by the reset exception, and cannot be restarted. Only essential tasks are performed during reset exception processing. Other initialization tasks must be accomplished by the exception handler routine. #### 3.7.1 SIM Reset Mode Selection The logic states of certain data bus pins during reset determine SIM operating configuration. In addition, the state of the MODCLK pin determines system clock source and the state of the BKPT pin determines what happens during subsequent breakpoint assertions. The following table is a summary of reset mode selection options. **Table 18 Reset Mode Selection** | Mode Select Pin | Default Function | Alternate Function | |-----------------|------------------|--------------------| | | (Pin Left High) | (Pin Pulled Low) | #### 3.7.3 Reset Timing The RESET input must be asserted for a specified minimum period in order for reset to occur. External RESET assertion can be delayed internally for a period equal to the longest bus cycle time (or the bus monitor time-out period) in order to protect write cycles from being aborted by reset. While RESET is asserted, SIM pins are either in a disabled high-impedance state or are driven to their inactive states. When an external device asserts RESET for the proper period, reset control logic clocks the signal into an internal latch. The control logic drives the RESET pin low for an additional 512 CLKOUT cycles after it detects that the RESET signal is no longer being externally driven, to guarantee this length of reset to the entire system. If an internal source asserts a reset signal, the reset control logic asserts $\overline{\text{RESET}}$ for a minimum of 512 cycles. If the reset signal is still asserted at the end of 512 cycles, the control logic continues to assert $\overline{\text{RESET}}$ until the internal reset signal is negated. After 512 cycles have elapsed, the reset input pin goes to an inactive, high-impedance state for ten cycles. At the end of this 10-cycle period, the reset input is tested. When the input is at logic level one, reset exception processing begins. If, however, the reset input is at logic level zero, the reset control logic drives the pin low for another 512 cycles. At the end of this period, the pin again goes to high-impedance state for ten cycles, then it is tested again. The process repeats until RESET is released. #### 3.7.4 Power-On Reset When the SIM clock synthesizer is used to generate the system clock, power-on reset involves special circumstances related to application of system and clock synthesizer power. Regardless of clock source, voltage must be applied to clock synthesizer power input pin $V_{DDSYN}$ in order for the MCU to operate. The following discussion assumes that $V_{DDSYN}$ is applied before and during reset. This minimizes crystal start-up time. When $V_{DDSYN}$ is applied at power-on, start-up time is affected by specific crystal parameters and by oscillator circuit design. $V_{DD}$ ramp-up time also affects pin state during reset. During power-on reset, an internal circuit in the SIM drives the internal (IMB) and external reset lines. The circuit releases the internal reset line as $V_{DD}$ ramps up to the minimum specified value, and SIM pins are initialized. When $V_{DD}$ reaches the specified minimum value, the clock synthesizer VCO begins operation. Clock frequency ramps up to the specified limp mode frequency. The external $\overline{RESET}$ line remains asserted until the clock synthesizer PLL locks and 512 CLKOUT cycles elapse. The SIM clock synthesizer provides clock signals to the other MCU modules. After the clock is running and the internal reset signal is asserted for four clock cycles, these modules reset. V<sub>DD</sub> ramp time and VCO frequency ramp time determine how long these four cycles take. Worst case is approximately 15 milliseconds. During this period, module port pins may be in an indeterminate state. While input-only pins can be put in a known state by means of external pull-up resistors, external logic on input/output or output-only pins must condition the lines during this time. Active drivers require high-impedance buffers or isolation resistors to prevent conflict. #### 3.7.5 Use of Three State Control Pin Asserting the three-state control (TSC) input causes the MCU to put all output drivers in an inactive, high-impedance state. The signal must remain asserted for ten clock cycles in order for drivers to change state. There are certain constraints on use of TSC during power-on reset: When the internal clock synthesizer is used (MODCLK held high during reset), synthesizer rampup time affects how long the ten cycles take. Worst case is approximately 20 milliseconds from TSC assertion. When an external clock signal is applied (MODCLK held low during reset), pins go to high-impedance state as soon after TSC assertion as ten clock pulses have been applied to the EXTAL pin. **Figure 11 Supervisor Programming Model Supplement** **Table 20 Instruction Set Summary(Continued)** | Instruction | Syntax | Operand Size | Operation | |------------------------|--------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | MOVES <sup>1</sup> | Rn, <ea><br/><ea>, Rn</ea></ea> | 8, 16, 32 | Rn ⇒ Destination using DFC<br>Source using SFC ⇒ Rn | | MULS/MULU | <ea>, Dn<br/><ea>, Dl<br/><ea>, Dh : Dl</ea></ea></ea> | $16 * 16 \Rightarrow 32$ $32 * 32 \Rightarrow 32$ $32 * 32 \Rightarrow 64$ | Source * Destination ⇒ Destination (signed or unsigned) | | NBCD | Í | 8 8 | 0 – Destination <sub>10</sub> – X ⇒ Destination | | NEG | ĺ | 8, 16, 32 | 0 – Destination ⇒ Destination | | NEGX | ĺ | 8, 16, 32 | 0 – Destination – X ⇒ Destination | | NOP | none | none | $PC + 2 \Rightarrow PC$ | | NOT | ĺ | 8, 16, 32 | Destination ⇒ Destination | | OR | <ea>, Dn<br/>Dn, <ea></ea></ea> | 8, 16, 32<br>8, 16, 32 | Source + Destination ⇒ Destination | | ORI | # <data>, <ea></ea></data> | 8, 16, 32 | Data + Destination ⇒ Destination | | ORI to CCR | # <data>, CCR</data> | 16 | Source + CCR $\Rightarrow$ SR | | ORI to SR <sup>1</sup> | # <data>, SR</data> | 16 | Source; $SR \Rightarrow SR$ | | PEA | ĺ | 32 | $SP-4 \Rightarrow SP$ ; <ea>&gt; <math>\Rightarrow SP</math></ea> | | RESET <sup>1</sup> | none | none | Assert RESET line | | ROL | Dn, Dn<br># <data>, Dn<br/>Í</data> | 8, 16, 32<br>8, 16, 32<br>16 | C | | ROR | Dn, Dn<br># <data>, Dn<br/>Í</data> | 8, 16, 32<br>8, 16, 32<br>16 | C | | ROXL | Dn, Dn<br># <data>, Dn<br/>Í</data> | 8, 16, 32<br>8, 16, 32<br>16 | C | | ROXR | Dn, Dn<br># <data>, Dn<br/>Í</data> | 8, 16, 32<br>8, 16, 32<br>16 | X C | | RTD | #d | 16 | $(SP) \Rightarrow PC; SP + 4 + d \Rightarrow SP$ | | RTE <sup>1</sup> | none | none | $(SP) \Rightarrow SR; SP + 2 \Rightarrow SP; (SP) \Rightarrow PC;$<br>$SP + 4 \Rightarrow SP;$<br>Restore stack according to format | | RTR | none | none | $(SP) \Rightarrow CCR; SP + 2 \Rightarrow SP; (SP) \Rightarrow PC; SP + 4 \Rightarrow SP$ | | RTS | none | none | $(SP) \Rightarrow PC; SP + 4 \Rightarrow SP$ | | SBCD | Dn, Dn<br>– (An), – (An) | 8<br>8 | Destination10 – Source10 – X ⇒ Destination | | Scc | ĺ | 8 | If condition true, then destination bits are set to 1; else, destination bits are cleared to 0 | | STOP <sup>1</sup> | # <data></data> | 16 | Data ⇒ SR; STOP | | SUB | <ea>, Dn<br/>Dn, <ea></ea></ea> | 8, 16, 32 | Destination – Source ⇒ Destination | | SUBA | <ea>, An</ea> | 16, 32 | Destination – Source ⇒ Destination | | SUBI | # <data>, <ea></ea></data> | 8, 16, 32 | Destination – Data ⇒ Destination | | SUBQ | # <data>, <ea></ea></data> | 8, 16, 32 | Destination – Data ⇒ Destination | | SUBX | Dn, Dn<br>– (An), – (An) | 8, 16, 32<br>8, 16, 32 | Destination – Source – X ⇒ Destination | # **Table 20 Instruction Set Summary(Continued)** | Instruction | Syntax | Operand Size | Operation | |-------------|---------------------------------|----------------|---------------------------------------------------------------------------------------------------------------| | SWAP | Dn | 16 | MSW LSW | | TAS | ĺ | 8 | Destination Tested Condition Codes bit 7 of Destination | | TBLS/TBLU | <ea>, Dn<br/>Dym : Dyn, Dn</ea> | 8, 16, 32 | | | TBLSN/TBLUN | <ea>, Dn<br/>Dym : Dyn, Dn</ea> | 8, 16, 32 | | | TRAP | # <data></data> | none | SSP – 2 ⇒ SSP; format/vector offset ⇒ (SSP);<br>SSP – 4 ⇒ SSP; PC ⇒ (SSP); SR ⇒ (SSP);<br>vector address ⇒ PC | | TRAPcc | none<br># <data></data> | none<br>16, 32 | If cc true, then TRAP exception | | TRAPV | none | none | If V set, then overflow TRAP exception | | TST | ĺ | 8, 16, 32 | Source – 0, to set condition codes | | UNLK | An | 32 | $An \Rightarrow SP; (SP) \Rightarrow An, SP + 4 \Rightarrow SP$ | <sup>1.</sup> Privileged instruction. ### 4.7 Background Debugging Mode The background debugger on the CPU32 is implemented in CPU microcode. The background debugging commands are summarized below. **Table 21 Background Debuggung Mode** | Command | Mnemonic | Description | |-----------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Read D/A Register | RDREG/RAREG | Read the selected address or data register and return the results through the serial interface. | | Write D/A Register | WDREG/WAREG | The data operand is written to the specified address or data register. | | Read System Register | RSREG | The specified system control register is read. All registers that can be read in supervisor mode can be read in background mode. | | Write System Register | WSREG | The operand data is written into the specified system control register. | | Read Memory Location | READ | Read the sized data at the memory location specified by the long-word address. The source function code register (SFC) determines the address space accessed. | | Write Memory Location | WRITE | Write the operand data to the memory location specified by the long-word address. The destination function code (DFC) register determines the address space accessed. | | Dump Memory Block | DUMP | Used in conjunction with the READ command to dump large blocks of memory. An initial READ is executed to set up the starting address of the block and retrieve the first result. Subsequent operands are retrieved with the DUMP command. | | Fill Memory Block | FILL | Used in conjunction with the WRITE command to fill large blocks of memory. Initially, a WRITE is executed to set up the starting address of the block and supply the first operand. The FILL command writes subsequent operands. | | Resume Execution | GO | The pipe is flushed and refilled before resuming instruction execution at the current PC. | | Patch User Code | CALL | Current program counter is stacked at the location of the current stack pointer. Instruction execution begins at user patch code. | | Reset Peripherals | RST | Asserts RESET for 512 clock cycles. The CPU is not reset by this command. Synonymous with the CPU RESET instruction. | | No Operation | NOP | NOP performs no operation and can be used as a null command. | #### 5.4 Parameter RAM Parameter RAM occupies 256 bytes at the top of the TPU module address map. Channel parameters are organized as 128 16-bit words. However, only 100 words are actually implemented. The parameter RAM address map shows how parameter words are organized in memory. **Table 23 TPU Parameter RAM Address Map** | Channel | Base | | | Par | amete | r Addr | ess | | | |---------|-----------|----|----|-----|-------|--------|-----|----|----| | Number | Address | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | 0 | \$YFFFF## | 00 | 02 | 04 | 06 | 08 | 0A | _ | _ | | 1 | \$YFFFF## | 10 | 12 | 14 | 16 | 18 | 1A | _ | _ | | 2 | \$YFFFF## | 20 | 22 | 24 | 26 | 28 | 2A | _ | _ | | 3 | \$YFFFF## | 30 | 32 | 34 | 36 | 38 | 3A | _ | _ | | 4 | \$YFFFF## | 40 | 42 | 44 | 46 | 48 | 4A | _ | _ | | 5 | \$YFFFF## | 50 | 52 | 54 | 56 | 58 | 5A | _ | _ | | 6 | \$YFFFF## | 60 | 62 | 64 | 66 | 68 | 6A | _ | _ | | 7 | \$YFFFF## | 70 | 72 | 74 | 76 | 78 | 7A | _ | _ | | 8 | \$YFFFF## | 80 | 82 | 84 | 86 | 88 | 8A | _ | _ | | 9 | \$YFFFF## | 90 | 92 | 94 | 96 | 98 | 9A | _ | _ | | 10 | \$YFFFF## | A0 | A2 | A4 | A6 | A8 | AA | _ | _ | | 11 | \$YFFFF## | B0 | B2 | B4 | В6 | В8 | ВА | _ | _ | | 12 | \$YFFFF## | C0 | C2 | C4 | C6 | C8 | CA | _ | _ | | 13 | \$YFFFF## | D0 | D2 | D4 | D6 | D8 | DA | _ | _ | | 14 | \$YFFFF## | E0 | E2 | E4 | E6 | E8 | EA | EC | EE | | 15 | \$YFFFF## | F0 | F2 | F4 | F6 | F8 | FA | FC | FE | <sup>--</sup> Not Implemented ### 5.5 TPU Registers The TPU memory map contains three groups of registers: System Configuration Registers Channel Control and Status Registers Development Support and Test Verification Registers ### 5.5.1 System Configuration Registers ## **TPUMCR** — TPU Module Configuration Register \$YFFE00 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | | | 0 | | | | | | | |--------|-------|----|-------|----|-------|---|---------|---|-----|-----|-----|------|-----|------|------|---|---|--|-----|----|--| | STOP | TCR1P | | TCR1P | | TCR1P | | P TCR1P | | TCF | R2P | EMU | T2CG | STF | SUPV | PSCK | 0 | 0 | | IAF | RB | | | RESET: | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | STOP — Stop Bit 0 = TPU operating normally 1 = Internal clocks shut down Y = M111, where M represents the logic state of the MM bit in the SIMCR. ### 6.2 Address Map The "Access" column in the QSM address map below indicates which registers are accessible only at the supervisor privilege level and which can be assigned to either the supervisor or user privilege level, according to the value of the SUPV bit in the QSMCR. ### **Table 24 QSM Address Map** | Access | Address | 15 8 | 7 0 | |--------|-----------------------|-----------------------------|-----------------------------| | S | \$YFFC00 | QSM MODULE CONF | IGURATION (QSMCR) | | S | \$YFFC02 | QSM TES | T (QTEST) | | S | \$YFFC04 | QSM INTERRUPT LEVEL (QILR) | QSM INTERRUPT VECTOR (QIVR) | | S/U | \$YFFC06 | NOT | USED | | S/U | \$YFFC08 | SCI CONTRO | DL 0 (SCCR0) | | S/U | \$YFFC0A | SCI CONTRO | DL 1 (SCCR1) | | S/U | \$YFFC0C | SCI STATI | US (SCSR) | | S/U | \$YFFC0E | SCI DATA | A (SCDR) | | S/U | \$YFFC10 | NOT | USED | | S/U | \$YFFC12 | NOT | USED | | S/U | \$YFFC14 | NOT USED | PQS DATA (PORTQS) | | S/U | \$YFFC16 | PQS PIN ASSIGNMENT (PQSPAR) | PQS DATA DIRECTION (DDRQS) | | S/U | \$YFFC18 | SPI CONTRO | DL 0 (SPCR0) | | S/U | \$YFFC1A | SPI CONTRO | DL 1 (SPCR1) | | S/U | \$YFFC1C | SPI CONTRO | DL 2 (SPCR2) | | S/U | \$YFFC1E | SPI CONTROL 3 (SPCR3) | SPI STATUS (SPSR) | | S/U | \$YFFC20-<br>\$YFFCFF | NOT | USED | | S/U | \$YFFD00-<br>\$YFFD1F | RECEIVE RA | AM (RR[0:F]) | | S/U | \$YFFD20-<br>\$YFFD3F | TRANSMIT F | RAM (TR[0:F]) | | S/U | \$YFFD40-<br>\$YFFD4F | COMMAND F | RAM (CR[0:F]) | Y = M111, where M is the logic state of the MM bit in the SIMCR. #### 6.3 Pin Function The following table is a summary of the functions of the QSM pins when they are not configured for general-purpose I/O. The QSM data direction register (DDRQS) designates each pin except RXD as an input or output. **QSPI** Pins | Pin | Mode | Pin Function | |----------|----------|-------------------------------------------------------------------| | MISO | Master | Serial Data Input to QSPI | | | Slave | Serial Data Output from QSPI | | MOSI | Master | Serial Data Output from QSPI | | | Slave | Serial Data Input to QSPI | | SCK | Master | Clock Output from QSPI | | | Slave | Clock Input to QSPI | | PCS0/SS | Master | Input: Assertion Causes Mode Fault<br>Output: Selects Peripherals | | | Slave | Input: Selects the QSPI | | PCS[3:1] | Master | Output: Selects Peripherals | | | Slave | None | | TXD | Transmit | Serial Data Output from SCI | | RXD | Receive | Serial Data Input to SCI | SCI Pins ### 6.4 QSM Registers QSM registers are divided into four categories: QSM global registers, QSM pin control registers, QSPI submodule registers, and SCI submodule registers. The QSPI and SCI registers are defined in separate sections below. Writes to unimplemented register bits have no meaning or effect, and reads from unimplemented bits always return a logic zero value. The module mapping bit of the SIM configuration register (SIMCR) defines the most significant bit (ADDR23) of the address, shown in each register figure as Y (Y = \$7 or \$F). This bit, concatenated with the rest of the address given, forms the absolute address of each register. Refer to the SIM section of this technical summary for more information about how the state of MM affects the system. ### 6.4.1 Global Registers The QSM global registers contain system parameters used by both the QSPI and the SCI submodules. These registers contain the bits and fields used to configure the QSM. ### **QSMCR** — QSM Configuration Register \$YFFC00 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | | | 0 | |--------|------|------|----|----|----|---|---|------|---|---|---|---|-----|----|---| | STOP | FRZ1 | FRZ0 | 0 | 0 | 0 | 0 | 0 | SUPV | 0 | 0 | 0 | | IAF | ₹B | | | RESET: | • | ' | | | • | • | • | | | | • | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The QSMCR contains parameters for the QSM/CPU/intermodule bus (IMB) interface. STOP — Stop Enable - 0 = Normal QSM clock operation - 1 = QSM clock operation stopped STOP places the QSM in a low-power state by disabling the system clock in most parts of the module. The QSMCR is the only register guaranteed to be readable while STOP is asserted. The QSPI RAM is not readable. However, writes to RAM or any register are guaranteed to be valid while STOP is asserted. STOP can be negated by the CPU and by reset. | Pin Names | Mnemonics | Mode | Function | |----------------------------------------|------------|---------------------------|----------------------------------------------------------------------| | Master In Slave Out | MISO | Master<br>Slave | Serial Data Input to QSPI<br>Serial Data Output from QSPI | | Master Out Slave In | MOSI | Master<br>Slave | Serial Data Output from QSPI<br>Serial Data Input to QSPI | | Serial Clock | SCK | Master<br>Slave | Clock Output from QSPI<br>Clock Input to QSPI | | Peripheral Chip Selects | PCS[3:1] | Master | Select Peripherals | | Peripheral Chip Select<br>Slave Select | PCS0<br>SS | Master<br>Master<br>Slave | Selects Peripheral<br>Causes Mode Fault<br>Initiates Serial Transfer | ### 6.5.2 QSPI Registers The programmer's model for the QSPI submodule consists of the QSM global and pin control registers, four QSPI control registers, one status register, and the 80-byte QSPI RAM. The CPU can read and write to registers and RAM. The four control registers must be initialized before the QSPI is enabled to ensure defined operation. SPCR1 should be written last because it contains QSPI enable bit SPE. Asserting this bit starts the QSPI. The QSPI control registers are reset to a defined state and can then be changed by the CPU. Reset values are shown below each register. Refer to the following memory map of the QSPI. | Address | Name | Usage | |----------|-------|--------------------------------| | \$YFFC18 | SPCR0 | QSPI Control Register 0 | | \$YFFC1A | SPCR1 | QSPI Control Register 1 | | \$YFFC1C | SPCR2 | QSPI Control Register 2 | | \$YFFC1E | SPCR3 | QSPI Control Register 3 | | \$YFFC1F | SPSR | QSPI Status Register | | \$YFFD00 | RAM | QSPI Receive Data (16 Words) | | \$YFFD20 | RAM | QSPI Transmit Data (16 Words) | | \$YFFD40 | RAM | QSPI Command Control (8 Words) | Writing a different value into any control register except SPCR2 while the QSPI is enabled disrupts operation. SPCR2 is buffered to prevent disruption of the current serial transfer. After completion of the current serial transfer, the new SPCR2 values become effective. Writing the same value into any control register except SPCR2 while the QSPI is enabled has no effect on QSPI operation. Rewriting NEWQP in SPCR2 causes execution to restart at the designated location. #### SPCR0 — QSPI Control Register 0 \$YFFC18 | 15 | 14 | 13 | | | 10 | 9 | 8 | 7 | | | | | | | 0 | | |--------|------|----|----|----|----|------|------|---|---|---|----|----|---|---|---|--| | MSTR | WOMQ | | Bl | TS | | CPOL | СРНА | | | | SP | BR | | | | | | RESET: | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | SPCR0 contains parameters for configuring the QSPI before it is enabled. The CPU can read and write this register. The QSM has read-only access. ## 7 Standby RAM with TPU Emulation RAM The TPURAM module contains a 2-Kbyte array of fast (two bus cycle) static RAM, which is especially useful for system stacks and variable storage. Alternately, it can be used by the TPU as emulation RAM for new timer algorithms. #### 7.1 Overview The TPURAM can be mapped to any 4-Kbyte boundary in the address map, but must not overlap the module control registers. (Overlap makes the registers inaccessible.) Data can be read or written in bytes, word, or long words. TPURAM responds to both program and data space accesses. Data can be read or written in bytes, words, or long words. The TPURAM is powered by $V_{DD}$ in normal operation. During power-down, the TPURAM contents are maintained by power on standby voltage pin $V_{STBY}$ . Power switching between sources is automatic. Access to the TPURAM array is controlled by the RASP field in TRAMMCR. This field can be encoded so that TPURAM responds to both program and data space accesses. This allows code to be executed from TPURAM, and permits the use of program counter relative addressing mode for operand fetches from the array. An address map of the TPURAM control registers follows. All TPURAM control registers are located in supervisor data space. Table 28 TPURAM Control Register Address Map | Access | Address | 5 | 8 | 7 | 0 | |--------|-----------------------|-------|--------------------|--------------------------|---| | S | \$YFFB00 | TPURA | AM MODULE CONFIGUR | ATION REGISTER (TRAMMCR) | | | S | \$YFFB02 | | TPURAM TEST REC | GISTER (TRAMTST) | | | S | \$YFFB04 | 7 | TPURAM BASE ADDRES | S REGISTER (TRAMBAR) | | | | \$YFFB06-<br>\$YFFB3F | | NOT | USED | | Y = M111, where M is the logic state of the MM bit in the SIMCR. #### 7.2 TPURAM Register Block There are three TPURAM control registers: the RAM module configuration register (TRAMMCR), the RAM test register (TRAMTST), and the RAM array base address registers (TRAMBAR). There is an 8-byte minimum register block size for the module. Unimplemented register addresses are read as zeros, and writes have no effect. ### 7.3 TPURAM Registers ### **TRAMMCR** —TPURAM Module Configuration Register \$YFFB00 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | | 0 | |--------|----|----|----|----|----|---|------|---|----------|---| | STOP | 0 | 0 | 0 | 0 | 0 | 0 | RASP | | NOT USED | | | RESET: | | | | | | - | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | | #### TSTOP —Stop Control 0 = RAM array operates normally. 1 = RAM array enters low-power stop mode. This bit controls whether the RAM array is in stop mode or normal operation. Reset state is zero, for normal operation. In stop mode, the array retains its contents, but cannot be read or written by the CPU.