



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                     |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | CPU32                                                                   |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 16.78MHz                                                                |
| Connectivity               | EBI/EMI, SCI, SPI, UART/USART                                           |
| Peripherals                | POR, PWM, WDT                                                           |
| Number of I/O              | 15                                                                      |
| Program Memory Size        | -                                                                       |
| Program Memory Type        | ROMIess                                                                 |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 2K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                               |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 144-LQFP                                                                |
| Supplier Device Package    | 144-LQFP (20x20)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68lk332acag16 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





332 144-PIN QFP





#### 1.4 Address Map

The following figure is a map of the MCU internal addresses. The RAM array is positioned by the base address registers in the associated RAM control block. Unimplemented blocks are mapped externally.



Figure 4 MCU Address Map

#### 1.5 Intermodule Bus

The intermodule bus (IMB) is a standardized bus developed to facilitate both design and operation of modular microcontrollers. It contains circuitry to support exception processing, address space partitioning, multiple interrupt levels, and vectored interrupts. The standardized modules in the MCU communicate with one another and with external components through the IMB. The IMB in the MCU uses 24 address and 16 data lines.



### 2.4 Signal Characteristics

#### Table 5 MCU Signal Characteristics

| Signal Name     | MCU Module | Signal Type  | Active State  |
|-----------------|------------|--------------|---------------|
| ADDR[23:0]      | SIM        | Bus          |               |
| ĀS              | SIM        | Output       | 0             |
| AVEC            | SIM        | Input        | 0             |
| BERR            | SIM        | Input        | 0             |
| BG              | SIM        | Output       | 0             |
| BGACK           | SIM        | Input        | 0             |
| BKPT            | CPU32      | Input        | 0             |
| BR              | SIM        | Input        | 0             |
| CLKOUT          | SIM        | Output       |               |
| <u>CS[10:0]</u> | SIM        | Output       | 0             |
| CSBOOT          | SIM        | Output       | 0             |
| DATA[15:0]      | SIM        | Bus          | _             |
| DS              | SIM        | Output       | 0             |
| DSACK[1:0]      | SIM        | Input        | 0             |
| DSCLK           | CPU32      | Input        | Serial Clock  |
| DSI             | CPU32      | Input        | (Serial Data) |
| DSO             | CPU32      | Output       | (Serial Data) |
| EXTAL           | SIM        | Input        |               |
| FC[2:0]         | SIM        | Output       |               |
| FREEZE          | SIM        | Output       | 1             |
| HALT            | SIM        | Input/Output | 0             |
| IFETCH          | CPU32      | Output       |               |
| IPIPE           | CPU32      | Output       |               |
| IRQ[7:1]        | SIM        | Input        | 0             |
| MISO            | QSM        | Input/Output | _             |
| MODCLK          | SIM        | Input        | _             |
| MOSI            | QSM        | Input/Output | _             |
| PC[6:0]         | SIM        | Output       | (Port)        |
| PCS[3:0]        | QSM        | Input/Output | —             |
| PE[7:0]         | SIM        | Input/Output | (Port)        |
| PF[7:0]         | SIM        | Input/Output | (Port)        |
| PQS[7:0]        | QSM        | Input/Output | (Port)        |
| QUOT            | SIM        | Output       | —             |
| RESET           | SIM        | Input/Output | 0             |
| RMC             | SIM        | Output       | 0             |
| R/W             | SIM        | Output       | 1/0           |
| RXD             | QSM        | Input        |               |
| SCK             | QSM        | Input/Output |               |
| SIZ[1:0]        | SIM        | Output       |               |
| SS              | QSM        | Input        | 0             |
| T2CLK           | TPU        | Input        | _             |
| TPUCH[15:0]     | TPU        | Input/Output | 1             |



| Access | Address  | 15 8                        | 7 0                          |  |  |  |  |  |  |  |
|--------|----------|-----------------------------|------------------------------|--|--|--|--|--|--|--|
| S      | \$YFFA56 | CHIP-SELECT OF              | PTION 2 (CSOR2)              |  |  |  |  |  |  |  |
| S      | \$YFFA58 | CHIP-SELECT B               | ASE 3 (CSBAR3)               |  |  |  |  |  |  |  |
| S      | \$YFFA5A | CHIP-SELECT OF              | PTION 3 (CSOR3)              |  |  |  |  |  |  |  |
| S      | \$YFFA5C | CHIP-SELECT B               | ASE 4 (CSBAR4)               |  |  |  |  |  |  |  |
| S      | \$YFFA5E | CHIP-SELECT OF              | PTION 4 (CSOR4)              |  |  |  |  |  |  |  |
| S      | \$YFFA60 | CHIP-SELECT B               | CHIP-SELECT BASE 5 (CSBAR5)  |  |  |  |  |  |  |  |
| S      | \$YFFA62 | CHIP-SELECT OF              | PTION 5 (CSOR5)              |  |  |  |  |  |  |  |
| S      | \$YFFA64 | CHIP-SELECT B               | ASE 6 (CSBAR6)               |  |  |  |  |  |  |  |
| S      | \$YFFA66 | CHIP-SELECT OF              | CHIP-SELECT OPTION 6 (CSOR6) |  |  |  |  |  |  |  |
| S      | \$YFFA68 | CHIP-SELECT BASE 7 (CSBAR7) |                              |  |  |  |  |  |  |  |
| S      | \$YFFA6A | CHIP-SELECT OF              | PTION 7 (CSOR7)              |  |  |  |  |  |  |  |
| S      | \$YFFA6C | CHIP-SELECT B               | ASE 8 (CSBAR8)               |  |  |  |  |  |  |  |
| S      | \$YFFA6E | CHIP-SELECT OF              | PTION 8 (CSOR8)              |  |  |  |  |  |  |  |
| S      | \$YFFA70 | CHIP-SELECT B               | ASE 9 (CSBAR9)               |  |  |  |  |  |  |  |
| S      | \$YFFA72 | CHIP-SELECT OF              | PTION 9 (CSOR9)              |  |  |  |  |  |  |  |
| S      | \$YFFA74 | CHIP-SELECT BA              | SE 10 (CSBAR10)              |  |  |  |  |  |  |  |
| S      | \$YFFA76 | CHIP-SELECT OP              | TION 10 (CSOR10)             |  |  |  |  |  |  |  |
|        | \$YFFA78 | NOT USED                    | NOT USED                     |  |  |  |  |  |  |  |
|        | \$YFFA7A | NOT USED                    | NOT USED                     |  |  |  |  |  |  |  |
|        | \$YFFA7C | NOT USED                    | NOT USED                     |  |  |  |  |  |  |  |
|        | \$YFFA7E | NOT USED                    | NOT USED                     |  |  |  |  |  |  |  |
|        | -        | 1                           |                              |  |  |  |  |  |  |  |

#### Table 7 SIM Address Map (Continued)

Y = M111, where M is the logic state of the module mapping (MM) bit in the SIMCR.

#### **3.2 System Configuration and Protection**

This functional block provides configuration control for the entire MCU. It also performs interrupt arbitration, bus monitoring, and system test functions. MCU system protection includes a bus monitor, a HALT monitor, a spurious interrupt monitor, and a software watchdog timer. These functions have been made integral to the microcontroller to reduce the number of external components in a complete control system.



#### 3.3.3 Clock Control

The clock control circuits determine system clock frequency and clock operation under special circumstances, such as following loss of synthesizer reference or during low-power operation. Clock source is determined by the logic state of the MODCLK pin during reset.

| SYNCR  | -Clo | ck Syn | thesize | er Cont | trol Re | gister |   |      |   |   |       |       |       | \$YF  | FA04  |
|--------|------|--------|---------|---------|---------|--------|---|------|---|---|-------|-------|-------|-------|-------|
| 15     | 14   | 13     |         |         |         |        | 8 | 7    | 6 | 5 | 4     | 3     | 2     | 1     | 0     |
| W      | Х    |        |         | `       | Y       |        |   | EDIV | 0 | 0 | SLIMP | SLOCK | RSTEN | STSIM | STEXT |
| RESET: |      |        |         |         |         |        |   |      |   |   |       |       |       |       |       |
| 0      | 0    | 1      | 1       | 1       | 1       | 1      | 1 | 0    | 0 | 0 | U     | U     | 0     | 0     | 0     |

When the on-chip clock synthesizer is used, system clock frequency is controlled by the bits in the upper byte of SYNCR. Bits in the lower byte show status of or control operation of internal and external clocks. The SYNCR can be read or written only when the CPU is operating at the supervisor privilege level.

#### W — Frequency Control (VCO)

This bit controls a prescaler tap in the synthesizer feedback loop. Setting the bit increases the VCO speed by a factor of four. VCO relock delay is required.

#### X — Frequency Control Bit (Prescale)

This bit controls a divide by two prescaler that is not in the synthesizer feedback loop. Setting the bit doubles clock speed without changing the VCO speed. There is no VCO relock delay.

#### Y[5:0] — Frequency Control (Counter)

The Y field controls the modulus down counter in the synthesizer feedback loop, causing it to divide by a value of Y + 1. Values range from 0 to 63. VCO relock delay is required.

#### EDIV — E Clock Divide Rate

0 = ECLK frequency is system clock divided by 8.

1 = ECLK frequency is system clock divided by 16.

ECLK is an external M6800 bus clock available on pin ADDR23. Refer to **3.5 Chip Selects** for more information.

#### SLIMP — Limp Mode Flag

0 = External crystal is VCO reference.

1 = Loss of crystal reference.

When the on-chip synthesizer is used, loss of reference frequency causes SLIMP to be set. The VCO continues to run using the base control voltage. Maximum limp frequency is maximum specified system clock frequency. X-bit state affects limp frequency.

#### SLOCK — Synthesizer Lock Flag

0 = VCO is enabled, but has not locked.

1 = VCO has locked on the desired frequency (or system clock is external).

The MCU maintains reset state until the synthesizer locks, but SLOCK does not indicate synthesizer lock status until after the user writes to SYNCR.

#### RSTEN — Reset Enable

- 0 = Loss of crystal causes the MCU to operate in limp mode.
- 1 = Loss of crystal causes system reset.

#### STSIM — Stop Mode SIM Clock

- 0 = When LPSTOP is executed, the SIM clock is driven from the crystal oscillator and the VCO is turned off to conserve power.
- 1 = When LPSTOP is executed, the SIM clock is driven from the VCO.

#### STEXT — Stop Mode External Clock

- 0 = When LPSTOP is executed, the CLKOUT signal is held negated to conserve power.
- 1 = When LPSTOP is executed, the CLKOUT signal is driven from the SIM clock, as determined by the state of the STSIM bit.



#### 3.4 External Bus Interface

The external bus interface (EBI) transfers information between the internal MCU bus and external devices. The external bus has 24 address lines and 16 data lines.

The EBI provides dynamic sizing between 8-bit and 16-bit data accesses. It supports byte, word, and long-word transfers. Ports are accessed through the use of asynchronous cycles controlled by the data transfer (SIZ1 and SIZ0) and data size acknowledge pins (DSACK1 and DSACK0). Multiple bus cycles may be required for a transfer to or from an 8-bit port.

Port width is the maximum number of bits accepted or provided during a bus transfer. External devices must follow the handshake protocol described below. Control signals indicate the beginning of the cycle, the address space, the size of the transfer, and the type of cycle. The selected device controls the length of the cycle. Strobe signals, one for the address bus and another for the data bus, indicate the validity of an address and provide timing information for data. The EBI operates in an asynchronous mode for any port width.

To add flexibility and minimize the necessity for external logic, MCU chip-select logic can be synchronized with EBI transfers. Chip-select logic can also provide internally-generated bus control signals for these accesses. Refer to **3.5 Chip Selects** for more information.

#### 3.4.1 Bus Control Signals

The CPU initiates a bus cycle by driving the address, size, function code, and read/write outputs. At the beginning of the cycle, size signals SIZ0 and SIZ1 are driven along with the function code signals. The size signals indicate the number of bytes remaining to be transferred during an operand cycle. They are valid while the address strobe ( $\overline{AS}$ ) is asserted. The following table shows SIZ0 and SIZ1 encoding. The read/write (R/W) signal determines the direction of the transfer during a bus cycle. This signal changes state, when required, at the beginning of a bus cycle, and is valid while  $\overline{AS}$  is asserted. R/W only changes state when a write cycle is preceded by a read cycle or vice versa. The signal can remain low for two consecutive write cycles.

| SIZ1 | SIZ0 | Transfer Size |
|------|------|---------------|
| 0    | 1    | Byte          |
| 1    | 0    | Word          |
| 1    | 1    | Three Byte    |
| 0    | 0    | Long Word     |

#### Table 8 Size Signal Encoding

#### 3.4.2 Function Codes

The CPU32 automatically generates function code signals FC[2:0]. The function codes can be considered address extensions that automatically select one of eight address spaces to which an address applies. These spaces are designated as either user or supervisor, and program or data spaces. Address space 7 is designated CPU space. CPU space is used for control information not normally associated with read or write bus cycles. Function codes are valid while  $\overline{AS}$  is asserted.



Chip-select assertion can be synchronized with bus control signals to provide output enable, read/write strobes, or interrupt acknowledge signals. Logic can also generate  $\overline{\text{DSACK}}$  signals internally. A single  $\overline{\text{DSACK}}$  generator is shared by all circuits. Multiple chip selects assigned to the same address and control must have the same number of wait states.

Chip selects can also be synchronized with the ECLK signal available on ADDR23.

When a memory access occurs, chip-select logic compares address space type, address, type of access, transfer size, and interrupt priority (in the case of interrupt acknowledge) to parameters stored in chip-select registers. If all parameters match, the appropriate chip-select signal is asserted. Select signals are active low. Refer to the following block diagram of a single chip-select circuit.



Figure 9 Chip-Select Circuit Block Diagram

The following table lists allocation of chip-selects and discrete outputs on the pins of the MCU.

| Pin    | Chip Select | Discrete Outputs |
|--------|-------------|------------------|
| CSBOOT | CSBOOT      | _                |
| BR     | CS0         | _                |
| BG     | CS1         | —                |
| BGACK  | CS2         | _                |
| FC0    | CS3         | PC0              |
| FC1    | CS4         | PC1              |
| FC2    | CS5         | PC2              |
| ADDR19 | CS6         | PC3              |
| ADDR20 | CS7         | PC4              |
| ADDR21 | CS8         | PC5              |
| ADDR22 | CS9         | PC6              |
| ADDR23 | CS10        | ECLK             |



#### AVEC — Autovector Enable

0 = External interrupt vector enabled

1 = Autovector enabled

This field selects one of two methods of acquiring the interrupt vector during the interrupt acknowledge cycle. It is not usually used in conjunction with a chip-select pin.

If the chip select is configured to trigger on an interrupt acknowledge cycle (SPACE = 00) and the  $\overline{AVEC}$  field is set to one, the chip select automatically generates an  $\overline{AVEC}$  in response to the interrupt cycle. Otherwise, the vector must be supplied by the requesting device.

The AVEC bit must not be used in synchronous mode, as autovector response timing can vary because of ECLK synchronization.

### 3.5.5 Port C Data Register

Bit values in port C determine the state of chip-select pins used for discrete output. When a pin is assigned as a discrete output, the value in this register appears at the output. This is a read/write register. Bit 7 is not used. Writing to this bit has no effect, and it always returns zero when read.

| <b>PORTC</b> — Port C Data Register |   |   |     |     |     |     |     | \$YF | FFA41 |
|-------------------------------------|---|---|-----|-----|-----|-----|-----|------|-------|
| 15                                  | 8 | 7 | 6   | 5   | 4   | 3   | 2   | 1    | 0     |
| NOT USED                            |   | 0 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1  | PC0   |
| RESET:                              |   |   |     |     |     |     |     |      |       |
|                                     |   | 0 | 1   | 1   | 1   | 1   | 1   | 1    | 1     |

#### 3.6 General-Purpose Input/Output

SIM pins can be configured as two general-purpose I/O ports, E and F. The following paragraphs describe registers that control the ports.

| PORTE0, PORTE1 — Port E Data Register |   |     |     |     |     | \$  | YFFA1 | 1, \$YF | FFA13 |
|---------------------------------------|---|-----|-----|-----|-----|-----|-------|---------|-------|
| 15                                    | 8 | 7   | 6   | 5   | 4   | 3   | 2     | 1       | 0     |
| NOT USED                              |   | PE7 | PE6 | PE5 | PE4 | PE3 | PE2   | PE1     | PE0   |
| RESET:                                |   |     |     |     |     |     |       |         |       |
|                                       |   | U   | U   | U   | U   | U   | U     | U       | U     |

A write to the port E data register is stored in the internal data latch and, if any port E pin is configured as an output, the value stored for that bit is driven on the pin. A read of the port E data register returns the value at the pin only if the pin is configured as a discrete input. Otherwise, the value read is the value stored in the register.

The port E data register is a single register that can be accessed in two locations. When accessed at \$YFFA11, the register is referred to as PORTE0; when accessed at \$YFFA13, the register is referred to as PORTE1. The register can be read or written at any time. It is unaffected by reset.

| DDRE — Port E Data Direction Register |   |      |      |      |      |      |      | \$YI | FA15 |
|---------------------------------------|---|------|------|------|------|------|------|------|------|
| 15                                    | 8 | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| NOT USED                              |   | DDE7 | DDE6 | DDE5 | DDE4 | DDE3 | DDE2 | DDE1 | DDE0 |
| RESET:                                |   |      |      |      |      |      |      |      |      |
|                                       |   | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

The bits in this register control the direction of the pin drivers when the pins are configured as I/O. Any bit in this register set to one configures the corresponding pin as an output. Any bit in this register cleared to zero configures the corresponding pin as an input. This register can be read or written at any time.



| <b>PEPAR</b> — Port E Pin Assignment Register |   |       |       |       |       |       |       | \$YI  | FA17  |
|-----------------------------------------------|---|-------|-------|-------|-------|-------|-------|-------|-------|
| 15                                            | 8 | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| NOT USED                                      |   | PEPA7 | PEPA6 | PEPA5 | PEPA4 | PEPA3 | PEPA2 | PEPA1 | PEPA0 |
| RESET:                                        |   |       |       |       |       |       |       |       | •     |

DATA8 DATA8 DATA8 DATA8 DATA8 DATA8 DATA8 DATA8

The bits in this register control the function of each port E pin. Any bit set to one configures the corresponding pin as a bus control signal, with the function shown in the following table. Any bit cleared to zero defines the corresponding pin to be an I/O pin, controlled by PORTE and DDRE.

Data bus bit 8 controls the state of this register following reset. If DATA8 is set to one during reset, the register is set to \$FF, which defines all port E pins as bus control signals. If DATA8 is cleared to zero during reset, this register is set to \$00, configuring all port E pins as I/O pins.

Any bit cleared to zero defines the corresponding pin to be an I/O pin. Any bit set to one defines the corresponding pin to be a bus control signal.

| PEPAR Bit | Port E Signal | Bus Control Signal |
|-----------|---------------|--------------------|
| PEPA7     | PE7           | SIZ1               |
| PEPA6     | PE6           | SIZO               |
| PEPA5     | PE5           | ĀS                 |
| PEPA4     | PE4           | DS                 |
| PEPA3     | PE3           | RMC                |
| PEPA2     | PE2           | AVEC               |
| PEPA1     | PE1           | DSACK1             |
| PEPA0     | PE0           | DSACK0             |

#### Table 16 Port E Pin Assignments

| PORTF0, PORTF1 — Port F Data Register |   |     |     |     |     | \$YFFA19, \$YFFA |     |     |     |  |
|---------------------------------------|---|-----|-----|-----|-----|------------------|-----|-----|-----|--|
| 15                                    | 8 | 7   | 6   | 5   | 4   | 3                | 2   | 1   | 0   |  |
| NOT USED                              |   | PF7 | PF6 | PF5 | PF4 | PF3              | PF2 | PF1 | PF0 |  |
| RESET:                                |   |     |     |     |     |                  |     |     |     |  |
|                                       |   | U   | U   | U   | U   | U                | U   | U   | U   |  |

The write to the port F data register is stored in the internal data latch, and if any port F pin is configured as an output, the value stored for that bit is driven onto the pin. A read of the port F data register returns the value at the pin only if the pin is configured as a discrete input. Otherwise, the value read is the value stored in the register.

The port F data register is a single register that can be accessed in two locations. When accessed at \$YFFA19, the register is referred to as PORTF0; when accessed at \$YFFA1B, the register is referred to as PORTF1. The register can be read or written at any time. It is unaffected by reset.

| DDRF — Port F Data Direction Register |   |      |      |      |      |      |      | \$YF | FA1D |
|---------------------------------------|---|------|------|------|------|------|------|------|------|
| 15                                    | 8 | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
| NOT USED                              |   | DDF7 | DDF6 | DDF5 | DDF4 | DDF3 | DDF2 | DDF1 | DDF0 |
| RESET:                                |   |      |      |      |      |      |      |      |      |
|                                       |   | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

The bits in this register control the direction of the pin drivers when the pins are configured for I/O. Any bit in this register set to one configures the corresponding pin as an output. Any bit in this register cleared to zero configures the corresponding pin as an input.



| PFPAR — Port F Pin Assignment Register |          |   |       |       |       |       |       |       | \$YF  | FFA1F |
|----------------------------------------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------|
|                                        | 15       | 8 | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|                                        | NOT USED |   | PFPA7 | PFPA6 | PFPA5 | PFPA4 | PFPA3 | PFPA2 | PFPA1 | PFPA0 |
|                                        | DEGET    |   |       |       |       | -     |       |       |       |       |

RESET:

DATA9 DATA9 DATA9 DATA9 DATA9 DATA9 DATA9 DATA9

The bits in this register control the function of each port F pin. Any bit cleared to zero defines the corresponding pin to be an I/O pin. Any bit set to one defines the corresponding pin to be an interrupt request signal or MODCLK. The MODCLK signal has no function after reset.

#### Table 17 Port F Pin Assignments

| PFPAR Field | Port F Signal | Alternate Signal |
|-------------|---------------|------------------|
| PFPA7       | PF7           | IRQ7             |
| PFPA6       | PF6           | IRQ6             |
| PFPA5       | PF5           | IRQ5             |
| PFPA4       | PF4           | IRQ4             |
| PFPA3       | PF3           | IRQ3             |
| PFPA2       | PF2           | IRQ2             |
| PFPA1       | PF1           | IRQ1             |
| PFPA0       | PF0           | MODCLK           |

Data bus pin 9 controls the state of this register following reset. If DATA9 is set to one during reset, the register is set to \$FF, which defines all port F pins as interrupt request inputs. If DATA9 is cleared to zero during reset, this register is set to \$00, defining all port F pins as I/O pins.

#### 3.7 Resets

Reset procedures handle system initialization and recovery from catastrophic failure. The MCU performs resets with a combination of hardware and software. The system integration module determines whether a reset is valid, asserts control signals, performs basic system configuration based on hardware mode-select inputs, then passes control to the CPU.

Reset occurs when an active low logic level on the RESET pin is clocked into the SIM. Resets are gated by the CLKOUT signal. Asynchronous resets are assumed to be catastrophic. An asynchronous reset can occur on any clock edge. Synchronous resets are timed to occur at the end of bus cycles. If there is no clock when RESET is asserted, reset does not occur until the clock starts. Resets are clocked in order to allow completion of write cycles in progress at the time RESET is asserted.

Reset is the highest-priority CPU32 exception. Any processing in progress is aborted by the reset exception, and cannot be restarted. Only essential tasks are performed during reset exception processing. Other initialization tasks must be accomplished by the exception handler routine.

#### 3.7.1 SIM Reset Mode Selection

The logic states of certain data bus pins during reset determine SIM operating configuration. In addition, the state of the MODCLK pin determines system clock source and the state of the BKPT pin determines what happens during subsequent breakpoint assertions. The following table is a summary of reset mode selection options.

#### Table 18 Reset Mode Selection

| Mode Select Pin | Default Function | Alternate Function |
|-----------------|------------------|--------------------|
|                 | (Pin Left High)  | (Pin Pulled Low)   |



- 1. The dominant interrupt source supplies a vector number and DSACK signals appropriate to the access. The CPU32 acquires the vector number.
- 2. The AVEC signal is asserted (the signal can be asserted by the dominant interrupt source or the pin can be tied low), and the CPU32 generates an autovector number corresponding to interrupt priority.
- 3. The bus monitor asserts BERR and the CPU32 generates the spurious interrupt vector number.
- F. The vector number is converted to a vector address.
- G. The content of the vector address is loaded into the PC, and the processor transfers control to the exception handler routine.

#### 3.9 Factory Test Block

The test submodule supports scan-based testing of the various MCU modules. It is integrated into the SIM to support production testing.

Test submodule registers are intended for Motorola use. Register names and addresses are provided to indicate that these addresses are occupied.

| SIMTR — System Integration Test Register            | \$YFFA02 |
|-----------------------------------------------------|----------|
| SIMTRE — System Integration Test Register (E Clock) | \$YFFA08 |
| TSTMSRA — Master Shift Register A                   | \$YFFA30 |
| TSTMSRB — Master Shift Register B                   | \$YFFA32 |
| TSTSC —Test Module Shift Count                      | \$YFFA34 |
| TSTRC —Test Module Repetition Count                 | \$YFFA36 |
| CREG — Test Module Control Register                 | \$YFFA38 |
| DREG — Test Module Distributed Register             | \$YFFA3A |



#### 5.2.9 Frequency Measurement (FQM)

FQM counts the number of input pulses to a TPU channel during a user-defined window period. The function has single shot and continuous modes. No pulses are lost between sample windows in continuous mode. The user selects whether to detect pulses on the rising or falling edge. This function is intended for high speed measurement; measurement of slow pulses with noise rejection can be made with PTA.

#### 5.2.10 Hall Effect Decode (HALLD)

This function decodes the sensor signals from a brushless motor, along with a direction input from the CPU, into a state number. The function supports two- or three-sensor decoding. The decoded state number is written into a COMM channel, which outputs the required commutation drive signals. In addition to brushless motor applications, the function can have more general applications, such as decoding "option" switches.

#### 5.3 Programmer's Model

The TPU control register address map occupies 512 bytes. The "Access" column in the TPU address map below indicates which registers are accessible only at the supervisor privilege level and which can be assigned to either the supervisor or user privilege level, according to the value of the SUPV bit in the TPUMCR.

| Access | Address  | 15 8 7                                        | 0 |
|--------|----------|-----------------------------------------------|---|
| S      | \$YFFE00 | TPU MODULE CONFIGURATION REGISTER (TPUMCR)    |   |
| S      | \$YFFE02 | TEST CONFIGURATION REGISTER (TCR)             |   |
| S      | \$YFFE04 | DEVELOPMENT SUPPORT CONTROL REGISTER (DSCR)   |   |
| S      | \$YFFE06 | DEVELOPMENT SUPPORT STATUS REGISTER (DSSR)    |   |
| S      | \$YFFE08 | TPU INTERRUPT CONFIGURATION REGISTER (TICR)   |   |
| S      | \$YFFE0A | CHANNEL INTERRUPT ENABLE REGISTER (CIER)      |   |
| S      | \$YFFE0C | CHANNEL FUNCTION SELECTION REGISTER 0 (CFSR0) |   |
| S      | \$YFFE0E | CHANNEL FUNCTION SELECTION REGISTER 1 (CFSR1) |   |
| S      | \$YFFE10 | CHANNEL FUNCTION SELECTION REGISTER 2 (CFSR2) |   |
| S      | \$YFFE12 | CHANNEL FUNCTION SELECTION REGISTER 3 (CFSR3) |   |
| S/U    | \$YFFE14 | HOST SEQUENCE REGISTER 0 (HSQR0)              |   |
| S/U    | \$YFFE16 | HOST SEQUENCE REGISTER 1 (HSQR1)              |   |
| S/U    | \$YFFE18 | HOST SERVICE REQUEST REGISTER 0 (HSRR0)       |   |
| S/U    | \$YFFE1A | HOST SERVICE REQUEST REGISTER 1 (HSRR1)       |   |
| S      | \$YFFE1C | CHANNEL PRIORITY REGISTER 0 (CPR0)            |   |
| S      | \$YFFE1E | CHANNEL PRIORITY REGISTER 1 (CPR1)            |   |
| S      | \$YFFE20 | CHANNEL INTERRUPT STATUS REGISTER (CISR)      |   |
| S      | \$YFFE22 | LINK REGISTER (LR)                            |   |
| S      | \$YFFE24 | SERVICE GRANT LATCH REGISTER (SGLR)           |   |
| S      | \$YFFE26 | DECODED CHANNEL NUMBER REGISTER (DCNR)        |   |

#### Table 22 TPU Address Map

Y = M111, where M represents the logic state of the module mapping (MM) bit in the SIMCR.



#### TCR1P — Timer Count Register 1 Prescaler Control

TCR1 is clocked from the output of a prescaler. The prescaler's input is the internal TPU system clock divided by either 4 or 32, depending on the value of the PSCK bit. The prescaler divides this input by 1, 2, 4, or 8. Channels using TCR1 have the capability to resolve down to the TPU system clock divided by 4.



PRESCALER CTL BLOCK 1

|                |              | PSC                 | K = 0             | PSCK = 1            |                   |  |
|----------------|--------------|---------------------|-------------------|---------------------|-------------------|--|
| TCR1 Prescaler | Divide<br>By | Number of<br>Clocks | Rate at<br>16 MHz | Number of<br>Clocks | Rate at<br>16 MHz |  |
| 00             | 1            | 32                  | 2 ms              | 4                   | 250 ns            |  |
| 01             | 2            | 64                  | 4 ms              | 8                   | 500 ns            |  |
| 10             | 4            | 128                 | 8 ms              | 16                  | 1 ms              |  |
| 11             | 8            | 256                 | 16 ms             | 32                  | 2 ms              |  |

#### TCR2P — Timer Count Register 2 Prescaler Control

TCR2 is clocked from the output of a prescaler. If T2CG = 0, the input to the TCR2 prescaler is the external TCR2 clock source. If T2CG = 1, the input is the TPU system clock divided by eight. The TCR2P field specifies the value of the prescaler: 1, 2, 4, or 8. Channels using TCR2 have the capability to resolve down to the TPU system clock divided by 8. The following table is a summary of prescaler output.



Internal Clock Divided External Clock Divided

| TONZ Frescalei | Divide by | By | By |
|----------------|-----------|----|----|
| 00             | 1         | 8  | 1  |
| 01             | 2         | 16 | 2  |
| 10             | 4         | 32 | 4  |
| 11             | 8         | 64 | 8  |

Divide Dv

TCD2 Brassalar



| HSQR                        | <b>)</b> — Ho       | st Sequ             | uence       | Regist  | er 0       |         |         |         |          |         |         |         |          | \$YF             | FE14             |
|-----------------------------|---------------------|---------------------|-------------|---------|------------|---------|---------|---------|----------|---------|---------|---------|----------|------------------|------------------|
| 15                          | 14                  | 13                  | 12          | 11      | 10         | 9       | 8       | 7       | 6        | 5       | 4       | 3       | 2        | 1                | 0                |
| CH                          | 15                  | СН                  | 14          | СН      | 13         | СН      | 12      | СН      | 11       | СН      | 10      | CH      | 19       | CH               | 18               |
| RESET:                      |                     |                     |             |         |            |         |         |         |          |         |         |         |          |                  |                  |
| 0                           | 0                   | 0                   | 0           | 0       | 0          | 0       | 0       | 0       | 0        | 0       | 0       | 0       | 0        | 0                | 0                |
|                             |                     |                     |             |         |            |         |         |         |          |         |         |         |          |                  |                  |
| HSQR1                       | I — Ho              | st Sequ             | uence       | Registe | er 1       |         |         |         |          |         |         |         |          | \$YF             | FE16             |
| <b>HSQR</b> 1<br>15         | I — Ho:<br>14       | st Sequ<br>13       | uence<br>12 | Registe | er 1<br>10 | 9       | 8       | 7       | 6        | 5       | 4       | 3       | 2        | <b>\$YF</b><br>1 | FE16<br>0        |
| HSQR1<br>15<br>CH           | I — Ho:<br>14<br>17 | st Sequ<br>13<br>CH | 12<br>12    | Registe | er 1<br>10 | 9<br>Cł | 8       | 7<br>Cł | 6<br>H 3 | 5<br>Cł | 4<br>12 | 3<br>Cł | 2<br>H 1 | <b>\$YF</b><br>1 | <b>FE16</b><br>0 |
| HSQR1<br>15<br>CH<br>RESET: | I — Ho:<br>14<br>17 | st Sequ<br>13<br>CH | 12<br>12    | Registo | er 1<br>10 | 9<br>Cł | 8<br>14 | 7<br>Cł | 6<br>H 3 | 5<br>Cł | 4       | 3<br>Cł | 2<br>H 1 | \$YF<br>1<br>CF  | 0<br>10          |

#### CH[15:0] — Encoded Host Sequence

The host sequence field selects the mode of operation for the time function selected on a given channel. The meaning of the host sequence bits depends on the time function specified.

| <b>HSKRU</b> — Host Service Request Register U |    |    |    |    |    |   |   |   |  |
|------------------------------------------------|----|----|----|----|----|---|---|---|--|
| 15                                             | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 |  |

#### CH 15 CH 14 CH 12 CH 11 CH 10 CH 9 CH 8 CH 13 RESET: **\$YFFE1A** HSRR1 — Host Service Request Register 1 CH 7 CH 6 CH 5 CH 4 CH 3 CH 2 CH 1 CH 0 RESET:

#### CH[15:0] — Encoded Type of Host Service

. . .

• •

The host service request field selects the type of host service request for the time function selected on a given channel. The meaning of the host service request bits depends on the time function specified. A host service request field cleared to %00 signals the host that service is completed by the microengine on that channel. The host can request service on a channel by writing the corresponding host service request field to one of three nonzero states. The CPU should monitor the host service request register until the TPU clears the service request to %00 before the CPU changes any parameters or issues a new service request to the channel.

| CPR0-                        | - Char            | nei Pri              |               | egiste   | 10              |         |    |         |          |         |    |         |          | •                      |                         |
|------------------------------|-------------------|----------------------|---------------|----------|-----------------|---------|----|---------|----------|---------|----|---------|----------|------------------------|-------------------------|
| 15                           | 14                | 13                   | 12            | 11       | 10              | 9       | 8  | 7       | 6        | 5       | 4  | 3       | 2        | 1                      | 0                       |
| CH ·                         | 15                | СН                   | 14            | CH       | 113             | CH      | 12 | CH      | 11       | СН      | 10 | CH      | H 9      | CI                     | 18                      |
| RESET:                       |                   | •                    |               |          |                 |         |    |         |          |         |    |         |          |                        |                         |
| 0                            | 0                 | 0                    | 0             | 0        | 0               | 0       | 0  | 0       | 0        | 0       | 0  | 0       | 0        | 0                      | 0                       |
|                              |                   |                      |               |          |                 |         |    |         |          |         |    |         |          |                        |                         |
| CPR1 –                       | - Char            | nnel Pri             | ority R       | egiste   | r 1             |         |    |         |          |         |    |         |          | \$YF                   | FE1E                    |
| <b>CPR1</b> –                | - Char<br>14      | nnel Pri<br>13       | ority R<br>12 | egiste   | r 1<br>10       | 9       | 8  | 7       | 6        | 5       | 4  | 3       | 2        | <b>\$YF</b><br>1       | FE1E<br>0               |
| CPR1 —<br>15<br>CH           | - Char<br>14<br>7 | nel Pri<br>13<br>CH  | ority R<br>12 | 11<br>CH | r 1<br>10       | 9<br>Cł | 8  | 7<br>Cł | 6<br>H 3 | 5<br>Cł | 4  | 3<br>Cł | 2<br>H 1 | <b>\$YF</b><br>1<br>CF | <b>FE1E</b><br>0        |
| CPR1 —<br>15<br>CH<br>RESET: | – Char<br>14<br>7 | nnel Pri<br>13<br>Cł | ority R<br>12 | 11<br>CH | r 1<br>10<br>15 | 9<br>Cł | 8  | 7<br>Cł | 6<br>13  | 5<br>Cł | 4  | 3<br>Cł | 2<br>+ 1 | <b>\$YF</b><br>1<br>CF | <b>FFE1E</b><br>0<br>10 |

CH[15:0] - Encoded One of Three Channel Priority Levels

**\$YFFE18** 



#### 6.3 Pin Function

The following table is a summary of the functions of the QSM pins when they are not configured for general-purpose I/O. The QSM data direction register (DDRQS) designates each pin except RXD as an input or output.

|           | Pin      | Mode     | Pin Function                                                      |
|-----------|----------|----------|-------------------------------------------------------------------|
|           | MISO     | Master   | Serial Data Input to QSPI                                         |
| QSPI Pins |          | Slave    | Serial Data Output from QSPI                                      |
|           | MOSI     | Master   | Serial Data Output from QSPI                                      |
|           |          | Slave    | Serial Data Input to QSPI                                         |
|           | SCK      | Master   | Clock Output from QSPI                                            |
|           |          | Slave    | Clock Input to QSPI                                               |
|           | PCS0/SS  | Master   | Input: Assertion Causes Mode Fault<br>Output: Selects Peripherals |
|           |          | Slave    | Input: Selects the QSPI                                           |
|           | PCS[3:1] | Master   | Output: Selects Peripherals                                       |
|           |          | Slave    | None                                                              |
| SCI Pins  | TXD      | Transmit | Serial Data Output from SCI                                       |
|           | RXD      | Receive  | Serial Data Input to SCI                                          |

#### 6.4 QSM Registers

QSM registers are divided into four categories: QSM global registers, QSM pin control registers, QSPI submodule registers, and SCI submodule registers. The QSPI and SCI registers are defined in separate sections below. Writes to unimplemented register bits have no meaning or effect, and reads from unimplemented bits always return a logic zero value.

The module mapping bit of the SIM configuration register (SIMCR) defines the most significant bit (ADDR23) of the address, shown in each register figure as Y (Y = 7 or F). This bit, concatenated with the rest of the address given, forms the absolute address of each register. Refer to the SIM section of this technical summary for more information about how the state of MM affects the system.

#### 6.4.1 Global Registers

The QSM global registers contain system parameters used by both the QSPI and the SCI submodules. These registers contain the bits and fields used to configure the QSM.

| QSMCR — QSM Configuration Register \$YFFC |      |      |    |    |    |   |   |      |   |   |   |   |      | FC00 |   |  |
|-------------------------------------------|------|------|----|----|----|---|---|------|---|---|---|---|------|------|---|--|
| 15                                        | 14   | 13   | 12 | 11 | 10 | 9 | 8 | 7    | 6 | 5 | 4 | 3 |      |      | 0 |  |
| STOP                                      | FRZ1 | FRZ0 | 0  | 0  | 0  | 0 | 0 | SUPV | 0 | 0 | 0 |   | IARB |      |   |  |
| RESET:                                    |      |      |    |    |    |   |   |      |   |   |   |   |      |      |   |  |
| 0                                         | 0    | 0    | 0  | 0  | 0  | 0 | 0 | 1    | 0 | 0 | 0 | 0 | 0    | 0    | 0 |  |

The QSMCR contains parameters for the QSM/CPU/intermodule bus (IMB) interface.

#### STOP — Stop Enable

0 = Normal QSM clock operation

1 = QSM clock operation stopped

STOP places the QSM in a low-power state by disabling the system clock in most parts of the module. The QSMCR is the only register guaranteed to be readable while STOP is asserted. The QSPI RAM is not readable. However, writes to RAM or any register are guaranteed to be valid while STOP is asserted. STOP can be negated by the CPU and by reset.



| Pin Names                              | Mnemonics  | Mode                      | Function                                                             |
|----------------------------------------|------------|---------------------------|----------------------------------------------------------------------|
| Master In Slave Out                    | MISO       | Master<br>Slave           | Serial Data Input to QSPI<br>Serial Data Output from QSPI            |
| Master Out Slave In                    | MOSI       | Master<br>Slave           | Serial Data Output from QSPI<br>Serial Data Input to QSPI            |
| Serial Clock                           | SCK        | Master<br>Slave           | Clock Output from QSPI<br>Clock Input to QSPI                        |
| Peripheral Chip Selects                | PCS[3:1]   | Master                    | Select Peripherals                                                   |
| Peripheral Chip Select<br>Slave Select | PCS0<br>SS | Master<br>Master<br>Slave | Selects Peripheral<br>Causes Mode Fault<br>Initiates Serial Transfer |

#### 6.5.2 QSPI Registers

The programmer's model for the QSPI submodule consists of the QSM global and pin control registers, four QSPI control registers, one status register, and the 80-byte QSPI RAM.

The CPU can read and write to registers and RAM. The four control registers must be initialized before the QSPI is enabled to ensure defined operation. SPCR1 should be written last because it contains QSPI enable bit SPE. Asserting this bit starts the QSPI. The QSPI control registers are reset to a defined state and can then be changed by the CPU. Reset values are shown below each register.

Refer to the following memory map of the QSPI.

| Address  | Name  | Usage                          |
|----------|-------|--------------------------------|
| \$YFFC18 | SPCR0 | QSPI Control Register 0        |
| \$YFFC1A | SPCR1 | QSPI Control Register 1        |
| \$YFFC1C | SPCR2 | QSPI Control Register 2        |
| \$YFFC1E | SPCR3 | QSPI Control Register 3        |
| \$YFFC1F | SPSR  | QSPI Status Register           |
| \$YFFD00 | RAM   | QSPI Receive Data (16 Words)   |
| \$YFFD20 | RAM   | QSPI Transmit Data (16 Words)  |
| \$YFFD40 | RAM   | QSPI Command Control (8 Words) |

Writing a different value into any control register except SPCR2 while the QSPI is enabled disrupts operation. SPCR2 is buffered to prevent disruption of the current serial transfer. After completion of the current serial transfer, the new SPCR2 values become effective.

Writing the same value into any control register except SPCR2 while the QSPI is enabled has no effect on QSPI operation. Rewriting NEWQP in SPCR2 causes execution to restart at the designated location.

| SPCR0  | — QSI | PI Con | trol Re | egister | 0  |      |      |      |   |   |   |   |   | \$YF | FC18 |
|--------|-------|--------|---------|---------|----|------|------|------|---|---|---|---|---|------|------|
| 15     | 14    | 13     |         |         | 10 | 9    | 8    | 7    |   |   |   |   |   |      | 0    |
| MSTR   | WOMQ  |        | Bl      | TS      |    | CPOL | CPHA | SPBR |   |   |   |   |   |      |      |
| RESET: |       |        |         |         |    |      |      |      |   |   |   |   |   |      |      |
| 0      | 0     | 0      | 0       | 0       | 0  | 0    | 1    | 0    | 0 | 0 | 0 | 0 | 1 | 0    | 0    |

SPCR0 contains parameters for configuring the QSPI before it is enabled. The CPU can read and write this register. The QSM has read-only access.





QSPI RAM MAP

#### Figure 15 QSPI RAM

Once the CPU has set up the queue of QSPI commands and enabled the QSPI, the QSPI can operate independently of the CPU. The QSPI executes all of the commands in its queue, sets a flag indicating that it is finished, and then either interrupts the CPU or waits for CPU intervention. It is possible to execute a queue of commands repeatedly without CPU intervention.

#### RR[0:F] — Receive Data RAM

Data received by the QSPI is stored in this segment. The CPU reads this segment to retrieve data from the QSPI. Data stored in receive RAM is right-justified. Unused bits in a receive queue entry are set to zero by the QSPI upon completion of the individual queue entry. The CPU can access the data using byte, word, or long-word addressing.

The CPTQP value in SPSR shows which queue entries have been executed. The CPU uses this information to determine which locations in receive RAM contain valid data before reading them.

#### TR[0:F] — Transmit Data RAM

Data that is to be transmitted by the QSPI is stored in this segment. The CPU usually writes one word of data into this segment for each queue command to be executed.

Information to be transmitted must be written to transmit data RAM in a right-justified format. The QSPI cannot modify information in the transmit data RAM. The QSPI copies the information to its data serializer for transmission. Information remains in transmit RAM until overwritten.

#### CR[0:F] — Command RAM 7 6 5 4 3 2 1 0 CONT DT PCS3 PCS2 PCS1 BITSE DSCK PCS0\* CONT BITSE DT DSCK PCS3 PCS2 PCS1 PCS0\*

COMMAND CONTROL

#### PERIPHERAL CHIP SELECT

\*The PCS0 bit represents the dual-function PCS0/SS.

\$YFFD00

\$YFFD20

\$YFFD40



Command RAM is used by the QSPI when in master mode. The CPU writes one byte of control information to this segment for each QSPI command to be executed. The QSPI cannot modify information in command RAM.

Command RAM consists of 16 bytes. Each byte is divided into two fields. The peripheral chip-select field enables peripherals for transfer. The command control field provides transfer options.

A maximum of 16 commands can be in the queue. Queue execution by the QSPI proceeds from the address in NEWQP through the address in ENDQP. (Both of these fields are in SPCR2.)

#### CONT — Continue

- 0 = Control of chip selects returned to PORTQS after transfer is complete.
- 1 = Peripheral chip selects remain asserted after transfer is complete.
- BITSE Bits per Transfer Enable
  - 0 = 8 bits
  - 1 = Number of bits set in BITS field of SPCR0
- DT Delay after Transfer

The QSPI provides a variable delay at the end of serial transfer to facilitate the interface with peripherals that have a latency requirement. The delay between transfers is determined by the SPCR1 DTL field.

#### DSCK — PCS to SCK Delay

- 0 = PCS valid to SCK transition is one-half SCK.
- 1 = SPCR1 DSCKL field specifies delay from PCS valid to SCK.

#### PCS[3:0] — Peripheral Chip Select

Use peripheral chip-select bits to select an external device for serial data transfer. More than one peripheral chip select can be activated at a time, and more than one peripheral chip can be connected to each PCS pin, provided that proper fanout is observed.

#### SS — Slave Mode Select

Initiates slave mode serial transfer. If  $\overline{SS}$  is taken low when the QSPI is in master mode, a mode fault will be generated.

#### 6.5.4 Operating Modes

The QSPI operates in either master or slave mode. Master mode is used when the MCU originates data transfers. Slave mode is used when an external device initiates serial transfers to the MCU through the QSPI. Switching between the modes is controlled by MSTR in SPCR0. Before entering either mode, appropriate QSM and QSPI registers must be properly initialized.

In master mode, the QSPI executes a queue of commands defined by control bits in each command RAM queue entry. Chip-select pins are activated, data is transmitted from transmit RAM and received into receive RAM.

In slave mode, operation proceeds in response to SS pin activation by an external bus master. Operation is similar to master mode, but no peripheral chip selects are generated, and the number of bits transferred is controlled in a different manner. When the QSPI is selected, it automatically executes the next queue transfer to exchange data with the external device correctly.

Although the QSPI inherently supports multimaster operation, no special arbitration mechanism is provided. A mode fault flag (MODF) indicates a request for SPI master arbitration. System software must provide arbitration. Note that unlike previous SPI systems, MSTR is not cleared by a mode fault being set, nor are the QSPI pin output drivers disabled. The QSPI and associated output drivers must be disabled by clearing SPE in SPCR1.



#### RASP — RAM Array Space Field

0 = TPURAM array is placed in unrestricted space

1 = TPURAM array is placed in supervisor space

#### **TRAMTST** — TPURAM Test Register

#### \$YFFB02

| <b>TRAMBAR</b> — TPURAM Base Address and Status Register\$ |              |            |            |            |            |            |            |            |            |            |            |            |     | <b>\$Y</b> | FFB04                                        |
|------------------------------------------------------------|--------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-----|------------|----------------------------------------------|
| 15                                                         | 14           | 13         | 12         | 11         | 10         | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2   | 1          | 0                                            |
| ADD<br>23                                                  | R ADDR<br>22 | ADDR<br>21 | ADDR<br>20 | ADDR<br>19 | ADDR<br>18 | ADDR<br>17 | ADDR<br>16 | ADDR<br>15 | ADDR<br>14 | ADDR<br>13 | ADDR<br>12 | ADDR<br>11 | NOT | USED       | RAMDS                                        |
| RESE                                                       | T:           |            |            |            |            |            |            |            |            |            |            |            |     |            | <u>.                                    </u> |
| 0                                                          | 0            | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0   | 0          | 0                                            |

#### ADDR[23:11] — RAM Array Base Address

These bits specify address lines ADDR[23:11] of the base address of the RAM array when enabled.

#### RAMDS — RAM Array Disable

- 0 = RAM array is enabled
- 1 = RAM array is disabled

The RAM array is disabled by internal logic after a master reset. Writing a valid base address to the RAM array base address field (bits [15:3]) automatically clears RAMDS, enabling the RAM array.

#### 7.4 TPURAM Operation

There are six TPURAM operating modes, as follows:

- The TPURAM module is in normal mode when powered by V<sub>DD</sub>. The array can be accessed by byte, word, or long word. A byte or aligned word (high-order byte is at an even address) access only takes one bus cycle or two system clocks. A long word or misaligned word access requires two bus cycles.
- Standby mode is intended to preserve TPURAM contents when V<sub>DD</sub> is removed. TPURAM contents are maintained by V<sub>STBY</sub>. Circuitry within the TPURAM module switches to the higher of V<sub>DD</sub> or V<sub>STBY</sub> with no loss of data. When TPURAM is powered by V<sub>STBY</sub>, access to the array is not guaranteed.
- 3. Reset mode allows the CPU to complete the current bus cycle before resetting. When a synchronous reset occurs while a byte or word TPURAM access is in progress, the access will be completed. If reset occurs during the first word access of a long-word operation, only the first word access will be completed. If reset occurs during the second word access of a long word operation, the entire access will be completed. Data being read from or written to the RAM may be corrupted by asynchronous reset.
- 4. Test mode functions in conjunction with the SIM test functions. Test mode is used during factory test of the MCU.
- 5. Writing the STOP bit of TRAMMCR causes the TPURAM module to enter stop mode. The TPURAM array is disabled (which allows external logic to decode TPURAM addresses, if necessary), but all data is retained. If V<sub>DD</sub> falls below V<sub>STBY</sub> during stop mode, internal circuitry switches to V<sub>STBY</sub>, as in standby mode. Stop mode is exited by clearing the STOP bit.
- 6. The TPURAM array may be used to emulate the microcode ROM in the TPU module. This provides a means of developing custom TPU code. The TPU selects TPU emulation mode. While in TPU emulation mode, the access timing of the TPURAM module matches the timing of the TPU microinstruction ROM to ensure accurate emulation. Normal accesses via the IMB are inhibited and the control registers have no effect, allowing external RAM to emulate the TPURAM at the same addresses.

