Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 900 | | Number of Logic Elements/Cells | 14400 | | Total RAM Bits | 552960 | | Number of I/O | 72 | | Number of Gates | - | | Voltage - Supply | 1.16V ~ 1.24V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 169-LBGA | | Supplier Device Package | 169-FBGA (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep4cgx15bf14i7 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Cyclone IV E industrial devices I7 are offered with extended operating temperature range. # **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Cyclone IV devices. The values are based on experiments conducted with the device and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied at these conditions. Table 1–1 lists the absolute maximum ratings for Cyclone IV devices. Conditions beyond those listed in Table 1–1 cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time have adverse effects on the device. Table 1–1. Absolute Maximum Ratings for Cyclone IV Devices (1) | Symbol | Parameter | Min | Max | Unit | |-----------------------|---------------------------------------------------------------------------------------------------------------|------|------|------| | V <sub>CCINT</sub> | Core voltage, PCI Express® (PCIe®) hard IP block, and transceiver physical coding sublayer (PCS) power supply | -0.5 | 1.8 | V | | V <sub>CCA</sub> | Phase-locked loop (PLL) analog power supply | -0.5 | 3.75 | V | | V <sub>CCD_PLL</sub> | PLL digital power supply | -0.5 | 1.8 | V | | V <sub>CCIO</sub> | I/O banks power supply | -0.5 | 3.75 | V | | V <sub>CC_CLKIN</sub> | Differential clock input pins power supply | -0.5 | 4.5 | V | | V <sub>CCH_GXB</sub> | Transceiver output buffer power supply | -0.5 | 3.75 | V | | V <sub>CCA_GXB</sub> | Transceiver physical medium attachment (PMA) and auxiliary power supply | -0.5 | 3.75 | V | | V <sub>CCL_GXB</sub> | Transceiver PMA and auxiliary power supply | -0.5 | 1.8 | V | | VI | DC input voltage | -0.5 | 4.2 | V | | I <sub>OUT</sub> | DC output current, per pin | -25 | 40 | mA | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | 125 | °C | #### Note to Table 1-1: # **Maximum Allowed Overshoot or Undershoot Voltage** During transitions, input signals may overshoot to the voltage shown in Table 1–2 and undershoot to -2.0 V for a magnitude of currents less than 100 mA and for periods shorter than 20 ns. Table 1-2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage over the lifetime of the device. The maximum allowed overshoot duration is specified as a percentage of high-time over the lifetime of the device. <sup>(1)</sup> Supply voltage specifications apply to voltage readings taken at the device pins with respect to ground, not at the power supply. Table 1–3. Recommended Operating Conditions for Cyclone IV E Devices (1), (2) (Part 2 of 2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|---------------------------------------------------------------|------------|-----|-----|-----|------| | I <sub>Diode</sub> | Magnitude of DC current across<br>PCI-clamp diode when enable | _ | _ | _ | 10 | mA | ## Notes to Table 1-3: - (1) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. - (2) V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. All VCCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time. - (3) V<sub>CC</sub> must rise monotonically. - (4) $V_{CCIO}$ powers all input buffers. - (5) The POR time for Standard POR ranges between 50 and 200 ms. Each individual power supply must reach the recommended operating range within 50 ms. - (6) The POR time for Fast POR ranges between 3 and 9 ms. Each individual power supply must reach the recommended operating range within 3 ms. Table 1-4. Recommended Operating Conditions for Cyclone IV GX Devices (Part 1 of 2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|--------------------------------------------------------------------|------------|-------|-----|-------|------| | V <sub>CCINT</sub> (3) | Core voltage, PCIe hard IP block, and transceiver PCS power supply | _ | 1.16 | 1.2 | 1.24 | V | | V <sub>CCA</sub> (1), (3) | PLL analog power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_PLL</sub> (2) | PLL digital power supply | _ | 1.16 | 1.2 | 1.24 | V | | | I/O banks power supply for 3.3-V operation | _ | 3.135 | 3.3 | 3.465 | V | | | I/O banks power supply for 3.0-V operation | _ | 2.85 | 3 | 3.15 | V | | V <sub>CCIO</sub> (3), (4) | I/O banks power supply for 2.5-V operation | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCIO</sub> (3), (4) | I/O banks power supply for 1.8-V operation | _ | 1.71 | 1.8 | 1.89 | V | | | I/O banks power supply for 1.5-V operation | _ | 1.425 | 1.5 | 1.575 | V | | | I/O banks power supply for 1.2-V operation | _ | 1.14 | 1.2 | 1.26 | V | | | Differential clock input pins power supply for 3.3-V operation | _ | 3.135 | 3.3 | 3.465 | V | | | Differential clock input pins power supply for 3.0-V operation | _ | 2.85 | 3 | 3.15 | V | | V <sub>CC_CLKIN</sub> | Differential clock input pins power supply for 2.5-V operation | _ | 2.375 | 2.5 | 2.625 | V | | (3), (5), (6) | Differential clock input pins power supply for 1.8-V operation | _ | 1.71 | 1.8 | 1.89 | V | | | Differential clock input pins power supply for 1.5-V operation | _ | 1.425 | 1.5 | 1.575 | V | | | Differential clock input pins power supply for 1.2-V operation | _ | 1.14 | 1.2 | 1.26 | V | | $V_{CCH\_GXB}$ | Transceiver output buffer power supply | _ | 2.375 | 2.5 | 2.625 | V | Table 1–7. Bus Hold Parameter for Cyclone IV Devices (Part 2 of 2) (1) | Parameter | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | |---------------------|-----------|-----|-----------------------|-------|-------|-------|------|-----|-----|-----|-----|-----|-----|---| | | Condition | 1.2 | | 1.5 | | 1.8 2 | | 2.5 | | 3.0 | | 3.3 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus hold trip point | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V | ### Note to Table 1-7: (1) Bus hold trip points are based on the calculated input voltages from the JEDEC standard. # **OCT Specifications** Table 1–8 lists the variation of OCT without calibration across process, temperature, and voltage (PVT). Table 1-8. Series OCT Without Calibration Specifications for Cyclone IV Devices | | | Resistance | | | |--------------------------------|-----------------------|--------------------|---------------------------------------------------------------|------| | Description | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit | | | 3.0 | ±30 | ±40 | % | | 0 · 00 <del>T</del> ··· | 2.5 | ±30 | ±40 | % | | Series OCT without calibration | 1.8 | ±40 | ±50 | % | | - Cambration | 1.5 | ±50 | ±50 | % | | | 1.2 | ±50 | ±50 | % | OCT calibration is automatically performed at device power-up for OCT-enabled I/Os. Table 1–9 lists the OCT calibration accuracy at device power-up. Table 1–9. Series OCT with Calibration at Device Power-Up Specifications for Cyclone IV Devices | | | Calibration | n Accuracy | | |-----------------------|-----------------------|--------------------|---------------------------------------------------------------|------| | Description | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit | | | 3.0 | ±10 | ±10 | % | | Series OCT with | 2.5 | ±10 | ±10 | % | | calibration at device | 1.8 | ±10 | ±10 | % | | power-up | 1.5 | ±10 | ±10 | % | | | 1.2 | ±10 | ±10 | % | The OCT resistance may vary with the variation of temperature and voltage after calibration at device power-up. Use Table 1–10 and Equation 1–1 to determine the final OCT resistance considering the variations after calibration at device power-up. Table 1–10 lists the change percentage of the OCT resistance with voltage and temperature. Table 1–10. OCT Variation After Calibration at Device Power-Up for Cyclone IV Devices | Nominal Voltage | dR/dT (%/°C) | dR/dV (%/mV) | |-----------------|--------------|--------------| | 3.0 | 0.262 | -0.026 | | 2.5 | 0.234 | -0.039 | | 1.8 | 0.219 | -0.086 | | 1.5 | 0.199 | -0.136 | | 1.2 | 0.161 | -0.288 | ## Equation 1-1. Final OCT Resistance (1), (2), (3), (4), (5), (6) #### Notes to Equation 1-1: - (1) $T_2$ is the final temperature. - (2) $T_1$ is the initial temperature. - (3) MF is multiplication factor. - (4) R<sub>final</sub> is final resistance. - (5) R<sub>initial</sub> is initial resistance. - (6) Subscript $_{\rm X}$ refers to both $_{\rm V}$ and $_{\rm T}$ . - (7) $\Delta R_V$ is a variation of resistance with voltage. - (8) $\Delta R_T$ is a variation of resistance with temperature. - (9) dR/dT is the change percentage of resistance with temperature after calibration at device power-up. - (10) dR/dV is the change percentage of resistance with voltage after calibration at device power-up. - (11) V2 is final voltage. - (12) $V_1$ is the initial voltage. ## Internal Weak Pull-Up and Weak Pull-Down Resistor Table 1-12 lists the weak pull-up and pull-down resistor values for Cyclone IV devices. Table 1–12. Internal Weak Pull-Up and Weak Pull-Down Resistor Values for Cyclone IV Devices (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|--------------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------| | | Value of the I/O pin pull-up resistor | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (2), (3) | 7 | 25 | 41 | kΩ | | | | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (2), (3) | 7 | 28 | 47 | kΩ | | R_ <sub>PU</sub> | before and during configuration, as | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (2), (3) | 8 | 35 | 61 | kΩ | | | well as user mode if you enable the programmable pull-up resistor option | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (2), (3) | 10 | 57 | 108 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (2), (3) | 13 | 82 | 163 | kΩ | | | | $V_{CCIO} = 1.2 \text{ V} \pm 5\%$ (2), (3) | 19 | 143 | 351 | kΩ | | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (4) | 6 | 19 | 30 | kΩ | | | Value of the 1/O air well decreased as | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (4) | 6 | 22 | 36 | kΩ | | R_PD | Value of the I/O pin pull-down resistor before and during configuration | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (4) | 6 | 25 | 43 | kΩ | | | | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (4) | 7 | 35 | 71 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (4) | 8 | 50 | 112 | kΩ | #### Notes to Table 1-12: - (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available for JTAG TCK. - (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (3) $R_{PU} = (V_{CC10} V_1)/I_{R_PU}$ Minimum condition: $-40^{\circ}C$ ; $V_{CC10} = V_{CC} + 5\%$ , $V_1 = V_{CC} + 5\% 50$ mV; Typical condition: $25^{\circ}C$ ; $V_{CC10} = V_{CC}$ , $V_1 = 0$ V; $V_2 = 0$ V; $V_3 = 0$ V; $V_4 = 0$ V and $V_5 = 0$ V and $V_6 = 0$ V and $V_7 = 0$ V and $V_8 $V_$ Maximum condition: $100^{\circ}\text{C}$ ; $V_{\text{CCIO}} = V_{\text{CC}} - 5\%$ , $V_{\text{I}} = 0$ V; in which $V_{\text{I}}$ refers to the input voltage at the I/O pin. (4) $R_{PD} = V_I/I_{RPD}$ Minimum condition: -40°C; $V_{CCIO} = V_{CC} + 5\%$ , $V_I = 50$ mV; Typical condition: 25°C; $V_{CCIO} = V_{CC}$ , $V_1 = V_{CC} - 5\%$ ; Maximum condition: 100°C; $V_{CCIO} = V_{CC} - 5\%$ , $V_1 = V_{CC} - 5\%$ ; in which $V_1$ refers to the input voltage at the I/O pin. ## **Hot-Socketing** Table 1–13 lists the hot-socketing specifications for Cyclone IV devices. Table 1–13. Hot-Socketing Specifications for Cyclone IV Devices | Symbol | Parameter | Maximum | |-------------------------|-----------------------------------|----------| | I <sub>IOPIN(DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN(AC)</sub> | AC current per I/O pin | 8 mA (1) | | I <sub>XCVRTX(DC)</sub> | DC current per transceiver TX pin | 100 mA | | I <sub>XCVRRX(DC)</sub> | DC current per transceiver RX pin | 50 mA | #### Note to Table 1-13: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|IIOPIN| = C \frac{dv}{dt}$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Table 1–16. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications for Cyclone IV Devices (1) | 1/0 | V <sub>CCIO</sub> (V) | | | | V <sub>REF</sub> (V) | V <sub>TT</sub> (V) <sup>(2)</sup> | | | | |------------------------|-----------------------|-----|-------|--------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|----------------------------|----------------------------|-------------------------| | Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 1.19 | 1.25 | 1.31 | V <sub>REF</sub> –<br>0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-18<br>Class I, II | 1.7 | 1.8 | 1.9 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | 0.85 | 0.9 | 0.95 | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.71 | 0.75 | 0.79 | 0.71 | 0.75 | 0.79 | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.48 x V <sub>CCIO</sub> (3)<br>0.47 x V <sub>CCIO</sub> (4) | 0.5 x V <sub>CCIO</sub> (3)<br>0.5 x V <sub>CCIO</sub> (4) | 0.52 x V <sub>CCIO</sub> (3)<br>0.53 x V <sub>CCIO</sub> (4) | _ | 0.5 x<br>V <sub>CCIO</sub> | _ | ## Notes to Table 1-16: - (1) For an explanation of terms used in Table 1–16, refer to "Glossary" on page 1–37. - (2) $V_{TT}$ of the transmitting device must track $V_{REF}$ of the receiving device. - (3) Value shown refers to DC input reference voltage, $V_{REF(DC)}$ . - (4) Value shown refers to AC input reference voltage, $V_{REF(AC)}$ . Table 1-17. Single-Ended SSTL and HSTL I/O Standards Signal Specifications for Cyclone IV Devices | I/O | V <sub>IL(</sub> | <sub>DC)</sub> (V) | VIH | <sub>I(DC)</sub> (V) | V <sub>IL(</sub> | <sub>(AC)</sub> (V) | V <sub>IH</sub> | (AC) (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | |---------------------|------------------|----------------------------|--------------------------|--------------------------|------------------|----------------------------|-------------------------|--------------------------|-----------------------------|-----------------------------|-----------------|-----------------| | Standard | Min | Max | Min | Max | Min | Max | Min | Max | Max | Min | (mĀ) | (mÄ) | | SSTL-2<br>Class I | _ | V <sub>REF</sub> –<br>0.18 | V <sub>REF</sub> + 0.18 | _ | _ | V <sub>REF</sub> – 0.35 | V <sub>REF</sub> + 0.35 | _ | V <sub>ττ</sub> –<br>0.57 | V <sub>TT</sub> + 0.57 | 8.1 | -8.1 | | SSTL-2<br>Class II | _ | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | _ | | V <sub>REF</sub> – 0.35 | V <sub>REF</sub> + 0.35 | _ | V <sub>TT</sub> – 0.76 | V <sub>TT</sub> + 0.76 | 16.4 | -16.4 | | SSTL-18<br>Class I | | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | V <sub>TT</sub> – 0.475 | V <sub>TT</sub> + 0.475 | 6.7 | -6.7 | | SSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | _ | | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | _ | 0.28 | V <sub>CCIO</sub> - 0.28 | 13.4 | -13.4 | | HSTL-18<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-18<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-15<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-15<br>Class II | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | _ | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.15 | V <sub>REF</sub> – 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.15 | V <sub>REF</sub> –<br>0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | -0.24 | V <sub>REF</sub> –<br>0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.24 | 0.25 ×<br>V <sub>CCIO</sub> | 0.75 ×<br>V <sub>CCIO</sub> | 14 | -14 | # **Transceiver Performance Specifications** Table 1–21 lists the Cyclone IV GX transceiver specifications. Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 1 of 4) | Symbol/ | Oouditions. | | C6 | | | C7, I7 | | | Unit | | | |-----------------------------------------------------------|------------------------------------------------------|----------------------------|---------------|------------|---------------------|---------------|------------|---------------------|---------------|--------|--------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Reference Clock | | | | | | | | | | | | | Supported I/O<br>Standards | | 1.2 V F | PCML, 1.5 | V PCML, 3. | 3 V PCN | 1L, Differe | ntial LVPE | CL, LVD | S, HCSL | | | | Input frequency from REFCLK input pins | _ | 50 | _ | 156.25 | 50 | _ | 156.25 | 50 | _ | 156.25 | MHz | | Spread-spectrum<br>modulating clock<br>frequency | Physical interface<br>for PCI Express<br>(PIPE) mode | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum<br>downspread | PIPE mode | _ | 0 to<br>-0.5% | _ | _ | 0 to<br>-0.5% | _ | _ | 0 to<br>-0.5% | _ | _ | | Peak-to-peak<br>differential input<br>voltage | _ | 0.1 | _ | 1.6 | 0.1 | _ | 1.6 | 0.1 | _ | 1.6 | V | | V <sub>ICM</sub> (AC coupled) | _ | | 1100 ± 5 | 5% | | 1100 ± 5% | % | | 1100 ± 5 | % | mV | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for PCIe<br>reference clock | 250 | _ | 550 | 250 | _ | 550 | 250 | _ | 550 | mV | | Transmitter REFCLK<br>Phase Noise (1) | Frequency offset | _ | _ | -123 | _ | _ | -123 | _ | _ | -123 | dBc/Hz | | Transmitter REFCLK<br>Total Jitter (1) | = 1 MHz – 8 MHZ | _ | _ | 42.3 | _ | _ | 42.3 | _ | _ | 42.3 | ps | | R <sub>ref</sub> | _ | _ | 2000<br>± 1% | _ | _ | 2000<br>± 1% | _ | _ | 2000<br>± 1% | _ | Ω | | Transceiver Clock | | | | | | | | | | | | | cal_blk_clk clock frequency | _ | 10 | _ | 125 | 10 | _ | 125 | 10 | _ | 125 | MHz | | fixedclk clock frequency | PCIe Receiver<br>Detect | _ | 125 | _ | _ | 125 | _ | _ | 125 | _ | MHz | | reconfig_clk<br>clock frequency | Dynamic<br>reconfiguration<br>clock frequency | 2.5/<br>37.5<br><i>(2)</i> | _ | 50 | 2.5/<br>37.5<br>(2) | _ | 50 | 2.5/<br>37.5<br>(2) | _ | 50 | MHz | | Delta time between reconfig_clk | _ | _ | _ | 2 | _ | _ | 2 | _ | _ | 2 | ms | | Transceiver block<br>minimum<br>power-down pulse<br>width | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | μs | Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 3 of 4) | Symbol/ | 0 1111 | | C6 | | | C7, I7 | | | Unit | | | |----------------------------------------------------------------|--------------------------------------------------------------|-----|-----|-------|-----|----------|-------|-----|------|-------|--------------------------------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Signal detect/loss threshold | PIPE mode | 65 | _ | 175 | 65 | _ | 175 | 65 | _ | 175 | mV | | t <sub>LTR</sub> (10) | _ | _ | _ | 75 | _ | _ | 75 | _ | _ | 75 | μs | | t <sub>LTR-LTD_Manual</sub> (11) | _ | 15 | _ | _ | 15 | _ | _ | 15 | _ | _ | μs | | t <sub>LTD</sub> (12) | _ | 0 | 100 | 4000 | 0 | 100 | 4000 | 0 | 100 | 4000 | ns | | t <sub>LTD_Manual</sub> (13) | _ | | _ | 4000 | _ | | 4000 | _ | | 4000 | ns | | t <sub>LTD_Auto</sub> (14) | _ | | _ | 4000 | _ | | 4000 | _ | | 4000 | ns | | Receiver buffer and CDR offset cancellation time (per channel) | _ | | _ | 17000 | _ | _ | 17000 | _ | _ | 17000 | recon<br>fig_c<br>lk<br>cycles | | | DC Gain Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | Programmable DC gain | DC Gain Setting = 1 | _ | 3 | _ | _ | 3 | _ | _ | 3 | _ | dB | | | DC Gain Setting = 2 | _ | 6 | _ | _ | 6 | _ | _ | 6 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | 1.5 V PCML | | | | | | | | | | | | Data rate (F324 and smaller package) | _ | 600 | _ | 2500 | 600 | _ | 2500 | 600 | _ | 2500 | Mbps | | Data rate (F484 and larger package) | _ | 600 | _ | 3125 | 600 | _ | 3125 | 600 | _ | 2500 | Mbps | | V <sub>OCM</sub> | 0.65 V setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Differential on-chip | 100–Ω setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 150– $\Omega$ setting | _ | 150 | _ | _ | 150 | _ | _ | 150 | _ | Ω | | Differential and common mode return loss | PIPE, CPRI LV,<br>Serial Rapid I/O<br>SR, SDI, XAUI,<br>SATA | | | | | Complian | į | | | , | _ | | Rise time | _ | 50 | _ | 200 | 50 | _ | 200 | 50 | _ | 200 | ps | | Fall time | _ | 50 | _ | 200 | 50 | _ | 200 | 50 | _ | 200 | ps | | Intra-differential pair<br>skew | _ | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block skew | _ | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 4 of 4) | Symbol/ | Conditions | | C6 | | | C7, I7 | | | Unit | | | |--------------------------------------------------|-------------|------------------------------------|-----|--------|-----|--------|--------|-----|------|--------|-------| | Description | Collultions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | PLD-Transceiver Inte | rface | | | | | | | | | | | | Interface speed<br>(F324 and smaller<br>package) | _ | 25 | _ | 125 | 25 | _ | 125 | 25 | _ | 125 | MHz | | Interface speed<br>(F484 and larger<br>package) | _ | 25 | _ | 156.25 | 25 | _ | 156.25 | 25 | _ | 156.25 | MHz | | Digital reset pulse width | _ | Minimum is 2 parallel clock cycles | | | | | | | • | | | #### Notes to Table 1-21: - (1) This specification is valid for transmitter output jitter specification with a maximum total jitter value of 112 ps, typically for 3.125 Gbps SRIO and XAUI protocols. - (2) The minimum reconfig\_clk frequency is 2.5 MHz if the transceiver channel is configured in **Transmitter Only** mode. The minimum reconfig\_clk frequency is 37.5 MHz if the transceiver channel is configured in **Receiver Only** or **Receiver and Transmitter** mode. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The rate matcher supports only up to ±300 parts per million (ppm). - (5) Supported for the F169 and F324 device packages only. - (6) Supported for the F484, F672, and F896 device packages only. Pending device characterization. - (7) To support CDR ppm tolerance greater than ±300 ppm, implement ppm detector in user logic and configure CDR to Manual Lock Mode. - (8) Asynchronous spread-spectrum clocking is not supported. - (9) For the EP4CGX30 (F484 package only), EP4CGX50, and EP4CGX75 devices, the CDR ppl tolerance is ±200 ppm. - (10) Time taken until pll locked goes high after pll powerdown deasserts. - (11) Time that the CDR must be kept in lock-to-reference mode after rx analogreset deasserts and before rx locktodata is asserted in manual mode. - (12) Time taken to recover valid data after the rx\_locktodata signal is asserted in manual mode (Figure 1–2), or after rx\_freqlocked signal goes high in automatic mode (Figure 1–3). - (13) Time taken to recover valid data after the $\mbox{rx\_locktodata}$ signal is asserted in manual mode. - (14) Time taken to recover valid data after the $rx\_freqlocked$ signal goes high in automatic mode. - (15) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. Table 1–23 lists the Cyclone IV GX transceiver block AC specifications. Table 1–23. Transceiver Block AC Specification for Cyclone IV GX Devices (1), (2) | Symbol/ | Conditions | | C6 | | | C7, I7 | 7 | | | Unit | | |-------------------------------------------------------------------|-----------------------|--------|-------|-------|-----|--------|-------|-------|-------|-------|-------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | PCIe Transmit Jitter Gene | ration <sup>(3)</sup> | | | | | | | | | | | | Total jitter at 2.5 Gbps<br>(Gen1) | Compliance pattern | _ | | 0.25 | _ | _ | 0.25 | _ | _ | 0.25 | UI | | PCIe Receiver Jitter Toler | ance <sup>(3)</sup> | | | | | | | | | | | | Total jitter at 2.5 Gbps<br>(Gen1) | Compliance pattern | | > 0.6 | 6 | | > 0.6 | i | | > 0.6 | 6 | UI | | GIGE Transmit Jitter Gene | ration <sup>(4)</sup> | | | | | | | | | | | | Deterministic jitter | Pattern = CRPAT | | _ | 0.14 | | | 0.14 | | | 0.14 | UI | | (peak-to-peak) | Tattom - On 70 | | | 0.11 | | | 0.11 | | | 0.11 | 01 | | Total jitter (peak-to-peak) | Pattern = CRPAT | | _ | 0.279 | _ | _ | 0.279 | _ | _ | 0.279 | UI | | GIGE Receiver Jitter Toler | ance <sup>(4)</sup> | | | | | | | | | | | | Deterministic jitter<br>tolerance (peak-to-peak) | Pattern = CJPAT | > 0.4 | | > 0.4 | | | | > 0.4 | ļ | UI | | | Combined deterministic and random jitter tolerance (peak-to-peak) | Pattern = CJPAT | > 0.66 | | | | > 0.60 | 6 | | 6 | UI | | #### Notes to Table 1-23: - (1) Dedicated refclk pins were used to drive the input reference clocks. - (2) The jitter numbers specified are valid for the stated conditions only. - (3) The jitter numbers for PIPE are compliant to the PCle Base Specification 2.0. - (4) The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification. # **Core Performance Specifications** The following sections describe the clock tree specifications, PLLs, embedded multiplier, memory block, and configuration specifications for Cyclone IV Devices. # **Clock Tree Specifications** Table 1–24 lists the clock tree specifications for Cyclone IV devices. Table 1–24. Clock Tree Performance for Cyclone IV Devices (Part 1 of 2) | Davis | | | | Perfor | mance | | | | 11-14 | |---------|-----|------------|-----|---------|---------|-------|--------------------|-----|-------| | Device | C6 | <b>C</b> 7 | C8 | C8L (1) | C9L (1) | 17 | I8L <sup>(1)</sup> | A7 | Unit | | EP4CE6 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE10 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE15 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE22 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE30 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE40 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | # **Embedded Multiplier Specifications** Table 1–26 lists the embedded multiplier specifications for Cyclone IV devices. Table 1–26. Embedded Multiplier Specifications for Cyclone IV Devices | Mode | Resources Used | | | llmit | | | | |------------------------|-----------------------|-----|------------|-------|----------|-----|------| | Mode | Number of Multipliers | C6 | C7, I7, A7 | C8 | C8L, I8L | C9L | Unit | | 9 × 9-bit multiplier | 1 | 340 | 300 | 260 | 240 | 175 | MHz | | 18 × 18-bit multiplier | 1 | 287 | 250 | 200 | 185 | 135 | MHz | ## **Memory Block Specifications** Table 1–27 lists the M9K memory block specifications for Cyclone IV devices. Table 1-27. Memory Block Performance Specifications for Cyclone IV Devices | | | Resou | rces Used | | | | | | | |-------------|------------------------------------|-------|---------------|-----|------------|-----|----------|-----|------| | Memory | Mode | LEs | M9K<br>Memory | C6 | C7, I7, A7 | C8 | C8L, I8L | C9L | Unit | | | FIFO 256 × 36 | 47 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | | M9K Block | Single-port 256 × 36 | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | | INISK DIOCK | Simple dual-port 256 × 36 CLK | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | | | True dual port 512 × 18 single CLK | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | # **Configuration and JTAG Specifications** Table 1–28 lists the configuration mode specifications for Cyclone IV devices. Table 1–28. Passive Configuration Mode Specifications for Cyclone IV Devices (1) | Programming Mode | V <sub>CCINT</sub> Voltage Level (V) | DCLK f <sub>max</sub> | Unit | |---------------------------------|--------------------------------------|-----------------------|------| | Passive Serial (PS) | 1.0 <sup>(3)</sup> | 66 | MHz | | rassive serial (FS) | 1.2 | 133 | MHz | | Fast Passive Parallel (FPP) (2) | 1.0 <sup>(3)</sup> | 66 | MHz | | Tast rassive ratallel (FFF) 1-7 | 1.2 (4) | 100 | MHz | #### Notes to Table 1-28: - (1) For more information about PS and FPP configuration timing parameters, refer to the *Configuration and Remote System Upgrades in Cyclone IV Devices* chapter. - (2) FPP configuration mode supports all Cyclone IV E devices (except for E144 package devices) and EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 only. - (3) $V_{CCINT} = 1.0 \text{ V}$ is only supported for Cyclone IV E 1.0 V core voltage devices. - (4) Cyclone IV E devices support 1.2 V V<sub>CCINT</sub>. Cyclone IV E 1.2 V core voltage devices support 133 MHz DCLK f<sub>MAX</sub> for EP4CE6, EP4CE10, EP4CE15, EP4CE22, EP4CE30, and EP4CE40 only. Table 1–29 lists the active configuration mode specifications for Cyclone IV devices. Table 1–29. Active Configuration Mode Specifications for Cyclone IV Devices | Programming Mode | DCLK Range | Typical DCLK | Unit | |--------------------------|------------|--------------|------| | Active Parallel (AP) (1) | 20 to 40 | 33 | MHz | | Active Serial (AS) | 20 to 40 | 33 | MHz | #### Note to Table 1-29: (1) AP configuration mode is only supported for Cyclone IV E devices. Table 1–30 lists the JTAG timing parameters and values for Cyclone IV devices. Table 1–30. JTAG Timing Parameters for Cyclone IV Devices (1) | Symbol | Parameter | Min | Max | Unit | |-----------------------|---------------------------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period | 40 | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 19 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 19 | _ | ns | | t <sub>JPSU_TDI</sub> | JTAG port setup time for TDI | 1 | _ | ns | | t <sub>JPSU_TMS</sub> | JTAG port setup time for TMS | 3 | _ | ns | | $t_{JPH}$ | JTAG port hold time | 10 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output (2), (3) | _ | 15 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output (2), (3) | _ | 15 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance (2), (3) | _ | 15 | ns | | t <sub>JSSU</sub> | Capture register setup time | 5 | _ | ns | | t <sub>JSH</sub> | Capture register hold time | 10 | _ | ns | | t <sub>JSCO</sub> | Update register clock to output | _ | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | _ | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 25 | ns | ### Notes to Table 1-30: - (1) For more information about JTAG waveforms, refer to "JTAG Waveform" in "Glossary" on page 1-37. - (2) The specification is shown for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the output time specification is 16 ns. - (3) For EP4CGX22, EP4CGX30 (F324 and smaller package), EP4CGX110, and EP4CGX150 devices, the output time specification for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins is 16 ns. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the output time specification is 18 ns. # **Periphery Performance** This section describes periphery performance, including high-speed I/O and external memory interface. I/O performance supports several system interfaces, such as the high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. I/Os using the SSTL-18 Class I termination standard can achieve up to the stated DDR2 SDRAM interfacing speeds. I/Os using general-purpose I/O standards such as 3.3-, 3.0-, 2.5-, 1.8-, or 1.5-LVTTL/LVCMOS are capable of a typical 200 MHz interfacing frequency with a 10 pF load. Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 2 of 2) | Symbol N | Modes | C6 | | | C7, I7 | | | C8, A7 | | | | C8L, I | BL | | Unit | | | |-----------------------|-------|-----|-----|-----|--------|-----|-----|--------|-----|-----|-----|--------|-----|-----|------|-----|------| | Symbol | MUUGS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>LOCK</sub> (3) | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | | 1 | _ | | 1 | ms | #### Notes to Table 1-31: - (1) Applicable for true RSDS and emulated RSDS\_E\_3R transmitter. - (2) Cyclone IV E devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Emulated RSDS transmitter is supported at the output pin of all I/O Banks. Cyclone IV GX devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated RSDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9. - (3) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. Table 1–32. Emulated RSDS\_E\_1R Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 1 of 2) | | | | C6 | | | C7, 17 | 1 | | C8, A7 | 7 | ( | C8L, 18 | BL | | C9L | | | |------------------------------------|----------------------------|-----|-----|-----|-----|--------|-----|-----|--------|-----|-----|---------|-----|-----|-----|------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | | ×8 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | frequency) | ×4 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | | 85 | 5 | _ | 72.5 | MHz | | . ,, | ×2 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 72.5 | MHz | | | ×1 | 5 | _ | 170 | 5 | _ | 170 | 5 | _ | 170 | 5 | | 170 | 5 | _ | 145 | MHz | | | ×10 | 100 | _ | 170 | 100 | | 170 | 100 | _ | 170 | 100 | _ | 170 | 100 | _ | 145 | Mbps | | | ×8 | 80 | | 170 | 80 | _ | 170 | 80 | _ | 170 | 80 | | 170 | 80 | | 145 | Mbps | | Device operation in | ×7 | 70 | _ | 170 | 70 | | 170 | 70 | | 170 | 70 | | 170 | 70 | _ | 145 | Mbps | | Mbps | ×4 | 40 | _ | 170 | 40 | _ | 170 | 40 | | 170 | 40 | _ | 170 | 40 | _ | 145 | Mbps | | | ×2 | 20 | _ | 170 | 20 | _ | 170 | 20 | | 170 | 20 | _ | 170 | 20 | _ | 145 | Mbps | | | ×1 | 10 | _ | 170 | 10 | | 170 | 10 | | 170 | 10 | | 170 | 10 | _ | 145 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | | 200 | | _ | 200 | | _ | 200 | | | 200 | | | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | _ | _ | 600 | _ | _ | 700 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} =$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | | 5 pF | | | | | | | | | | | | | | | | | | | 20 – 80%, | | 500 | | | 500 | | | F00 | | | F00 | | | 500 | | | | t <sub>FALL</sub> | C <sub>LOAD</sub> = 5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | | _ | 500 | | | 500 | | ps | Table 1–32. Emulated RSDS\_E\_1R Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 2 of 2) | | Symbol | Modes | C6 | | | <b>C</b> 7, I7 | | C8, A7 | | | C8L, I8L | | | C9L | | | Unit | | |------------------|---------------|-------|-----|-----|-----|----------------|-----|--------|-----|-----|----------|-----|-----|-----|-----|-----|------|-------| | | Зуший | Mones | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Ullit | | t <sub>LO0</sub> | CK <i>(2)</i> | _ | | _ | 1 | _ | _ | 1 | | _ | 1 | _ | | 1 | _ | _ | 1 | ms | #### Notes to Table 1-32: - (1) Emulated RSDS\_E\_1R transmitter is supported at the output pin of all I/O Banks of Cyclone IV E devices and I/O Banks 3, 4, 5, 6, 7, 8, and 9 of Cyclone IV GX devices. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. Table 1–33. Mini-LVDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) | 0 | | | C6 | | | C7, I | 7 | | C8, A | 7 | | C8L, I | 8L | C9L | | | Unit | |------------------------------------|------------------------------------------|-----|-----|-----|-----|-------|-------|-----|-------|-------|-----|--------|-------|-----|-----|-------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 132.5 | MHz | | | ×8 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 132.5 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | | 155.5 | 5 | _ | 132.5 | MHz | | frequency) | ×4 | 5 | | 200 | 5 | | 155.5 | 5 | | 155.5 | 5 | | 155.5 | 5 | | 132.5 | MHz | | 1 37 | ×2 | 5 | | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | | 155.5 | 5 | _ | 132.5 | MHz | | | ×1 | 5 | | 400 | 5 | | 311 | 5 | | 311 | 5 | | 311 | 5 | | 265 | MHz | | | ×10 | 100 | | 400 | 100 | _ | 311 | 100 | | 311 | 100 | | 311 | 100 | _ | 265 | Mbps | | | ×8 | 80 | | 400 | 80 | | 311 | 80 | | 311 | 80 | | 311 | 80 | | 265 | Mbps | | Device operation in | ×7 | 70 | _ | 400 | 70 | _ | 311 | 70 | _ | 311 | 70 | _ | 311 | 70 | _ | 265 | Mbps | | Mbps | ×4 | 40 | | 400 | 40 | _ | 311 | 40 | | 311 | 40 | | 311 | 40 | _ | 265 | Mbps | | • | ×2 | 20 | | 400 | 20 | _ | 311 | 20 | _ | 311 | 20 | | 311 | 20 | | 265 | Mbps | | | ×1 | 10 | _ | 400 | 10 | _ | 311 | 10 | _ | 311 | 10 | _ | 311 | 10 | _ | 265 | Mbps | | t <sub>DUTY</sub> | _ | 45 | | 55 | 45 | _ | 55 | 45 | | 55 | 45 | | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | _ | _ | 600 | _ | _ | 700 | ps | | t <sub>RISE</sub> | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> (3) | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | ## Notes to Table 1-33: - (1) Applicable for true and emulated mini-LVDS transmitter. - (2) Cyclone IV E—true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Emulated mini-LVDS transmitter is supported at the output pin of all I/O banks. Cyclone IV GX—true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated mini-LVDS transmitter is supported at the - Cyclone IV GX—true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated mini-LVDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9. - (3) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to *Section III: System Performance Specifications* of the *External Memory Interface Handbook*. Table 1–37 lists the memory output clock jitter specifications for Cyclone IV devices. Table 1–37. Memory Output Clock Jitter Specifications for Cyclone IV Devices (1), (2) | Parameter | Symbol | Min | Max | Unit | |------------------------------|------------------------|------|-----|------| | Clock period jitter | t <sub>JIT(per)</sub> | -125 | 125 | ps | | Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub> | -200 | 200 | ps | | Duty cycle jitter | t <sub>JIT(duty)</sub> | -150 | 150 | ps | #### Notes to Table 1-37: - Memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard. - (2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock (GCLK) network. ## **Duty Cycle Distortion Specifications** Table 1–38 lists the worst case duty cycle distortion for Cyclone IV devices. Table 1–38. Duty Cycle Distortion on Cyclone IV Devices I/O Pins (1), (2), (3) | Symbol | C | 6 | C7 | , <b>1</b> 7 | C8, I8 | BL, A7 | C9L | | Unit | |-------------------|-----|-----|-----|--------------|--------|--------|-----|-----|-------| | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Ullit | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | ## Notes to Table 1-38: - (1) The duty cycle distortion specification applies to clock outputs from the PLLs, global clock tree, and IOE driving the dedicated and general purpose I/O pins. - (2) Cyclone IV devices meet the specified duty cycle distortion at the maximum output toggle rate for each combination of I/O standard and current strength. - (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. # **OCT Calibration Timing Specification** Table 1–39 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone IV devices. Table 1–39. Timing Specification for Series OCT with Calibration at Device Power-Up for Cyclone IV Devices $^{(1)}$ | Symbol | Symbol Description | | | | | | |---------------------|------------------------------------------------------------|----|----|--|--|--| | t <sub>OCTCAL</sub> | Duration of series OCT with calibration at device power-up | 20 | μs | | | | ### Note to Table 1-39: (1) OCT calibration takes place after device configuration and before entering user mode. # **IOE Programmable Delay** Table 1–40 and Table 1–41 list the IOE programmable delay for Cyclone IV E 1.0 V core voltage devices. Table 1–40. IOE Programmable Delay on Column Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2) | | | Number | | | ı | Max Offse | t | | | |-----------------------------------------------------------------------|-------------------------------|---------|---------------|--------|--------|-----------|-------|-------|----| | Parameter | Paths Affected | of | Min<br>Offset | Fast ( | Corner | S | Unit | | | | | | Setting | | C8L | I8L | C8L | C9L | I8L | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 2.054 | 1.924 | 3.387 | 4.017 | 3.411 | ns | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.010 | 1.875 | 3.341 | 4.252 | 3.367 | ns | | Delay from output register to output pin | I/O output<br>register to pad | 2 | 0 | 0.641 | 0.631 | 1.111 | 1.377 | 1.124 | ns | | Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global clock network | 12 | 0 | 0.971 | 0.931 | 1.684 | 2.298 | 1.684 | ns | #### Notes to Table 1-40: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software. Table 1–41. IOE Programmable Delay on Row Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2) | | | Number | Min<br>Offset | Max Offset | | | | | | | |-----------------------------------------------------------------------|--------------------------------|---------|---------------|------------|--------|-------|-------|-------|----|--| | Parameter | Paths Affected | of | | Fast ( | Corner | S | Unit | | | | | | | Setting | | C8L | I8L | C8L | C9L | I8L | | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 2.057 | 1.921 | 3.389 | 4.146 | 3.412 | ns | | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.059 | 1.919 | 3.420 | 4.374 | 3.441 | ns | | | Delay from output register to output pin | I/O output<br>register to pad | 2 | 0 | 0.670 | 0.623 | 1.160 | 1.420 | 1.168 | ns | | | Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.960 | 0.919 | 1.656 | 2.258 | 1.656 | ns | | #### Notes to Table 1-41: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting **0** as available in the Quartus II software. Table 1–42 and Table 1–43 list the IOE programmable delay for Cyclone IV E 1.2 V core voltage devices. Table 1–42. IOE Programmable Delay on Column Pins for Cyclone IV E 1.2 V Core Voltage Devices (1), (2) | | | Number | | Max Offset | | | | | | | | | | |-----------------------------------------------------------------------|-----------------------------------|---------|---------------|------------|----------|-------|-------------|------------|-------|-------|-------|----|--| | Parameter | Paths<br>Affected | of | Min<br>Offset | Fa | ast Corn | er | Slow Corner | | | | | | | | | | Setting | | C6 | 17 | A7 | C6 | <b>C</b> 7 | C8 | 17 | A7 | | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to<br>core | 7 | 0 | 1.314 | 1.211 | 1.211 | 2.177 | 2.340 | 2.433 | 2.388 | 2.508 | ns | | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.307 | 1.203 | 1.203 | 2.19 | 2.387 | 2.540 | 2.430 | 2.545 | ns | | | Delay from output register to output pin | I/O output<br>register to<br>pad | 2 | 0 | 0.437 | 0.402 | 0.402 | 0.747 | 0.820 | 0.880 | 0.834 | 0.873 | ns | | | Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock<br>network | 12 | 0 | 0.693 | 0.665 | 0.665 | 1.200 | 1.379 | 1.532 | 1.393 | 1.441 | ns | | ### Notes to Table 1-42: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software. Table 1–43. IOE Programmable Delay on Row Pins for Cyclone IV E 1.2 V Core Voltage Devices (1), (2) | | | Number | Min<br>Offset | Max Offset | | | | | | | | | | |-----------------------------------------------------------------------|-----------------------------------|---------|---------------|------------|----------|-------|-------|------------|-------|-------|-------|----|--| | Parameter | Paths<br>Affected | of | | Fa | ast Corn | er | | | Unit | | | | | | | | Setting | | C6 | 17 | A7 | C6 | <b>C</b> 7 | C8 | 17 | A7 | | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to<br>core | 7 | 0 | 1.314 | 1.209 | 1.209 | 2.201 | 2.386 | 2.510 | 2.429 | 2.548 | ns | | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.312 | 1.207 | 1.207 | 2.202 | 2.402 | 2.558 | 2.447 | 2.557 | ns | | | Delay from output register to output pin | I/O output<br>register to<br>pad | 2 | 0 | 0.458 | 0.419 | 0.419 | 0.783 | 0.861 | 0.924 | 0.875 | 0.915 | ns | | | Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock<br>network | 12 | 0 | 0.686 | 0.657 | 0.657 | 1.185 | 1.360 | 1.506 | 1.376 | 1.422 | ns | | ## Notes to Table 1-43: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software. Table 1-46. Glossary (Part 2 of 5) Table 1-46. Glossary (Part 5 of 5) | Letter | Term | Definitions | |--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | V <sub>DIF(AC)</sub> | AC differential input voltage: The minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential input voltage: The minimum DC input differential voltage required for switching. | | | V <sub>ICM</sub> | Input common mode voltage: The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>IH</sub> | Voltage input high: The minimum positive voltage applied to the input that is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage. | | | V <sub>IH(DC)</sub> | High-level DC input voltage. | | | V <sub>IL</sub> | Voltage input low: The maximum positive voltage applied to the input that is accepted by the device as a logic low. | | | V <sub>IL (AC)</sub> | Low-level AC input voltage. | | | V <sub>IL (DC)</sub> | Low-level DC input voltage. | | | V <sub>IN</sub> | DC input voltage. | | | V <sub>OCM</sub> | Output common mode voltage: The common mode of the differential signal at the transmitter. | | v | V <sub>OD</sub> | Output differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $V_{OD} = V_{OH} - V_{OL}$ . | | | V <sub>OH</sub> | Voltage output high: The maximum positive voltage from an output that the device considers is accepted as the minimum positive high level. | | | V <sub>OL</sub> | Voltage output low: The maximum positive voltage from an output that the device considers is accepted as the maximum positive low level. | | | V <sub>OS</sub> | Output offset voltage: $V_{OS} = (V_{OH} + V_{OL}) / 2$ . | | | V <sub>OX (AC)</sub> | AC differential output cross point voltage: the voltage at which the differential output signals must cross. | | | $V_{REF}$ | Reference voltage for the SSTL and HSTL I/O standards. | | | V <sub>REF (AC)</sub> | AC input reference voltage for the SSTL and HSTL I/O standards. $V_{REF(AC)} = V_{REF(DC)} + noise$ . The peak-to-peak AC noise on $V_{REF}$ must not exceed 2% of $V_{REF(DC)}$ . | | | V <sub>REF (DC)</sub> | DC input reference voltage for the SSTL and HSTL I/O standards. | | | V <sub>SWING (AC)</sub> | AC differential input voltage: AC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. | | | V <sub>SWING (DC)</sub> | DC differential input voltage: DC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. | | | V <sub>TT</sub> | Termination voltage for the SSTL and HSTL I/O standards. | | | V <sub>X (AC)</sub> | AC differential input cross point voltage: The voltage at which the differential input signals must cross. | | W | _ | | | X | _ | _ | | Υ | _ | _ | | Z | | _ |