Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 1840 | | Number of Logic Elements/Cells | 29440 | | Total RAM Bits | 1105920 | | Number of I/O | 72 | | Number of Gates | - | | Voltage - Supply | 1.16V ~ 1.24V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 169-LBGA | | Supplier Device Package | 169-FBGA (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep4cgx30bf14c6 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Recommended Operating Conditions** This section lists the functional operation limits for AC and DC parameters for Cyclone IV devices. Table 1–3 and Table 1–4 list the steady-state voltage and current values expected from Cyclone IV E and Cyclone IV GX devices. All supplies must be strictly monotonic without plateaus. Table 1–3. Recommended Operating Conditions for Cyclone IV E Devices (1), (2) (Part 1 of 2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|-------------------------------------------------------|-----------------------------------|-------|-----|-------------------|------| | V <sub>CCINT</sub> (3) | Supply voltage for internal logic,<br>1.2-V operation | _ | 1.15 | 1.2 | 1.25 | V | | VCCINT (5) | Supply voltage for internal logic,<br>1.0-V operation | _ | 0.97 | 1.0 | 1.03 | V | | | Supply voltage for output buffers, 3.3-V operation | _ | 3.135 | 3.3 | 3.465 | V | | | Supply voltage for output buffers, 3.0-V operation | _ | 2.85 | 3 | 3.15 | V | | V <sub>CCIO</sub> (3), (4) | Supply voltage for output buffers, 2.5-V operation | _ | 2.375 | 2.5 | 2.625 | V | | VCCIO (57) | Supply voltage for output buffers, 1.8-V operation | _ | 1.71 | 1.8 | 1.89 | V | | | Supply voltage for output buffers, 1.5-V operation | _ | 1.425 | 1.5 | 1.575 | V | | | Supply voltage for output buffers, 1.2-V operation | _ | 1.14 | 1.2 | 1.26 | V | | V <sub>CCA</sub> (3) | Supply (analog) voltage for PLL regulator | _ | 2.375 | 2.5 | 2.625 | V | | V (3) | Supply (digital) voltage for PLL, 1.2-V operation | _ | 1.15 | 1.2 | 1.25 | V | | V <sub>CCD_PLL</sub> (3) | Supply (digital) voltage for PLL, 1.0-V operation | _ | 0.97 | 1.0 | 1.03 | V | | V <sub>I</sub> | Input voltage | _ | -0.5 | _ | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | | | For commercial use | 0 | _ | 85 | °C | | т | Operating junction towns and the | For industrial use | -40 | _ | 100 | °C | | $T_J$ | Operating junction temperature | For extended temperature | -40 | _ | 125 | °C | | | | For automotive use | -40 | _ | 125 | °C | | t <sub>RAMP</sub> | Power supply ramp time | Standard power-on reset (POR) (5) | 50 μs | _ | 50 ms | _ | | | | Fast POR (6) | 50 μs | _ | 3 ms | _ | Table 1-4. Recommended Operating Conditions for Cyclone IV GX Devices (Part 2 of 2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------------------------------------------------|-----------------------------------|-------|-----|-------------------|------| | V <sub>CCA_GXB</sub> | Transceiver PMA and auxiliary power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCL_GXB</sub> | Transceiver PMA and auxiliary power supply | _ | 1.16 | 1.2 | 1.24 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | | 3.6 | V | | V <sub>0</sub> | DC output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | Ŧ | Operating junction temperature | For commercial use | 0 | _ | 85 | °C | | $T_J$ | Operating junction temperature | For industrial use | -40 | | 100 | °C | | t <sub>RAMP</sub> | Power supply ramp time | Standard power-on reset (POR) (7) | 50 μs | _ | 50 ms | _ | | | | Fast POR (8) | 50 μs | _ | 3 ms | _ | | I <sub>Diode</sub> | Magnitude of DC current across PCI-clamp diode when enabled | _ | _ | _ | 10 | mA | ### Notes to Table 1-4: - (1) All VCCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time. - (2) You must connect V<sub>CCD PLL</sub> to V<sub>CCINT</sub> through a decoupling capacitor and ferrite bead. - (3) Power supplies must rise monotonically. - (4) V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. Configurations pins are powered up by V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 where I/O Banks 3 and 9 only support V<sub>CCIO</sub> of 1.5, 1.8, 2.5, 3.0, and 3.3 V. For fast passive parallel (FPP) configuration mode, the V<sub>CCIO</sub> level of I/O Bank 8 must be powered up to 1.5, 1.8, 2.5, 3.0, and 3.3 V. - (5) You must set $V_{\text{CC\_CLKIN}}$ to 2.5 V if you use CLKIN as a high-speed serial interface (HSSI) refclk or as a DIFFCLK input. - (6) The CLKIN pins in I/O Banks 3B and 8B can support single-ended I/O standard when the pins are used to clock left PLLs in non-transceiver applications. - (7) The POR time for Standard POR ranges between 50 and 200 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 50 ms. - (8) The POR time for Fast POR ranges between 3 and 9 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 3 ms. ### **ESD Performance** This section lists the electrostatic discharge (ESD) voltages using the human body model (HBM) and charged device model (CDM) for Cyclone IV devices general purpose I/Os (GPIOs) and high-speed serial interface (HSSI) I/Os. Table 1–5 lists the ESD for Cyclone IV devices GPIOs and HSSI I/Os. Table 1-5. ESD for Cyclone IV Devices GPIOs and HSSI I/Os | Symbol | Parameter | Passing Voltage | Unit | |---------|--------------------------------------------------|-----------------|------| | V | ESD voltage using the HBM (GPIOs) <sup>(1)</sup> | ± 2000 | V | | VESDHBM | ESD using the HBM (HSSI I/Os) (2) | ± 1000 | V | | V | ESD using the CDM (GPIOs) | ± 500 | V | | VESDCDM | ESD using the CDM (HSSI I/Os) (2) | ± 250 | V | #### Notes to Table 1-5: - (1) The passing voltage for EP4CGX15 and EP4CGX30 row I/Os is ±1000V. - (2) This value is applicable only to Cyclone IV GX devices. Table 1–7. Bus Hold Parameter for Cyclone IV Devices (Part 2 of 2) (1) | Parameter | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | |---------------------|-----------|-----|-----------------------|-------|-------|---------|------|-----|-----|-----|-----|------|-----|---| | | Condition | 1 | 1.2 1.5 | | 1 | 1.8 2.5 | | 3.0 | | 3.3 | | Unit | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus hold trip point | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V | ### Note to Table 1-7: (1) Bus hold trip points are based on the calculated input voltages from the JEDEC standard. # **OCT Specifications** Table 1–8 lists the variation of OCT without calibration across process, temperature, and voltage (PVT). Table 1-8. Series OCT Without Calibration Specifications for Cyclone IV Devices | | | Resistance | Tolerance | | |--------------------------------|-----------------------|--------------------|---------------------------------------------------------------|------| | Description | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit | | | 3.0 | ±30 | ±40 | % | | 0 · 00 <del>T</del> ··· | 2.5 | ±30 | ±40 | % | | Series OCT without calibration | 1.8 | ±40 | ±50 | % | | Cambration | 1.5 | ±50 | ±50 | % | | | 1.2 | ±50 | ±50 | % | OCT calibration is automatically performed at device power-up for OCT-enabled I/Os. Table 1–9 lists the OCT calibration accuracy at device power-up. Table 1–9. Series OCT with Calibration at Device Power-Up Specifications for Cyclone IV Devices | | | Calibration | n Accuracy | | |-----------------------|-----------------------|--------------------|---------------------------------------------------------------|------| | Description | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit | | | 3.0 | ±10 | ±10 | % | | Series OCT with | 2.5 | ±10 | ±10 | % | | calibration at device | 1.8 | ±10 | ±10 | % | | power-up | 1.5 | ±10 | ±10 | % | | | 1.2 | ±10 | ±10 | % | The OCT resistance may vary with the variation of temperature and voltage after calibration at device power-up. Use Table 1–10 and Equation 1–1 to determine the final OCT resistance considering the variations after calibration at device power-up. Table 1–10 lists the change percentage of the OCT resistance with voltage and temperature. Table 1–10. OCT Variation After Calibration at Device Power-Up for Cyclone IV Devices | Nominal Voltage | dR/dT (%/°C) | dR/dV (%/mV) | |-----------------|--------------|--------------| | 3.0 | 0.262 | -0.026 | | 2.5 | 0.234 | -0.039 | | 1.8 | 0.219 | -0.086 | | 1.5 | 0.199 | -0.136 | | 1.2 | 0.161 | -0.288 | ### Equation 1-1. Final OCT Resistance (1), (2), (3), (4), (5), (6) ### Notes to Equation 1-1: - (1) $T_2$ is the final temperature. - (2) $T_1$ is the initial temperature. - (3) MF is multiplication factor. - (4) R<sub>final</sub> is final resistance. - (5) R<sub>initial</sub> is initial resistance. - (6) Subscript $_{\rm X}$ refers to both $_{\rm V}$ and $_{\rm T}$ . - (7) $\Delta R_V$ is a variation of resistance with voltage. - (8) $\Delta R_T$ is a variation of resistance with temperature. - (9) dR/dT is the change percentage of resistance with temperature after calibration at device power-up. - (10) dR/dV is the change percentage of resistance with voltage after calibration at device power-up. - (11) V2 is final voltage. - (12) $V_1$ is the initial voltage. ## Internal Weak Pull-Up and Weak Pull-Down Resistor Table 1-12 lists the weak pull-up and pull-down resistor values for Cyclone IV devices. Table 1–12. Internal Weak Pull-Up and Weak Pull-Down Resistor Values for Cyclone IV Devices (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|--------------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------| | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (2), (3) | 7 | 25 | 41 | kΩ | | | Value of the I/O pin pull-up resistor | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (2), (3) | 7 | 28 | 47 | kΩ | | D | before and during configuration, as | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (2), (3) | 8 | 35 | 61 | kΩ | | R_ <sub>PU</sub> | well as user mode if you enable the programmable pull-up resistor option | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (2), (3) | 10 | 57 | 108 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (2), (3) | 13 | 82 | 163 | kΩ | | | | $V_{CCIO} = 1.2 \text{ V} \pm 5\%$ (2), (3) | 19 | 143 | 351 | kΩ | | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (4) | 6 | 19 | 30 | kΩ | | | Value of the 1/O air well decreased as | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (4) | 6 | 22 | 36 | kΩ | | R_PD | Value of the I/O pin pull-down resistor before and during configuration | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (4) | 6 | 25 | 43 | kΩ | | | 201010 and daring bonnigaration | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (4) | 7 | 35 | 71 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (4) | 8 | 50 | 112 | kΩ | ### Notes to Table 1-12: - (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available for JTAG TCK. - (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (3) $R_{PU} = (V_{CC10} V_1)/I_{R_PU}$ Minimum condition: $-40^{\circ}C$ ; $V_{CC10} = V_{CC} + 5\%$ , $V_1 = V_{CC} + 5\% 50$ mV; Typical condition: $25^{\circ}C$ ; $V_{CC10} = V_{CC}$ , $V_1 = 0$ V; $V_2 = 0$ V; $V_3 = 0$ V; $V_4 = 0$ V and $V_5 = 0$ V and $V_6 = 0$ V and $V_7 = 0$ V and $V_8 $V_$ Maximum condition: $100^{\circ}\text{C}$ ; $V_{\text{CCIO}} = V_{\text{CC}} - 5\%$ , $V_{\text{I}} = 0$ V; in which $V_{\text{I}}$ refers to the input voltage at the I/O pin. (4) $R_{PD} = V_I/I_{RPD}$ Minimum condition: -40°C; $V_{CCIO} = V_{CC} + 5\%$ , $V_I = 50$ mV; Typical condition: 25°C; $V_{CCIO} = V_{CC}$ , $V_1 = V_{CC} - 5\%$ ; Maximum condition: 100°C; $V_{CCIO} = V_{CC} - 5\%$ , $V_1 = V_{CC} - 5\%$ ; in which $V_1$ refers to the input voltage at the I/O pin. ### **Hot-Socketing** Table 1–13 lists the hot-socketing specifications for Cyclone IV devices. Table 1–13. Hot-Socketing Specifications for Cyclone IV Devices | Symbol | Parameter | Maximum | |-------------------------|-----------------------------------|----------| | I <sub>IOPIN(DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN(AC)</sub> | AC current per I/O pin | 8 mA (1) | | I <sub>XCVRTX(DC)</sub> | DC current per transceiver TX pin | 100 mA | | I <sub>XCVRRX(DC)</sub> | DC current per transceiver RX pin | 50 mA | #### Note to Table 1-13: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|IIOPIN| = C \frac{dv}{dt}$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. ## **Schmitt Trigger Input** Cyclone IV devices support Schmitt trigger input on the TDI, TMS, TCK, nSTATUS, nCONFIG, nCE, CONF\_DONE, and DCLK pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signals with slow edge rate. Table 1–14 lists the hysteresis specifications across the supported $V_{\rm CCIO}$ range for Schmitt trigger inputs in Cyclone IV devices. Table 1–14. Hysteresis Specifications for Schmitt Trigger Input in Cyclone IV Devices | Symbol | Parameter | Conditions (V) | Minimum | Unit | |----------------------|--------------------------------|-------------------------|---------|------| | | | $V_{CCIO} = 3.3$ | 200 | mV | | V <sub>SCHMITT</sub> | Hysteresis for Schmitt trigger | V <sub>CCIO</sub> = 2.5 | 200 | mV | | | input | V <sub>CCIO</sub> = 1.8 | 140 | mV | | | | V <sub>CCIO</sub> = 1.5 | 110 | mV | # I/O Standard Specifications The following tables list input voltage sensitivities ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ), for various I/O standards supported by Cyclone IV devices. Table 1–15 through Table 1–20 provide the I/O standard specifications for Cyclone IV devices. Table 1–15. Single-Ended I/O Standard Specifications for Cyclone IV Devices (1), (2) | I/O Ctondovd | V <sub>CCIO</sub> (V) | | V | <sub>IL</sub> (V) | V | / <sub>IH</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> | I <sub>OH</sub> | | |----------------------|-----------------------|-----|-------|-------------------|-----------------------------|-----------------------------|-------------------------|-----------------------------|-----------------------------|--------------------|-------------| | I/O Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA)<br><i>(4)</i> | (mA)<br>(4) | | 3.3-V LVTTL (3) | 3.135 | 3.3 | 3.465 | _ | 0.8 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 | | 3.3-V LVCMOS (3) | 3.135 | 3.3 | 3.465 | _ | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 2 | -2 | | 3.0-V LVTTL (3) | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.45 | 2.4 | 4 | -4 | | 3.0-V LVCMOS (3) | 2.85 | 3.0 | 3.15 | -0.3 | 0.8 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 2.5 V <sup>(3)</sup> | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | V <sub>CCIO</sub> + 0.3 | 0.4 | 2.0 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 x<br>V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | 2.25 | 0.45 | V <sub>CCIO</sub> – 0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 x<br>V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x<br>V <sub>CCIO</sub> | 0.75 x<br>V <sub>CCIO</sub> | 2 | -2 | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 x<br>V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x<br>V <sub>CCIO</sub> | 0.75 x<br>V <sub>CCIO</sub> | 2 | -2 | | 3.0-V PCI | 2.85 | 3.0 | 3.15 | _ | 0.3 x<br>V <sub>CCIO</sub> | 0.5 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | 1.5 | -0.5 | | 3.0-V PCI-X | 2.85 | 3.0 | 3.15 | _ | 0.35 x<br>V <sub>CCIO</sub> | 0.5 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | 1.5 | -0.5 | ### Notes to Table 1-15: - (1) For voltage-referenced receiver input waveform and explanation of terms used in Table 1-15, refer to "Glossary" on page 1-37. - (2) AC load CL = 10 pF - (3) For more information about interfacing Cyclone IV devices with 3.3/3.0/2.5-V LVTTL/LVCMOS I/O standards, refer to AN 447: Interfacing Cyclone III and Cyclone IV Devices with 3.3/3.0/2.5-V LVTTL/LVCMOS I/O Systems. - (4) To meet the loL and loH specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), set the current strength settings to 4 mA or higher. Setting at lower current strength may not meet the loL and loH specifications in the handbook. Table 1–20. Differential I/O Standard Specifications for Cyclone IV Devices (1) (Part 2 of 2) | I/O Standard | | V <sub>CCIO</sub> (V) | ) | V <sub>ID</sub> ( | mV) | | V <sub>ICM</sub> (V) <sup>(2)</sup> | | Vo | <sub>D</sub> (mV) | (3) | 1 | ا V <sub>os</sub> (V) | 3) | |-----------------------------------|-------|-----------------------|-------|-------------------|-----|------|--------------------------------------------------------------------------------|------|-----|-------------------|-----|-------|-----------------------|-------| | i/U Stanuaru | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVDS | | | | | | 0.05 | $D_{MAX} \leq 500 \text{ Mbps}$ | 1.80 | | | | | | | | (Column<br>I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{l} 500 \; Mbps \leq D_{MAX} \\ \leq \; 700 \; Mbps \end{array}$ | 1.80 | 247 | _ | 600 | 1.125 | 1.25 | 1.375 | | 1,00) | | | | | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | | | | | | | | BLVDS (Row I/Os) (4) | 2.375 | 2.5 | 2.625 | 100 | | _ | _ | _ | _ | _ | _ | | _ | _ | | BLVDS<br>(Column<br>I/Os) (4) | 2.375 | 2.5 | 2.625 | 100 | | _ | _ | _ | _ | _ | _ | | _ | _ | | mini-LVDS<br>(Row I/Os) | 2.375 | 2.5 | 2.625 | _ | _ | _ | | | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | mini-LVDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | | _ | _ | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | RSDS® (Row<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | RSDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | | | | | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | PPDS (Row I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | | PPDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | | | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | ### Notes to Table 1-20: - (1) For an explanation of terms used in Table 1–20, refer to "Glossary" on page 1–37. - (2) $V_{IN}$ range: $0 \text{ V} \leq V_{IN} \leq 1.85 \text{ V}.$ - (3) $R_L \text{ range: } 90 \leq R_L \leq 110 \ \Omega$ . - (4) There are no fixed $V_{IN}$ , $V_{OD}$ , and $V_{OS}$ specifications for BLVDS. They depend on the system topology. - (5) The Mini-LVDS, RSDS, and PPDS standards are only supported at the output pins. - (6) The LVPECL I/O standard is only supported on dedicated clock input pins. This I/O standard is not supported for output pins. # **Power Consumption** Use the following methods to estimate power for a design: - the Excel-based EPE - the Quartus<sup>®</sup> II PowerPlay power analyzer feature The interactive Excel-based EPE is used prior to designing the device to get a magnitude estimate of the device power. The Quartus II PowerPlay power analyzer provides better quality estimates based on the specifics of the design after place-and-route is complete. The PowerPlay power analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, combined with detailed circuit models, can yield very accurate power estimates. For more information about power estimation tools, refer to the *Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in volume 3 of the *Quartus II Handbook*. # **Switching Characteristics** This section provides performance characteristics of Cyclone IV core and periphery blocks for commercial grade devices. These characteristics can be designated as Preliminary or Final. - Preliminary characteristics are created using simulation results, process data, and other known parameters. The upper-right hand corner of these tables show the designation as "Preliminary". - Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables. # **Transceiver Performance Specifications** Table 1–21 lists the Cyclone IV GX transceiver specifications. Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 1 of 4) | Symbol/ | Oouditions. | | C6 | | | C7, I7 | | | C8 | | | |-----------------------------------------------------------|------------------------------------------------------|----------------------------|---------------|------------|---------------------|---------------|------------|---------------------|---------------|--------|--------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Reference Clock | | | | | | | | | | | | | Supported I/O<br>Standards | | 1.2 V F | PCML, 1.5 | V PCML, 3. | 3 V PCN | 1L, Differe | ntial LVPE | CL, LVD | S, HCSL | | | | Input frequency from REFCLK input pins | _ | 50 | _ | 156.25 | 50 | _ | 156.25 | 50 | _ | 156.25 | MHz | | Spread-spectrum<br>modulating clock<br>frequency | Physical interface<br>for PCI Express<br>(PIPE) mode | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum downspread | PIPE mode | _ | 0 to<br>-0.5% | _ | _ | 0 to<br>-0.5% | _ | _ | 0 to<br>-0.5% | _ | _ | | Peak-to-peak<br>differential input<br>voltage | _ | 0.1 | _ | 1.6 | 0.1 | _ | 1.6 | 0.1 | _ | 1.6 | V | | V <sub>ICM</sub> (AC coupled) | _ | | 1100 ± 5 | 5% | | 1100 ± 5% | % | | 1100 ± 5 | % | mV | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for PCIe<br>reference clock | 250 | _ | 550 | 250 | _ | 550 | 250 | _ | 550 | mV | | Transmitter REFCLK<br>Phase Noise (1) | Frequency offset | _ | _ | -123 | _ | _ | -123 | _ | _ | -123 | dBc/Hz | | Transmitter REFCLK<br>Total Jitter (1) | = 1 MHz – 8 MHZ | _ | _ | 42.3 | _ | _ | 42.3 | _ | _ | 42.3 | ps | | R <sub>ref</sub> | _ | _ | 2000<br>± 1% | _ | _ | 2000<br>± 1% | _ | _ | 2000<br>± 1% | _ | Ω | | Transceiver Clock | | | | | | | | | | | | | cal_blk_clk clock frequency | _ | 10 | _ | 125 | 10 | _ | 125 | 10 | _ | 125 | MHz | | fixedclk clock frequency | PCIe Receiver<br>Detect | _ | 125 | _ | _ | 125 | _ | _ | 125 | _ | MHz | | reconfig_clk<br>clock frequency | Dynamic<br>reconfiguration<br>clock frequency | 2.5/<br>37.5<br><i>(2)</i> | _ | 50 | 2.5/<br>37.5<br>(2) | _ | 50 | 2.5/<br>37.5<br>(2) | _ | 50 | MHz | | Delta time between reconfig_clk | _ | _ | _ | 2 | _ | _ | 2 | _ | _ | 2 | ms | | Transceiver block<br>minimum<br>power-down pulse<br>width | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | μs | Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 3 of 4) | Symbol/ | 0 1111 | | C6 | | | C7, I7 | | | C8 | | | |----------------------------------------------------------------|----------------------------------------------------------------|-----|-----|-------|-----|--------|-------|-----|-----|-------|--------------------------------| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Signal detect/loss threshold | PIPE mode | 65 | _ | 175 | 65 | _ | 175 | 65 | _ | 175 | mV | | t <sub>LTR</sub> (10) | _ | _ | _ | 75 | _ | _ | 75 | _ | _ | 75 | μs | | t <sub>LTR-LTD_Manual</sub> (11) | _ | 15 | _ | _ | 15 | _ | _ | 15 | _ | _ | μs | | t <sub>LTD</sub> (12) | _ | 0 | 100 | 4000 | 0 | 100 | 4000 | 0 | 100 | 4000 | ns | | t <sub>LTD_Manual</sub> (13) | _ | | _ | 4000 | _ | | 4000 | _ | | 4000 | ns | | t <sub>LTD_Auto</sub> (14) | _ | | _ | 4000 | _ | | 4000 | _ | | 4000 | ns | | Receiver buffer and CDR offset cancellation time (per channel) | _ | | _ | 17000 | _ | _ | 17000 | _ | _ | 17000 | recon<br>fig_c<br>lk<br>cycles | | | DC Gain Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | Programmable DC gain | DC Gain Setting = 1 | _ | 3 | _ | _ | 3 | _ | _ | 3 | _ | dB | | | DC Gain Setting = 2 | _ | 6 | _ | _ | 6 | _ | _ | 6 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | 1.5 V PCML | | | | | | | | | | | | Data rate (F324 and smaller package) | _ | 600 | _ | 2500 | 600 | _ | 2500 | 600 | _ | 2500 | Mbps | | Data rate (F484 and larger package) | _ | 600 | _ | 3125 | 600 | _ | 3125 | 600 | _ | 2500 | Mbps | | V <sub>OCM</sub> | 0.65 V setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Differential on-chip | 100–Ω setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 150– $\Omega$ setting | _ | 150 | _ | _ | 150 | _ | _ | 150 | _ | Ω | | Differential and common mode return loss | PIPE, CPRI LV, Serial Rapid I/O SR, SDI, XAUI, SATA Compliant | | | | | | | _ | | | | | Rise time | _ | 50 | _ | 200 | 50 | _ | 200 | 50 | _ | 200 | ps | | Fall time | _ | 50 | _ | 200 | 50 | _ | 200 | 50 | _ | 200 | ps | | Intra-differential pair<br>skew | _ | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block skew | _ | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 4 of 4) | Symbol/ | Conditions | | C6 | | | C7, I7 | | | C8 | | Unit | |--------------------------------------------------|-------------|-----|-----|--------|--------|-----------|--------------|--------|-----|--------|-------| | Description | Collultions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | PLD-Transceiver Inte | rface | | | | | | | | | | | | Interface speed<br>(F324 and smaller<br>package) | _ | 25 | _ | 125 | 25 | _ | 125 | 25 | _ | 125 | MHz | | Interface speed<br>(F484 and larger<br>package) | _ | 25 | _ | 156.25 | 25 | _ | 156.25 | 25 | _ | 156.25 | MHz | | Digital reset pulse width | _ | | • | | Minimu | m is 2 pa | rallel clock | cycles | | • | | ### Notes to Table 1-21: - (1) This specification is valid for transmitter output jitter specification with a maximum total jitter value of 112 ps, typically for 3.125 Gbps SRIO and XAUI protocols. - (2) The minimum reconfig\_clk frequency is 2.5 MHz if the transceiver channel is configured in **Transmitter Only** mode. The minimum reconfig\_clk frequency is 37.5 MHz if the transceiver channel is configured in **Receiver Only** or **Receiver and Transmitter** mode. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The rate matcher supports only up to ±300 parts per million (ppm). - (5) Supported for the F169 and F324 device packages only. - (6) Supported for the F484, F672, and F896 device packages only. Pending device characterization. - (7) To support CDR ppm tolerance greater than ±300 ppm, implement ppm detector in user logic and configure CDR to Manual Lock Mode. - (8) Asynchronous spread-spectrum clocking is not supported. - (9) For the EP4CGX30 (F484 package only), EP4CGX50, and EP4CGX75 devices, the CDR ppl tolerance is ±200 ppm. - (10) Time taken until pll locked goes high after pll powerdown deasserts. - (11) Time that the CDR must be kept in lock-to-reference mode after rx analogreset deasserts and before rx locktodata is asserted in manual mode. - (12) Time taken to recover valid data after the rx\_locktodata signal is asserted in manual mode (Figure 1–2), or after rx\_freqlocked signal goes high in automatic mode (Figure 1–3). - (13) Time taken to recover valid data after the $\mbox{rx\_locktodata}$ signal is asserted in manual mode. - (14) Time taken to recover valid data after the $rx\_freqlocked$ signal goes high in automatic mode. - (15) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. Table 1–23 lists the Cyclone IV GX transceiver block AC specifications. Table 1–23. Transceiver Block AC Specification for Cyclone IV GX Devices (1), (2) | Symbol/ | Conditions | | C6 | | | C7, I7 | 7 | | C8 | | II.a.i.k | | | | | |-------------------------------------------------------------------------|------------------------------------------------|-----|-------|-------|-----|--------|-------|-----|--------|-------|----------|--|--|--|--| | Description | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | | | | PCIe Transmit Jitter Gene | PCIe Transmit Jitter Generation <sup>(3)</sup> | | | | | | | | | | | | | | | | Total jitter at 2.5 Gbps<br>(Gen1) | Compliance pattern | _ | _ | 0.25 | _ | _ | 0.25 | _ | _ | 0.25 | UI | | | | | | PCIe Receiver Jitter Tolerance (3) | | | | | | | | | | | | | | | | | Total jitter at 2.5 Gbps<br>(Gen1) | Compliance pattern | | > 0.6 | ; | | > 0.6 | i | | > 0.6 | ; | UI | | | | | | GIGE Transmit Jitter Generation (4) | | | | | | | | | | | | | | | | | Deterministic jitter<br>(peak-to-peak) | Pattern = CRPAT | _ | _ | 0.14 | _ | _ | 0.14 | _ | _ | 0.14 | UI | | | | | | Total jitter (peak-to-peak) | Pattern = CRPAT | _ | _ | 0.279 | _ | _ | 0.279 | _ | _ | 0.279 | UI | | | | | | GIGE Receiver Jitter Toler | ance <sup>(4)</sup> | | | | | | | | | | | | | | | | Deterministic jitter<br>tolerance (peak-to-peak) | Pattern = CJPAT | | > 0.4 | 1 | | > 0.4 | | | > 0.4 | | UI | | | | | | Combined deterministic<br>and random jitter<br>tolerance (peak-to-peak) | Pattern = CJPAT | | > 0.6 | 6 | | > 0.60 | 6 | | > 0.60 | 6 | UI | | | | | ### Notes to Table 1-23: - (1) Dedicated refclk pins were used to drive the input reference clocks. - (2) The jitter numbers specified are valid for the stated conditions only. - (3) The jitter numbers for PIPE are compliant to the PCle Base Specification 2.0. - (4) The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification. # **Core Performance Specifications** The following sections describe the clock tree specifications, PLLs, embedded multiplier, memory block, and configuration specifications for Cyclone IV Devices. # **Clock Tree Specifications** Table 1–24 lists the clock tree specifications for Cyclone IV devices. Table 1–24. Clock Tree Performance for Cyclone IV Devices (Part 1 of 2) | Davisa | | | | Perfor | mance | | | | 11!4 | |---------|-----|-------|-----|---------|---------|-------|--------------------|-----|------| | Device | C6 | C7 | C8 | C8L (1) | C9L (1) | 17 | I8L <sup>(1)</sup> | A7 | Unit | | EP4CE6 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE10 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE15 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE22 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE30 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | | EP4CE40 | 500 | 437.5 | 402 | 362 | 265 | 437.5 | 362 | 402 | MHz | ## **Embedded Multiplier Specifications** Table 1–26 lists the embedded multiplier specifications for Cyclone IV devices. Table 1–26. Embedded Multiplier Specifications for Cyclone IV Devices | Mode | Resources Used | | I | Performance | ) | | llmit | |------------------------|-----------------------|-----|------------|-------------|----------|-----|-------| | Mode | Number of Multipliers | C6 | C7, I7, A7 | C8 | C8L, I8L | C9L | Unit | | 9 × 9-bit multiplier | 1 | 340 | 300 | 260 | 240 | 175 | MHz | | 18 × 18-bit multiplier | 1 | 287 | 250 | 200 | 185 | 135 | MHz | ## **Memory Block Specifications** Table 1–27 lists the M9K memory block specifications for Cyclone IV devices. Table 1-27. Memory Block Performance Specifications for Cyclone IV Devices | | | Resou | rces Used | | Per | forman | ice | | | |-----------|------------------------------------|-------|---------------|-----|------------|--------|----------|-----|------| | Memory | Mode | LEs | M9K<br>Memory | C6 | C7, I7, A7 | C8 | C8L, I8L | C9L | Unit | | | FIFO 256 × 36 | 47 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | | MOV Plook | Single-port 256 × 36 | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | | | Simple dual-port 256 × 36 CLK | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | | | True dual port 512 × 18 single CLK | 0 | 1 | 315 | 274 | 238 | 200 | 157 | MHz | ## **Configuration and JTAG Specifications** Table 1–28 lists the configuration mode specifications for Cyclone IV devices. Table 1–28. Passive Configuration Mode Specifications for Cyclone IV Devices (1) | Programming Mode | V <sub>CCINT</sub> Voltage Level (V) | DCLK f <sub>max</sub> | Unit | |---------------------------------|--------------------------------------|-----------------------|------| | Passive Serial (PS) | 1.0 <i>(3)</i> | 66 | MHz | | rassive serial (FS) | 1.2 | 133 | MHz | | Fast Passive Parallel (FPP) (2) | 1.0 <sup>(3)</sup> | 66 | MHz | | Tast rassive ratallel (FFF) 1-7 | 1.2 (4) | 100 | MHz | ### Notes to Table 1-28: - (1) For more information about PS and FPP configuration timing parameters, refer to the *Configuration and Remote System Upgrades in Cyclone IV Devices* chapter. - (2) FPP configuration mode supports all Cyclone IV E devices (except for E144 package devices) and EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 only. - (3) $V_{CCINT} = 1.0 \text{ V}$ is only supported for Cyclone IV E 1.0 V core voltage devices. - (4) Cyclone IV E devices support 1.2 V V<sub>CCINT</sub>. Cyclone IV E 1.2 V core voltage devices support 133 MHz DCLK f<sub>MAX</sub> for EP4CE6, EP4CE10, EP4CE15, EP4CE22, EP4CE30, and EP4CE40 only. For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to Section III: System Performance Specifications of the External Memory Interfaces Handbook. Actual achievable frequency depends on design- and system-specific factors. Perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. ## **High-Speed I/O Specifications** Table 1–31 through Table 1–36 list the high-speed I/O timing for Cyclone IV devices. For definitions of high-speed timing specifications, refer to "Glossary" on page 1–37. Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 1 of 2) | | | | C6 | | | C7, I | 7 | | C8, A | 7 | | C8L, I | BL | | C9L | | | |------------------------------------------------------|------------------------------------------|-----|-----|-----|-----|-------|-------|-----|-------|-------|-----|--------|-------|-----|-----|-------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 180 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | | 155.5 | 5 | _ | 132.5 | MHz | | | ×8 | 5 | | 180 | 5 | | 155.5 | 5 | _ | 155.5 | 5 | | 155.5 | 5 | _ | 132.5 | MHz | | f <sub>HSCLK</sub><br>(input clock | ×7 | 5 | _ | 180 | 5 | | 155.5 | 5 | | 155.5 | 5 | | 155.5 | 5 | _ | 132.5 | MHz | | frequency) | ×4 | 5 | | 180 | 5 | | 155.5 | 5 | | 155.5 | 5 | | 155.5 | 5 | - | 132.5 | MHz | | , | ×2 | 5 | | 180 | 5 | _ | 155.5 | 5 | | 155.5 | 5 | | 155.5 | 5 | | 132.5 | MHz | | | ×1 | 5 | _ | 360 | 5 | _ | 311 | 5 | _ | 311 | 5 | | 311 | 5 | _ | 265 | MHz | | | ×10 | 100 | _ | 360 | 100 | | 311 | 100 | l | 311 | 100 | | 311 | 100 | _ | 265 | Mbps | | | ×8 | 80 | | 360 | 80 | | 311 | 80 | | 311 | 80 | | 311 | 80 | _ | 265 | Mbps | | Device operation in | ×7 | 70 | | 360 | 70 | _ | 311 | 70 | | 311 | 70 | _ | 311 | 70 | 1 | 265 | Mbps | | Mbps | ×4 | 40 | _ | 360 | 40 | _ | 311 | 40 | _ | 311 | 40 | _ | 311 | 40 | _ | 265 | Mbps | | · | ×2 | 20 | _ | 360 | 20 | _ | 311 | 20 | _ | 311 | 20 | _ | 311 | 20 | _ | 265 | Mbps | | | ×1 | 10 | | 360 | 10 | | 311 | 10 | | 311 | 10 | | 311 | 10 | | 265 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | Transmitter<br>channel-to-<br>channel skew<br>(TCCS) | _ | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | | | 500 | _ | _ | 550 | | | 600 | _ | _ | 700 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} = 5 pF$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _ | 500 | _ | _ | 500 | 1 | | 500 | _ | _ | 500 | ı | _ | 500 | | ps | Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 2 of 2) | Symbol | Modes | | C6 | | | C7, I | 7 | | C8, A | 7 | | C8L, I | BL | | C9L | | Unit | |-----------------------|-------|-----|-----|-----|-----|-------|-----|-----|-------|-----|-----|--------|-----|-----|-----|-----|------| | | MUUGS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>LOCK</sub> (3) | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | | 1 | ms | #### Notes to Table 1-31: - (1) Applicable for true RSDS and emulated RSDS\_E\_3R transmitter. - (2) Cyclone IV E devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Emulated RSDS transmitter is supported at the output pin of all I/O Banks. Cyclone IV GX devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated RSDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9. - (3) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. Table 1–32. Emulated RSDS\_E\_1R Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 1 of 2) | | | | C6 | | | C7, 17 | 1 | | C8, A7 | 7 | ( | C8L, 18 | BL | | C9L | | | |------------------------------------|----------------------------|-----|-----|-----|-----|--------|-----|-----|--------|-----|-----|---------|-----|-----|-----|------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | | ×8 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | frequency) | ×4 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | | 85 | 5 | _ | 72.5 | MHz | | . ,, | ×2 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 72.5 | MHz | | | ×1 | 5 | _ | 170 | 5 | _ | 170 | 5 | _ | 170 | 5 | | 170 | 5 | _ | 145 | MHz | | | ×10 | 100 | _ | 170 | 100 | | 170 | 100 | _ | 170 | 100 | _ | 170 | 100 | _ | 145 | Mbps | | | ×8 | 80 | | 170 | 80 | _ | 170 | 80 | _ | 170 | 80 | | 170 | 80 | | 145 | Mbps | | Device operation in | ×7 | 70 | _ | 170 | 70 | | 170 | 70 | | 170 | 70 | | 170 | 70 | _ | 145 | Mbps | | Mbps | ×4 | 40 | _ | 170 | 40 | _ | 170 | 40 | | 170 | 40 | _ | 170 | 40 | _ | 145 | Mbps | | | ×2 | 20 | _ | 170 | 20 | _ | 170 | 20 | | 170 | 20 | _ | 170 | 20 | _ | 145 | Mbps | | | ×1 | 10 | _ | 170 | 10 | | 170 | 10 | | 170 | 10 | | 170 | 10 | _ | 145 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | | 200 | | _ | 200 | | _ | 200 | | | 200 | | | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | _ | _ | 600 | _ | _ | 700 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} =$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | | 5 pF | | | | | | | | | | | | | | | | | | | 20 – 80%, | | 500 | | | F00 | | | F00 | | | F00 | | | 500 | | | | t <sub>FALL</sub> | C <sub>LOAD</sub> = 5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | | _ | 500 | | | 500 | | ps | # **IOE Programmable Delay** Table 1–40 and Table 1–41 list the IOE programmable delay for Cyclone IV E 1.0 V core voltage devices. Table 1–40. IOE Programmable Delay on Column Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2) | | | Number | | Max Offset | | t | | | | |-----------------------------------------------------------------------|--------------------------------|---------|---------------|--------------|-------|-------|-------------|-------|----| | Parameter | Paths Affected | of | Min<br>Offset | Fact I:ornor | | | Slow Corner | | | | | | Setting | | C8L | I8L | C8L | C9L | I8L | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 2.054 | 1.924 | 3.387 | 4.017 | 3.411 | ns | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.010 | 1.875 | 3.341 | 4.252 | 3.367 | ns | | Delay from output register to output pin | I/O output<br>register to pad | 2 | 0 | 0.641 | 0.631 | 1.111 | 1.377 | 1.124 | ns | | Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.971 | 0.931 | 1.684 | 2.298 | 1.684 | ns | ### Notes to Table 1-40: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software. Table 1–41. IOE Programmable Delay on Row Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2) | | | Number | | Max Offset | | | | | | |-----------------------------------------------------------------------|--------------------------------|---------|---------------|-------------|-------|-------------|-------|-------|------| | Parameter | Paths Affected | of | Min<br>Offset | Fast Corner | | Slow Corner | | | Unit | | | | Setting | | C8L | I8L | C8L | C9L | I8L | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 2.057 | 1.921 | 3.389 | 4.146 | 3.412 | ns | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.059 | 1.919 | 3.420 | 4.374 | 3.441 | ns | | Delay from output register to output pin | I/O output<br>register to pad | 2 | 0 | 0.670 | 0.623 | 1.160 | 1.420 | 1.168 | ns | | Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.960 | 0.919 | 1.656 | 2.258 | 1.656 | ns | ### Notes to Table 1-41: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting **0** as available in the Quartus II software. Table 1-46. Glossary (Part 3 of 5) | Letter | Term | Definitions | | | | | | | | | |--------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | | $R_L$ | Receiver differential input discrete resistor (external to Cyclone IV devices). | | | | | | | | | | | Receiver Input<br>Waveform | Receiver input waveform for LVDS and LVPECL differential standards: Single-Ended Waveform | | | | | | | | | | R | | Positive Channel (p) = V <sub>IH</sub> | | | | | | | | | | | | Negative Channel (n) = V <sub>IL</sub> | | | | | | | | | | | | | | | | | | | | | | | | Differential Waveform (Mathematical Function of Positive & Negative Channel) | | | | | | | | | | | | V <sub>ID</sub> 0 V | | | | | | | | | | | | V <sub>ID</sub> p-n | | | | | | | | | | | Receiver input<br>skew margin<br>(RSKM) | High-speed I/O block: The total margin left after accounting for the sampling window and TCCS. RSKM = (TUI – SW – TCCS) / 2. | | | | | | | | | | | Single-ended<br>voltage-<br>referenced I/O<br>Standard | V <sub>CCIO</sub> V <sub>OH</sub> V <sub>IH(AC)</sub> | | | | | | | | | | | | V <sub>IH(DC)</sub> | | | | | | | | | | | | | | | | | | | | | | S | | VIL(AC) | | | | | | | | | | | | $\overline{V_{ ext{OL}}}$ | | | | | | | | | | | | The JEDEC standard for SSTI and HSTL I/O standards defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform <i>ringing</i> . | | | | | | | | | | | SW (Sampling Window) | High-speed I/O block: The period of time during which the data must be valid to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window | | | | | | | | | Table 1-46. Glossary (Part 5 of 5) | Letter | Term | Definitions | | | | | | |--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | | | | | | V <sub>DIF(AC)</sub> | AC differential input voltage: The minimum AC input differential voltage required for switching. | | | | | | | | V <sub>DIF(DC)</sub> | DC differential input voltage: The minimum DC input differential voltage required for switching. | | | | | | | | V <sub>ICM</sub> | Input common mode voltage: The common mode of the differential signal at the receiver. | | | | | | | | V <sub>ID</sub> | Input differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | | | | | | V <sub>IH</sub> | Voltage input high: The minimum positive voltage applied to the input that is accepted by the device as a logic high. | | | | | | | | V <sub>IH(AC)</sub> | High-level AC input voltage. | | | | | | | | V <sub>IH(DC)</sub> | High-level DC input voltage. | | | | | | | | V <sub>IL</sub> | Voltage input low: The maximum positive voltage applied to the input that is accepted by the device as a logic low. | | | | | | | | V <sub>IL (AC)</sub> | Low-level AC input voltage. | | | | | | | | V <sub>IL (DC)</sub> | Low-level DC input voltage. | | | | | | | | V <sub>IN</sub> | DC input voltage. | | | | | | | | V <sub>OCM</sub> | Output common mode voltage: The common mode of the differential signal at the transmitter. | | | | | | | v | V <sub>OD</sub> | Output differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $V_{OD} = V_{OH} - V_{OL}$ . | | | | | | | | V <sub>OH</sub> | Voltage output high: The maximum positive voltage from an output that the device considers is accepted as the minimum positive high level. | | | | | | | | V <sub>OL</sub> | Voltage output low: The maximum positive voltage from an output that the device considers is accepted as the maximum positive low level. | | | | | | | | V <sub>OS</sub> | Output offset voltage: $V_{OS} = (V_{OH} + V_{OL}) / 2$ . | | | | | | | | V <sub>OX (AC)</sub> | AC differential output cross point voltage: the voltage at which the differential output signals must cross. | | | | | | | | V <sub>REF</sub> | Reference voltage for the SSTL and HSTL I/O standards. | | | | | | | | V <sub>REF (AC)</sub> | AC input reference voltage for the SSTL and HSTL I/O standards. $V_{REF(AC)} = V_{REF(DC)} + noise$ . The peak-to-peak AC noise on $V_{REF}$ must not exceed 2% of $V_{REF(DC)}$ . | | | | | | | | V <sub>REF (DC)</sub> | DC input reference voltage for the SSTL and HSTL I/O standards. | | | | | | | | V <sub>SWING (AC)</sub> | AC differential input voltage: AC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. | | | | | | | | V <sub>SWING (DC)</sub> | DC differential input voltage: DC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. | | | | | | | | V <sub>TT</sub> | Termination voltage for the SSTL and HSTL I/O standards. | | | | | | | | V <sub>X (AC)</sub> | AC differential input cross point voltage: The voltage at which the differential input signals must cross. | | | | | | | W | _ | | | | | | | | X | _ | _ | | | | | | | Υ | _ | _ | | | | | | | Z | | _ | | | | | | # **Document Revision History** Table 1–47 lists the revision history for this chapter. Table 1–47. Document Revision History | Date | Version | Changes | | | | | |---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | March 2016 | 2.0 | Updated note (5) in Table 1–21 to remove support for the N148 package. | | | | | | October 2014 | 1.9 | Updated maximum value for V <sub>CCD_PLL</sub> in Table 1–1. | | | | | | | | Removed extended temperature note in Table 1–3. | | | | | | December 2013 | 1.8 | Updated Table 1–21 by adding Note (15). | | | | | | May 2013 | 1.7 | Updated Table 1–15 by adding Note (4). | | | | | | | | ■ Updated the maximum value for V <sub>I</sub> , V <sub>CCD_PLL</sub> , V <sub>CCIO</sub> , V <sub>CC_CLKIN</sub> , V <sub>CCH_GXB</sub> , and V <sub>CCA_GXB</sub> Table 1–1. | | | | | | | | ■ Updated Table 1–11 and Table 1–22. | | | | | | October 2012 | 1.6 | <ul> <li>Updated Table 1–21 to include peak-to-peak differential input voltage for the<br/>Cyclone IV GX transceiver input reference clock.</li> </ul> | | | | | | | | ■ Updated Table 1–29 to include the typical DCLK value. | | | | | | | | ■ Updated the minimum f <sub>HSCLK</sub> value in Table 1–31, Table 1–32, Table 1–33, Table 1–34, and Table 1–35. | | | | | | | 1.5 | <ul> <li>Updated "Maximum Allowed Overshoot or Undershoot Voltage", "Operating<br/>Conditions", and "PLL Specifications" sections.</li> </ul> | | | | | | November 2011 | | ■ Updated Table 1–2, Table 1–3, Table 1–4, Table 1–5, Table 1–8, Table 1–9, Table 1–15, Table 1–18, Table 1–19, and Table 1–21. | | | | | | | | ■ Updated Figure 1–1. | | | | | | | 1.4 | ■ Updated for the Quartus II software version 10.1 release. | | | | | | December 2010 | | ■ Updated Table 1–21 and Table 1–25. | | | | | | | | ■ Minor text edits. | | | | | | | 1.3 | Updated for the Quartus II software version 10.0 release: | | | | | | | | ■ Updated Table 1–3, Table 1–4, Table 1–21, Table 1–25, Table 1–28, Table 1–30, Table 1–40, Table 1–41, Table 1–42, Table 1–43, Table 1–44, and Table 1–45. | | | | | | July 2010 | | ■ Updated Figure 1–2 and Figure 1–3. | | | | | | | | <ul> <li>Removed SW Requirement and TCCS for Cyclone IV Devices tables.</li> </ul> | | | | | | | | ■ Minor text edits. | | | | | | | 1.2 | Updated to include automotive devices: | | | | | | | | <ul><li>Updated the "Operating Conditions" and "PLL Specifications" sections.</li></ul> | | | | | | March 2010 | | ■ Updated Table 1–1, Table 1–8, Table 1–9, Table 1–21, Table 1–26, Table 1–27, Table 1–31, Table 1–32, Table 1–33, Table 1–35, Table 1–36, Table 1–37, Table 1–38, Table 1–40, Table 1–42, and Table 1–43. | | | | | | | | ■ Added Table 1–5 to include ESD for Cyclone IV devices GPIOs and HSSI I/Os. | | | | | | | | <ul> <li>Added Table 1–44 and Table 1–45 to include IOE programmable delay for<br/>Cyclone IV E 1.2 V core voltage devices.</li> </ul> | | | | | | | | Minor text edits. | | | | | ## Table 1-47. Document Revision History | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | February 2010 | 1.1 | <ul> <li>Updated Table 1–3 through Table 1–44 to include information for Cyclone IV E devices and Cyclone IV GX devices for Quartus II software version 9.1 SP1 release.</li> <li>Minor text edits.</li> </ul> | | November 2009 | 1.0 | Initial release. |