



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                            |
|--------------------------------|------------------------------------------------------------|
| Product Status                 | Active                                                     |
| Number of LABs/CLBs            | 1840                                                       |
| Number of Logic Elements/Cells | 29440                                                      |
| Total RAM Bits                 | 1105920                                                    |
| Number of I/O                  | 150                                                        |
| Number of Gates                | -                                                          |
| Voltage - Supply               | 1.16V ~ 1.24V                                              |
| Mounting Type                  | Surface Mount                                              |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                            |
| Package / Case                 | 324-LBGA                                                   |
| Supplier Device Package        | 324-FBGA (19x19)                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4cgx30cf19c6n |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Cyclone IV E industrial devices I7 are offered with extended operating temperature range.

## **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Cyclone IV devices. The values are based on experiments conducted with the device and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied at these conditions. Table 1–1 lists the absolute maximum ratings for Cyclone IV devices.



Conditions beyond those listed in Table 1–1 cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time have adverse effects on the device.

Table 1–1. Absolute Maximum Ratings for Cyclone IV Devices (1)

| Symbol                | Parameter                                                                                                     | Min  | Max  | Unit |
|-----------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|
| V <sub>CCINT</sub>    | Core voltage, PCI Express® (PCIe®) hard IP block, and transceiver physical coding sublayer (PCS) power supply | -0.5 | 1.8  | V    |
| V <sub>CCA</sub>      | Phase-locked loop (PLL) analog power supply                                                                   | -0.5 | 3.75 | V    |
| V <sub>CCD_PLL</sub>  | PLL digital power supply                                                                                      | -0.5 | 1.8  | V    |
| V <sub>CCIO</sub>     | I/O banks power supply                                                                                        | -0.5 | 3.75 | V    |
| V <sub>CC_CLKIN</sub> | Differential clock input pins power supply                                                                    | -0.5 | 4.5  | V    |
| V <sub>CCH_GXB</sub>  | Transceiver output buffer power supply                                                                        | -0.5 | 3.75 | V    |
| V <sub>CCA_GXB</sub>  | Transceiver physical medium attachment (PMA) and auxiliary power supply                                       | -0.5 | 3.75 | V    |
| V <sub>CCL_GXB</sub>  | Transceiver PMA and auxiliary power supply                                                                    | -0.5 | 1.8  | V    |
| VI                    | DC input voltage                                                                                              | -0.5 | 4.2  | V    |
| I <sub>OUT</sub>      | DC output current, per pin                                                                                    | -25  | 40   | mA   |
| T <sub>STG</sub>      | Storage temperature                                                                                           | -65  | 150  | °C   |
| T <sub>J</sub>        | Operating junction temperature                                                                                | -40  | 125  | °C   |

#### Note to Table 1-1:

### **Maximum Allowed Overshoot or Undershoot Voltage**

During transitions, input signals may overshoot to the voltage shown in Table 1–2 and undershoot to -2.0 V for a magnitude of currents less than 100 mA and for periods shorter than 20 ns. Table 1-2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage over the lifetime of the device. The maximum allowed overshoot duration is specified as a percentage of high-time over the lifetime of the device.

<sup>(1)</sup> Supply voltage specifications apply to voltage readings taken at the device pins with respect to ground, not at the power supply.



A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.3 V can only be at 4.3 V for 65% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 65/10ths of a year.

Table 1–2. Maximum Allowed Overshoot During Transitions over a 10-Year Time Frame for Cyclone IV Devices

| Symbol         | Parameter                          | Condition (V)         | Overshoot Duration as % of High Time | Unit |
|----------------|------------------------------------|-----------------------|--------------------------------------|------|
|                |                                    | V <sub>I</sub> = 4.20 | 100                                  | %    |
|                |                                    | V <sub>I</sub> = 4.25 | 98                                   | %    |
|                | V <sub>i</sub> AC Input<br>Voltage | V <sub>I</sub> = 4.30 | 65                                   | %    |
|                |                                    | V <sub>I</sub> = 4.35 | 43                                   | %    |
| V <sub>i</sub> |                                    | V <sub>I</sub> = 4.40 | 29                                   | %    |
|                | l                                  | V <sub>I</sub> = 4.45 | 20                                   | %    |
|                |                                    | V <sub>I</sub> = 4.50 | 13                                   | %    |
|                |                                    | V <sub>I</sub> = 4.55 | 9                                    | %    |
|                |                                    | V <sub>I</sub> = 4.60 | 6                                    | %    |

Figure 1–1 shows the methodology to determine the overshoot duration. The overshoot voltage is shown in red and is present on the input pin of the Cyclone IV device at over 4.3 V but below 4.4 V. From Table 1–2, for an overshoot of 4.3 V, the percentage of high time for the overshoot can be as high as 65% over a 10-year period. Percentage of high time is calculated as ([delta T]/T)  $\times$  100. This 10-year period assumes that the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal. For lower I/O toggle rates and situations in which the device is in an idle state, lifetimes are increased.

Figure 1-1. Cyclone IV Devices Overshoot Duration



| Symbol               | Parameter                                                   | Conditions                        | Min   | Тур | Max               | Unit |
|----------------------|-------------------------------------------------------------|-----------------------------------|-------|-----|-------------------|------|
| V <sub>CCA_GXB</sub> | Transceiver PMA and auxiliary power supply                  | _                                 | 2.375 | 2.5 | 2.625             | V    |
| V <sub>CCL_GXB</sub> | Transceiver PMA and auxiliary power supply                  | _                                 | 1.16  | 1.2 | 1.24              | V    |
| V <sub>I</sub>       | DC input voltage                                            | _                                 | -0.5  |     | 3.6               | V    |
| V <sub>0</sub>       | DC output voltage                                           | _                                 | 0     | _   | V <sub>CCIO</sub> | V    |
| т                    | Operating junction temperature                              | For commercial use                | 0     | _   | 85                | °C   |
| T <sub>J</sub>       | operating junction temperature                              | For industrial use                | -40   | _   | 100               | °C   |
| t <sub>RAMP</sub>    | Power supply ramp time                                      | Standard power-on reset (POR) (7) | 50 μs | _   | 50 ms             | _    |
| TAINIF               |                                                             | Fast POR (8)                      | 50 μs | _   | 3 ms              | _    |
| I <sub>Diode</sub>   | Magnitude of DC current across PCI-clamp diode when enabled | _                                 | _     | ı   | 10                | mA   |

#### Notes to Table 1-4:

- (1) All VCCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time.
- (2) You must connect V<sub>CCD PLL</sub> to V<sub>CCINT</sub> through a decoupling capacitor and ferrite bead.
- (3) Power supplies must rise monotonically.
- (4) V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. Configurations pins are powered up by V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 where I/O Banks 3 and 9 only support V<sub>CCIO</sub> of 1.5, 1.8, 2.5, 3.0, and 3.3 V. For fast passive parallel (FPP) configuration mode, the V<sub>CCIO</sub> level of I/O Bank 8 must be powered up to 1.5, 1.8, 2.5, 3.0, and 3.3 V.
- (5) You must set  $V_{\text{CC\_CLKIN}}$  to 2.5 V if you use CLKIN as a high-speed serial interface (HSSI) refclk or as a DIFFCLK input.
- (6) The CLKIN pins in I/O Banks 3B and 8B can support single-ended I/O standard when the pins are used to clock left PLLs in non-transceiver applications.
- (7) The POR time for Standard POR ranges between 50 and 200 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 50 ms.
- (8) The POR time for Fast POR ranges between 3 and 9 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 3 ms.

### **ESD Performance**

This section lists the electrostatic discharge (ESD) voltages using the human body model (HBM) and charged device model (CDM) for Cyclone IV devices general purpose I/Os (GPIOs) and high-speed serial interface (HSSI) I/Os. Table 1–5 lists the ESD for Cyclone IV devices GPIOs and HSSI I/Os.

Table 1-5. ESD for Cyclone IV Devices GPIOs and HSSI I/Os

| Symbol  | Parameter                             | Passing Voltage | Unit |
|---------|---------------------------------------|-----------------|------|
| V       | ESD voltage using the HBM (GPIOs) (1) | ± 2000          | V    |
| VESDHBM | ESD using the HBM (HSSI I/Os) (2)     | ± 1000          | V    |
| V       | ESD using the CDM (GPIOs)             | ± 500           | V    |
| VESDCDM | ESD using the CDM (HSSI I/Os) (2)     | ± 250           | V    |

#### Notes to Table 1-5:

- (1) The passing voltage for EP4CGX15 and EP4CGX30 row I/Os is ±1000V.
- (2) This value is applicable only to Cyclone IV GX devices.

Table 1–7. Bus Hold Parameter for Cyclone IV Devices (Part 2 of 2) (1)

| Parameter           |           |        | V <sub>CCIO</sub> (V) |       |       |      |      |     |     |     |     |     |     |      |
|---------------------|-----------|--------|-----------------------|-------|-------|------|------|-----|-----|-----|-----|-----|-----|------|
|                     | Condition | on 1.2 |                       | 1.5   |       | 1.8  |      | 2.5 |     | 3.0 |     | 3.3 |     | Unit |
|                     |           | Min    | Max                   | Min   | Max   | Min  | Max  | Min | Max | Min | Max | Min | Max |      |
| Bus hold trip point | _         | 0.3    | 0.9                   | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2   | 0.8 | 2   | V    |

#### Note to Table 1-7:

(1) Bus hold trip points are based on the calculated input voltages from the JEDEC standard.

### **OCT Specifications**

Table 1–8 lists the variation of OCT without calibration across process, temperature, and voltage (PVT).

Table 1-8. Series OCT Without Calibration Specifications for Cyclone IV Devices

|                                |                       | Resistance         |                                                               |      |
|--------------------------------|-----------------------|--------------------|---------------------------------------------------------------|------|
| Description                    | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit |
|                                | 3.0                   | ±30                | ±40                                                           | %    |
| 0 · 00 <del>T</del> ···        | 2.5                   | ±30                | ±40                                                           | %    |
| Series OCT without calibration | 1.8                   | ±40                | ±50                                                           | %    |
| - Cambration                   | 1.5                   | ±50                | ±50                                                           | %    |
|                                | 1.2                   | ±50                | ±50                                                           | %    |

OCT calibration is automatically performed at device power-up for OCT-enabled I/Os.

Table 1–9 lists the OCT calibration accuracy at device power-up.

Table 1–9. Series OCT with Calibration at Device Power-Up Specifications for Cyclone IV Devices

|                       |                       | Calibration        | n Accuracy                                                    |      |
|-----------------------|-----------------------|--------------------|---------------------------------------------------------------|------|
| Description           | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit |
|                       | 3.0                   | ±10                | ±10                                                           | %    |
| Series OCT with       | 2.5                   | ±10                | ±10                                                           | %    |
| calibration at device | 1.8                   | ±10                | ±10                                                           | %    |
| power-up              | 1.5                   | ±10                | ±10                                                           | %    |
|                       | 1.2                   | ±10                | ±10                                                           | %    |

**Operating Conditions** 

Example 1–1 shows how to calculate the change of 50- $\Omega$  I/O impedance from 25°C at 3.0 V to 85°C at 3.15 V.

### Example 1-1. Impedance Change

$$\Delta R_V = (3.15 - 3) \times 1000 \times -0.026 = -3.83$$

$$\Delta R_T = (85 - 25) \times 0.262 = 15.72$$

Because  $\Delta R_V$  is negative,

$$MF_V = 1 / (3.83/100 + 1) = 0.963$$

Because  $\Delta R_T$  is positive,

$$MF_T = 15.72/100 + 1 = 1.157$$

$$MF = 0.963 \times 1.157 = 1.114$$

$$R_{final} = 50 \times 1.114 = 55.71 \Omega$$

## **Pin Capacitance**

Table 1–11 lists the pin capacitance for Cyclone IV devices.

Table 1–11. Pin Capacitance for Cyclone IV Devices (1)

| Symbol                  | Parameter                                                                                                       | Typical –<br>Quad Flat<br>Pack<br>(QFP) | Typical –<br>Quad Flat<br>No Leads<br>(QFN) | Typical –<br>Ball-Grid<br>Array<br>(BGA) | Unit |
|-------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|------------------------------------------|------|
| C <sub>IOTB</sub>       | Input capacitance on top and bottom I/O pins                                                                    | 7                                       | 7                                           | 6                                        | pF   |
| C <sub>IOLR</sub>       | Input capacitance on right I/O pins                                                                             | 7                                       | 7                                           | 5                                        | pF   |
| C <sub>LVDSLR</sub>     | Input capacitance on right I/O pins with dedicated LVDS output                                                  | 8                                       | 8                                           | 7                                        | pF   |
| C <sub>VREFLR</sub> (2) | Input capacitance on right dual-purpose $\ensuremath{\mathtt{VREF}}$ pin when used as $V_{REF}$ or user I/O pin | 21                                      | 21                                          | 21                                       | pF   |
| C <sub>VREFTB</sub> (2) | Input capacitance on top and bottom dual-purpose ${\tt VREF}$ pin when used as $V_{{\tt REF}}$ or user I/O pin  | 23 (3)                                  | 23                                          | 23                                       | pF   |
| C <sub>CLKTB</sub>      | Input capacitance on top and bottom dedicated clock input pins                                                  | 7                                       | 7                                           | 6                                        | pF   |
| C <sub>CLKLR</sub>      | Input capacitance on right dedicated clock input pins                                                           | 6                                       | 6                                           | 5                                        | pF   |

#### Notes to Table 1-11:

- (1) The pin capacitance applies to FBGA, UBGA, and MBGA packages.
- (2) When you use the VREF pin as a regular input or output, you can expect a reduced performance of toggle rate and  $t_{CO}$  because of higher pin capacitance.
- (3)  $C_{VREFTB}$  for the EP4CE22 device is 30 pF.

### **Schmitt Trigger Input**

Cyclone IV devices support Schmitt trigger input on the TDI, TMS, TCK, nSTATUS, nCONFIG, nCE, CONF\_DONE, and DCLK pins. A Schmitt trigger feature introduces hysteresis to the input signal for improved noise immunity, especially for signals with slow edge rate. Table 1–14 lists the hysteresis specifications across the supported  $V_{\rm CCIO}$  range for Schmitt trigger inputs in Cyclone IV devices.

Table 1–14. Hysteresis Specifications for Schmitt Trigger Input in Cyclone IV Devices

| Symbol               | Parameter                      | Conditions (V)          | Minimum | Unit |
|----------------------|--------------------------------|-------------------------|---------|------|
| V <sub>SCHMITT</sub> |                                | $V_{CCIO} = 3.3$        | 200     | mV   |
|                      | Hysteresis for Schmitt trigger | V <sub>CCIO</sub> = 2.5 | 200     | mV   |
|                      | input                          | V <sub>CCIO</sub> = 1.8 | 140     | mV   |
|                      |                                | V <sub>CCIO</sub> = 1.5 | 110     | mV   |

## I/O Standard Specifications

The following tables list input voltage sensitivities ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ), for various I/O standards supported by Cyclone IV devices. Table 1–15 through Table 1–20 provide the I/O standard specifications for Cyclone IV devices.

Table 1–15. Single-Ended I/O Standard Specifications for Cyclone IV Devices (1), (2)

| I/O Ctondovd         | V <sub>CCIO</sub> (V) |     | V     | V <sub>IL</sub> (V) V <sub>IH</sub> (V) |                             | V <sub>OL</sub> (V) V <sub>OH</sub> (V) |                         | l <sub>oL</sub>             | I <sub>OH</sub>             |                    |             |
|----------------------|-----------------------|-----|-------|-----------------------------------------|-----------------------------|-----------------------------------------|-------------------------|-----------------------------|-----------------------------|--------------------|-------------|
| I/O Standard         | Min                   | Тур | Max   | Min                                     | Max                         | Min                                     | Max                     | Max                         | Min                         | (mA)<br><i>(4)</i> | (mA)<br>(4) |
| 3.3-V LVTTL (3)      | 3.135                 | 3.3 | 3.465 | _                                       | 0.8                         | 1.7                                     | 3.6                     | 0.45                        | 2.4                         | 4                  | -4          |
| 3.3-V LVCMOS (3)     | 3.135                 | 3.3 | 3.465 | _                                       | 0.8                         | 1.7                                     | 3.6                     | 0.2                         | V <sub>CCIO</sub> - 0.2     | 2                  | -2          |
| 3.0-V LVTTL (3)      | 2.85                  | 3.0 | 3.15  | -0.3                                    | 0.8                         | 1.7                                     | V <sub>CCIO</sub> + 0.3 | 0.45                        | 2.4                         | 4                  | -4          |
| 3.0-V LVCMOS (3)     | 2.85                  | 3.0 | 3.15  | -0.3                                    | 0.8                         | 1.7                                     | V <sub>CCIO</sub> + 0.3 | 0.2                         | V <sub>CCIO</sub> - 0.2     | 0.1                | -0.1        |
| 2.5 V <sup>(3)</sup> | 2.375                 | 2.5 | 2.625 | -0.3                                    | 0.7                         | 1.7                                     | V <sub>CCIO</sub> + 0.3 | 0.4                         | 2.0                         | 1                  | -1          |
| 1.8 V                | 1.71                  | 1.8 | 1.89  | -0.3                                    | 0.35 x<br>V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub>             | 2.25                    | 0.45                        | V <sub>CCIO</sub> – 0.45    | 2                  | -2          |
| 1.5 V                | 1.425                 | 1.5 | 1.575 | -0.3                                    | 0.35 x<br>V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub>             | V <sub>CCIO</sub> + 0.3 | 0.25 x<br>V <sub>CCIO</sub> | 0.75 x<br>V <sub>CCIO</sub> | 2                  | -2          |
| 1.2 V                | 1.14                  | 1.2 | 1.26  | -0.3                                    | 0.35 x<br>V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub>             | V <sub>CCIO</sub> + 0.3 | 0.25 x<br>V <sub>CCIO</sub> | 0.75 x<br>V <sub>CCIO</sub> | 2                  | -2          |
| 3.0-V PCI            | 2.85                  | 3.0 | 3.15  | _                                       | 0.3 x<br>V <sub>CCIO</sub>  | 0.5 x<br>V <sub>CCIO</sub>              | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub>     | 0.9 x V <sub>CCIO</sub>     | 1.5                | -0.5        |
| 3.0-V PCI-X          | 2.85                  | 3.0 | 3.15  | _                                       | 0.35 x<br>V <sub>CCIO</sub> | 0.5 x<br>V <sub>CCIO</sub>              | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub>     | 0.9 x V <sub>CCIO</sub>     | 1.5                | -0.5        |

#### Notes to Table 1-15:

- (1) For voltage-referenced receiver input waveform and explanation of terms used in Table 1-15, refer to "Glossary" on page 1-37.
- (2) AC load CL = 10 pF
- (3) For more information about interfacing Cyclone IV devices with 3.3/3.0/2.5-V LVTTL/LVCMOS I/O standards, refer to AN 447: Interfacing Cyclone III and Cyclone IV Devices with 3.3/3.0/2.5-V LVTTL/LVCMOS I/O Systems.
- (4) To meet the loL and loH specifications, you must set the current strength settings accordingly. For example, to meet the 3.3-V LVTTL specification (4 mA), set the current strength settings to 4 mA or higher. Setting at lower current strength may not meet the loL and loH specifications in the handbook.

Figure 1–4 shows the differential receiver input waveform.

Figure 1-4. Receiver Input Waveform



Figure 1–5 shows the transmitter output waveform.

Figure 1-5. Transmitter Output Waveform



Table 1–22 lists the typical  $V_{\text{OD}}$  for Tx term that equals 100  $\Omega$ .

Table 1–22. Typical  $\text{V}_{\text{OD}}$  Setting, Tx Term = 100  $\Omega$ 

| Cumbal                                                    |     | V <sub>OD</sub> Setting (mV) |     |              |      |      |  |  |  |  |  |  |  |
|-----------------------------------------------------------|-----|------------------------------|-----|--------------|------|------|--|--|--|--|--|--|--|
| Symbol                                                    | 1   | 2                            | 3   | <b>4</b> (1) | 5    | 6    |  |  |  |  |  |  |  |
| V <sub>OD</sub> differential peak<br>to peak typical (mV) | 400 | 600                          | 800 | 900          | 1000 | 1200 |  |  |  |  |  |  |  |

#### Note to Table 1-22:

(1) This setting is required for compliance with the PCle protocol.

| Davisa    |     | Performance |     |         |         |       |         |    |      |  |  |  |  |
|-----------|-----|-------------|-----|---------|---------|-------|---------|----|------|--|--|--|--|
| Device    | C6  | <b>C</b> 7  | C8  | C8L (1) | C9L (1) | 17    | I8L (1) | A7 | Unit |  |  |  |  |
| EP4CE55   | 500 | 437.5       | 402 | 362     | 265     | 437.5 | 362     | _  | MHz  |  |  |  |  |
| EP4CE75   | 500 | 437.5       | 402 | 362     | 265     | 437.5 | 362     | _  | MHz  |  |  |  |  |
| EP4CE115  | _   | 437.5       | 402 | 362     | 265     | 437.5 | 362     | _  | MHz  |  |  |  |  |
| EP4CGX15  | 500 | 437.5       | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |  |  |  |
| EP4CGX22  | 500 | 437.5       | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |  |  |  |
| EP4CGX30  | 500 | 437.5       | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |  |  |  |
| EP4CGX50  | 500 | 437.5       | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |  |  |  |
| EP4CGX75  | 500 | 437.5       | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |  |  |  |
| EP4CGX110 | 500 | 437.5       | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |  |  |  |
| EP4CGX150 | 500 | 437.5       | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |  |  |  |

#### Note to Table 1-24:

## **PLL Specifications**

Table 1–25 lists the PLL specifications for Cyclone IV devices when operating in the commercial junction temperature range (0°C to 85°C), the industrial junction temperature range (-40°C to 100°C), the extended industrial junction temperature range (-40°C to 125°C), and the automotive junction temperature range (-40°C to 125°C). For more information about the PLL block, refer to "Glossary" on page 1–37.

Table 1–25. PLL Specifications for Cyclone IV Devices (1), (2) (Part 1 of 2)

| Symbol                                           | Parameter                                                    | Min | Тур | Max   | Unit |
|--------------------------------------------------|--------------------------------------------------------------|-----|-----|-------|------|
|                                                  | Input clock frequency (-6, -7, -8 speed grades)              | 5   | _   | 472.5 | MHz  |
| f <sub>IN</sub> (3)                              | Input clock frequency (-8L speed grade)                      | 5   | _   | 362   | MHz  |
|                                                  | Input clock frequency (-9L speed grade)                      | 5   | _   | 265   | MHz  |
| f <sub>INPFD</sub>                               | PFD input frequency                                          | 5   | _   | 325   | MHz  |
| f <sub>VCO</sub> (4)                             | PLL internal VCO operating range                             | 600 | _   | 1300  | MHz  |
| f <sub>INDUTY</sub>                              | Input clock duty cycle                                       | 40  | _   | 60    | %    |
| t <sub>INJITTER_CCJ</sub> (5)                    | Input clock cycle-to-cycle jitter F <sub>REF</sub> ≥ 100 MHz | _   | _   | 0.15  | UI   |
|                                                  | F <sub>REF</sub> < 100 MHz                                   | _   | _   | ±750  | ps   |
| f <sub>OUT_EXT</sub> (external clock output) (3) | PLL output frequency                                         | _   | _   | 472.5 | MHz  |
|                                                  | PLL output frequency (-6 speed grade)                        | _   | _   | 472.5 | MHz  |
|                                                  | PLL output frequency (-7 speed grade)                        | _   | _   | 450   | MHz  |
| f <sub>OUT</sub> (to global clock)               | PLL output frequency (-8 speed grade)                        | _   | _   | 402.5 | MHz  |
|                                                  | PLL output frequency (-8L speed grade)                       | _   | _   | 362   | MHz  |
|                                                  | PLL output frequency (-9L speed grade)                       | _   | _   | 265   | MHz  |
| toutduty                                         | Duty cycle for external clock output (when set to 50%)       | 45  | 50  | 55    | %    |
| t <sub>LOCK</sub>                                | Time required to lock from end of device configuration       | _   | _   | 1     | ms   |

<sup>(1)</sup> Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades.

### **Embedded Multiplier Specifications**

Table 1–26 lists the embedded multiplier specifications for Cyclone IV devices.

Table 1–26. Embedded Multiplier Specifications for Cyclone IV Devices

| Mode                   | Resources Used        |     | Performance |     |          |     |      |  |  |  |  |
|------------------------|-----------------------|-----|-------------|-----|----------|-----|------|--|--|--|--|
|                        | Number of Multipliers | C6  | C7, I7, A7  | C8  | C8L, I8L | C9L | Unit |  |  |  |  |
| 9 × 9-bit multiplier   | 1                     | 340 | 300         | 260 | 240      | 175 | MHz  |  |  |  |  |
| 18 × 18-bit multiplier | 1                     | 287 | 250         | 200 | 185      | 135 | MHz  |  |  |  |  |

### **Memory Block Specifications**

Table 1–27 lists the M9K memory block specifications for Cyclone IV devices.

Table 1-27. Memory Block Performance Specifications for Cyclone IV Devices

|             |                                    | Resou | rces Used     |     |            |     |          |     |      |
|-------------|------------------------------------|-------|---------------|-----|------------|-----|----------|-----|------|
| Memory      | Mode                               | LEs   | M9K<br>Memory | C6  | C7, I7, A7 | C8  | C8L, I8L | C9L | Unit |
|             | FIFO 256 × 36                      | 47    | 1             | 315 | 274        | 238 | 200      | 157 | MHz  |
| M9K Block   | Single-port 256 × 36               | 0     | 1             | 315 | 274        | 238 | 200      | 157 | MHz  |
| INISK DIOCK | Simple dual-port 256 × 36 CLK      | 0     | 1             | 315 | 274        | 238 | 200      | 157 | MHz  |
|             | True dual port 512 × 18 single CLK | 0     | 1             | 315 | 274        | 238 | 200      | 157 | MHz  |

### **Configuration and JTAG Specifications**

Table 1–28 lists the configuration mode specifications for Cyclone IV devices.

Table 1–28. Passive Configuration Mode Specifications for Cyclone IV Devices (1)

| Programming Mode                 | V <sub>CCINT</sub> Voltage Level (V) | DCLK f <sub>max</sub> | Unit |
|----------------------------------|--------------------------------------|-----------------------|------|
| Passive Serial (PS)              | 1.0 <i>(3)</i>                       | 66                    | MHz  |
| rassive serial (FS)              | 1.2                                  | 133                   | MHz  |
| Fast Passive Parallel (FPP) (2)  | 1.0 <sup>(3)</sup>                   | 66                    | MHz  |
| 1 ast rassive raidilei (FFF) 1-7 | 1.2 (4)                              | 100                   | MHz  |

#### Notes to Table 1-28:

- (1) For more information about PS and FPP configuration timing parameters, refer to the *Configuration and Remote System Upgrades in Cyclone IV Devices* chapter.
- (2) FPP configuration mode supports all Cyclone IV E devices (except for E144 package devices) and EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 only.
- (3)  $V_{CCINT} = 1.0 \text{ V}$  is only supported for Cyclone IV E 1.0 V core voltage devices.
- (4) Cyclone IV E devices support 1.2 V V<sub>CCINT</sub>. Cyclone IV E 1.2 V core voltage devices support 133 MHz DCLK f<sub>MAX</sub> for EP4CE6, EP4CE10, EP4CE15, EP4CE22, EP4CE30, and EP4CE40 only.

For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to Section III: System Performance Specifications of the External Memory Interfaces Handbook.



Actual achievable frequency depends on design- and system-specific factors. Perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

### **High-Speed I/O Specifications**

Table 1–31 through Table 1–36 list the high-speed I/O timing for Cyclone IV devices. For definitions of high-speed timing specifications, refer to "Glossary" on page 1–37.

Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 1 of 2)

|                                                      |                                          |     | C6  |     |     | C7, I | 7     |     | C8, A | 7     |     | C8L, I | BL    |     | C9L |       |      |
|------------------------------------------------------|------------------------------------------|-----|-----|-----|-----|-------|-------|-----|-------|-------|-----|--------|-------|-----|-----|-------|------|
| Symbol                                               | Modes                                    | Min | Тур | Max | Min | Тур   | Max   | Min | Тур   | Max   | Min | Тур    | Max   | Min | Тур | Max   | Unit |
|                                                      | ×10                                      | 5   | _   | 180 | 5   | _     | 155.5 | 5   | _     | 155.5 | 5   |        | 155.5 | 5   | _   | 132.5 | MHz  |
|                                                      | ×8                                       | 5   |     | 180 | 5   |       | 155.5 | 5   | _     | 155.5 | 5   |        | 155.5 | 5   | _   | 132.5 | MHz  |
| f <sub>HSCLK</sub><br>(input clock                   | ×7                                       | 5   |     | 180 | 5   | _     | 155.5 | 5   | _     | 155.5 | 5   |        | 155.5 | 5   | _   | 132.5 | MHz  |
| frequency)                                           | ×4                                       | 5   | _   | 180 | 5   | _     | 155.5 | 5   | _     | 155.5 | 5   | _      | 155.5 | 5   | _   | 132.5 | MHz  |
| 1 37                                                 | ×2                                       | 5   | _   | 180 | 5   |       | 155.5 | 5   | _     | 155.5 | 5   |        | 155.5 | 5   | _   | 132.5 | MHz  |
|                                                      | ×1                                       | 5   |     | 360 | 5   | _     | 311   | 5   | _     | 311   | 5   |        | 311   | 5   | _   | 265   | MHz  |
|                                                      | ×10                                      | 100 | _   | 360 | 100 |       | 311   | 100 | _     | 311   | 100 |        | 311   | 100 | _   | 265   | Mbps |
|                                                      | ×8                                       | 80  | _   | 360 | 80  |       | 311   | 80  | _     | 311   | 80  |        | 311   | 80  | _   | 265   | Mbps |
| Device operation in                                  | ×7                                       | 70  | _   | 360 | 70  | _     | 311   | 70  |       | 311   | 70  | _      | 311   | 70  | _   | 265   | Mbps |
| Mbps                                                 | ×4                                       | 40  | _   | 360 | 40  |       | 311   | 40  | _     | 311   | 40  |        | 311   | 40  | _   | 265   | Mbps |
| '                                                    | ×2                                       | 20  | _   | 360 | 20  |       | 311   | 20  | _     | 311   | 20  |        | 311   | 20  | _   | 265   | Mbps |
|                                                      | ×1                                       | 10  | _   | 360 | 10  | _     | 311   | 10  |       | 311   | 10  | _      | 311   | 10  | _   | 265   | Mbps |
| t <sub>DUTY</sub>                                    | _                                        | 45  | _   | 55  | 45  |       | 55    | 45  | _     | 55    | 45  |        | 55    | 45  | _   | 55    | %    |
| Transmitter<br>channel-to-<br>channel skew<br>(TCCS) | _                                        | _   | _   | 200 | _   | _     | 200   | _   | _     | 200   | _   | _      | 200   | _   | _   | 200   | ps   |
| Output jitter<br>(peak to peak)                      | _                                        | _   | _   | 500 | _   | _     | 500   | _   | _     | 550   | _   | _      | 600   | _   | _   | 700   | ps   |
| t <sub>RISE</sub>                                    | $20 - 80\%$ , $C_{LOAD} = 5 pF$          | _   | 500 | _   | _   | 500   | _     | _   | 500   | _     | _   | 500    | —     | _   | 500 | _     | ps   |
| t <sub>FALL</sub>                                    | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _   | 500 | _   | _   | 500   | 1     |     | 500   | _     | _   | 500    | ı     | _   | 500 |       | ps   |

Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 2 of 2)

| Symbol Modes          |       | C6  |     |     | C7, I7 |     |     | C8, A7 |     |     | C8L, I8L |     |     |     | llnit |     |      |
|-----------------------|-------|-----|-----|-----|--------|-----|-----|--------|-----|-----|----------|-----|-----|-----|-------|-----|------|
| Symbol Modes          | Mones | Min | Тур | Max | Min    | Тур | Max | Min    | Тур | Max | Min      | Тур | Max | Min | Тур   | Max | Unit |
| t <sub>LOCK</sub> (3) | _     | _   |     | 1   | _      | _   | 1   | _      |     | 1   | _        | _   | 1   | _   |       | 1   | ms   |

#### Notes to Table 1-31:

- (1) Applicable for true RSDS and emulated RSDS\_E\_3R transmitter.
- (2) Cyclone IV E devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Emulated RSDS transmitter is supported at the output pin of all I/O Banks.

  Cyclone IV GX devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated RSDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9.
- (3)  $t_{LOCK}$  is the time required for the PLL to lock from the end-of-device configuration.
- (4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

Table 1–32. Emulated RSDS\_E\_1R Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 1 of 2)

| Ob.al                              | Madaa                    |     | C6  |     |     | C7, 17 | '   |     | C8, A7 | 7   | (   | C8L, 18 | BL  |     | C9L |      | 11!4 |
|------------------------------------|--------------------------|-----|-----|-----|-----|--------|-----|-----|--------|-----|-----|---------|-----|-----|-----|------|------|
| Symbol                             | Modes                    | Min | Тур | Max | Min | Тур    | Max | Min | Тур    | Max | Min | Тур     | Max | Min | Тур | Max  | Unit |
|                                    | ×10                      | 5   | _   | 85  | 5   |        | 85  | 5   |        | 85  | 5   |         | 85  | 5   | _   | 72.5 | MHz  |
|                                    | ×8                       | 5   | _   | 85  | 5   | _      | 85  | 5   | _      | 85  | 5   |         | 85  | 5   | _   | 72.5 | MHz  |
| f <sub>HSCLK</sub> (input<br>clock | ×7                       | 5   | _   | 85  | 5   | _      | 85  | 5   | _      | 85  | 5   | _       | 85  | 5   | _   | 72.5 | MHz  |
| frequency)                         | ×4                       | 5   | _   | 85  | 5   | _      | 85  | 5   |        | 85  | 5   |         | 85  | 5   | _   | 72.5 | MHz  |
|                                    | ×2                       | 5   |     | 85  | 5   | _      | 85  | 5   | _      | 85  | 5   |         | 85  | 5   | _   | 72.5 | MHz  |
|                                    | ×1                       | 5   | _   | 170 | 5   | _      | 170 | 5   | _      | 170 | 5   |         | 170 | 5   | _   | 145  | MHz  |
|                                    | ×10                      | 100 | _   | 170 | 100 | _      | 170 | 100 | _      | 170 | 100 | _       | 170 | 100 |     | 145  | Mbps |
|                                    | ×8                       | 80  | _   | 170 | 80  | _      | 170 | 80  | _      | 170 | 80  | _       | 170 | 80  | _   | 145  | Mbps |
| Device operation in                | ×7                       | 70  | _   | 170 | 70  | _      | 170 | 70  | _      | 170 | 70  |         | 170 | 70  | _   | 145  | Mbps |
| Mbps                               | ×4                       | 40  | _   | 170 | 40  |        | 170 | 40  | _      | 170 | 40  | _       | 170 | 40  | _   | 145  | Mbps |
|                                    | ×2                       | 20  | 1   | 170 | 20  | _      | 170 | 20  |        | 170 | 20  |         | 170 | 20  |     | 145  | Mbps |
|                                    | ×1                       | 10  | -   | 170 | 10  |        | 170 | 10  |        | 170 | 10  |         | 170 | 10  | _   | 145  | Mbps |
| t <sub>DUTY</sub>                  | _                        | 45  | _   | 55  | 45  |        | 55  | 45  | _      | 55  | 45  | _       | 55  | 45  | _   | 55   | %    |
| TCCS                               | _                        | _   | 1   | 200 | _   | _      | 200 | _   |        | 200 | _   |         | 200 |     |     | 200  | ps   |
| Output jitter<br>(peak to peak)    | _                        | _   |     | 500 | _   | _      | 500 | _   |        | 550 | _   | _       | 600 | _   |     | 700  | ps   |
|                                    | 20 – 80%,                |     |     |     |     |        |     |     |        |     |     |         |     |     |     |      |      |
| t <sub>RISE</sub>                  | C <sub>LOAD</sub> = 5 pF | _   | 500 | _   | _   | 500    | _   | _   | 500    | _   | _   | 500     | _   | _   | 500 | _    | ps   |
|                                    | 20 – 80%,                |     |     |     |     |        |     |     |        |     |     |         |     |     |     |      |      |
| t <sub>FALL</sub>                  | C <sub>LOAD</sub> = 5 pF | _   | 500 | _   | _   | 500    | _   | _   | 500    | _   | _   | 500     | _   |     | 500 | _    | ps   |

| Symbol                          | Modes | C6  |     | C7, I7 |     | C8, | A7  | C8L, | , I8L | C   | Unit |       |
|---------------------------------|-------|-----|-----|--------|-----|-----|-----|------|-------|-----|------|-------|
| Зушьог                          |       | Min | Max | Min    | Max | Min | Max | Min  | Max   | Min | Max  | UIIIL |
| t <sub>DUTY</sub>               | _     | 45  | 55  | 45     | 55  | 45  | 55  | 45   | 55    | 45  | 55   | %     |
| TCCS                            | _     | _   | 200 | _      | 200 | _   | 200 | _    | 200   | _   | 200  | ps    |
| Output jitter<br>(peak to peak) | _     | _   | 500 | _      | 500 | _   | 550 | _    | 600   | _   | 700  | ps    |
| t <sub>LOCK</sub> (2)           | _     | _   | 1   | _      | 1   | _   | 1   | _    | 1     | _   | 1    | ms    |

#### Notes to Table 1-35:

- (1) Cyclone IV E—emulated LVDS transmitter is supported at the output pin of all I/O Banks. Cyclone IV GX—emulated LVDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9.
- (2)  $t_{LOCK}$  is the time required for the PLL to lock from the end-of-device configuration.
- (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

Table 1–36. LVDS Receiver Timing Specifications for Cyclone IV Devices (1), (3)

| 0                                  | 80           | C   | C6    |     | , <b>17</b> | C8, | A7    | C8L | , I8L | C   | 9L  | 1111 |
|------------------------------------|--------------|-----|-------|-----|-------------|-----|-------|-----|-------|-----|-----|------|
| Symbol                             | Symbol Modes |     | Max   | Min | Max         | Min | Max   | Min | Max   | Min | Max | Unit |
|                                    | ×10          | 10  | 437.5 | 10  | 370         | 10  | 320   | 10  | 320   | 10  | 250 | MHz  |
|                                    | ×8           | 10  | 437.5 | 10  | 370         | 10  | 320   | 10  | 320   | 10  | 250 | MHz  |
| f <sub>HSCLK</sub> (input<br>clock | ×7           | 10  | 437.5 | 10  | 370         | 10  | 320   | 10  | 320   | 10  | 250 | MHz  |
| frequency)                         | ×4           | 10  | 437.5 | 10  | 370         | 10  | 320   | 10  | 320   | 10  | 250 | MHz  |
| 1 3,                               | ×2           | 10  | 437.5 | 10  | 370         | 10  | 320   | 10  | 320   | 10  | 250 | MHz  |
|                                    | ×1           | 10  | 437.5 | 10  | 402.5       | 10  | 402.5 | 10  | 362   | 10  | 265 | MHz  |
|                                    | ×10          | 100 | 875   | 100 | 740         | 100 | 640   | 100 | 640   | 100 | 500 | Mbps |
|                                    | ×8           | 80  | 875   | 80  | 740         | 80  | 640   | 80  | 640   | 80  | 500 | Mbps |
| HSIODR                             | ×7           | 70  | 875   | 70  | 740         | 70  | 640   | 70  | 640   | 70  | 500 | Mbps |
| חטוטח                              | ×4           | 40  | 875   | 40  | 740         | 40  | 640   | 40  | 640   | 40  | 500 | Mbps |
|                                    | ×2           | 20  | 875   | 20  | 740         | 20  | 640   | 20  | 640   | 20  | 500 | Mbps |
|                                    | ×1           | 10  | 437.5 | 10  | 402.5       | 10  | 402.5 | 10  | 362   | 10  | 265 | Mbps |
| SW                                 | _            | _   | 400   | _   | 400         | _   | 400   | _   | 550   | _   | 640 | ps   |
| Input jitter<br>tolerance          | _            | _   | 500   | _   | 500         | _   | 550   | _   | 600   | _   | 700 | ps   |
| t <sub>LOCK</sub> (2)              | _            | _   | 1     | _   | 1           | _   | 1     |     | 1     |     | 1   | ms   |

#### Notes to Table 1-36:

- Cyclone IV E—LVDS receiver is supported at all I/O Banks.
   Cyclone IV GX—LVDS receiver is supported at I/O Banks 3, 4, 5, 6, 7, 8, and 9.
- (2)  $t_{LOCK}$  is the time required for the PLL to lock from the end-of-device configuration.
- (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

### **External Memory Interface Specifications**

The external memory interfaces for Cyclone IV devices are auto-calibrating and easy to implement.



For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to *Section III: System Performance Specifications* of the *External Memory Interface Handbook*.

Table 1–37 lists the memory output clock jitter specifications for Cyclone IV devices.

Table 1–37. Memory Output Clock Jitter Specifications for Cyclone IV Devices (1), (2)

| Parameter                    | Symbol                 | Min  | Max | Unit |
|------------------------------|------------------------|------|-----|------|
| Clock period jitter          | t <sub>JIT(per)</sub>  | -125 | 125 | ps   |
| Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -200 | 200 | ps   |
| Duty cycle jitter            | t <sub>JIT(duty)</sub> | -150 | 150 | ps   |

#### Notes to Table 1-37:

- Memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard.
- (2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock (GCLK) network.

### **Duty Cycle Distortion Specifications**

Table 1–38 lists the worst case duty cycle distortion for Cyclone IV devices.

Table 1–38. Duty Cycle Distortion on Cyclone IV Devices I/O Pins (1), (2), (3)

| Symbol            | C   | 6   | C7  | , <b>1</b> 7 | C8, I8 | BL, A7 | C   | 9L  | Unit  |
|-------------------|-----|-----|-----|--------------|--------|--------|-----|-----|-------|
| Symbol            | Min | Max | Min | Max          | Min    | Max    | Min | Max | Ullit |
| Output Duty Cycle | 45  | 55  | 45  | 55           | 45     | 55     | 45  | 55  | %     |

#### Notes to Table 1-38:

- (1) The duty cycle distortion specification applies to clock outputs from the PLLs, global clock tree, and IOE driving the dedicated and general purpose I/O pins.
- (2) Cyclone IV devices meet the specified duty cycle distortion at the maximum output toggle rate for each combination of I/O standard and current strength.
- (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

### **OCT Calibration Timing Specification**

Table 1–39 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone IV devices.

Table 1–39. Timing Specification for Series OCT with Calibration at Device Power-Up for Cyclone IV Devices  $^{(1)}$ 

| Symbol              | Symbol Description                                         |    | Units |
|---------------------|------------------------------------------------------------|----|-------|
| t <sub>OCTCAL</sub> | Duration of series OCT with calibration at device power-up | 20 | μs    |

#### Note to Table 1-39:

(1) OCT calibration takes place after device configuration and before entering user mode.

### **IOE Programmable Delay**

Table 1–40 and Table 1–41 list the IOE programmable delay for Cyclone IV E 1.0 V core voltage devices.

Table 1–40. IOE Programmable Delay on Column Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2)

|                                                                       |                                | Number  |               | Max Offset  |       |       |           |       |      |
|-----------------------------------------------------------------------|--------------------------------|---------|---------------|-------------|-------|-------|-----------|-------|------|
| Parameter                                                             | Paths Affected                 | of      | Min<br>Offset | Fast Corner |       | S     | low Corne | er    | Unit |
|                                                                       |                                | Setting |               | C8L         | I8L   | C8L   | C9L       | I8L   |      |
| Input delay from pin to internal cells                                | Pad to I/O<br>dataout to core  | 7       | 0             | 2.054       | 1.924 | 3.387 | 4.017     | 3.411 | ns   |
| Input delay from pin to input register                                | Pad to I/O input register      | 8       | 0             | 2.010       | 1.875 | 3.341 | 4.252     | 3.367 | ns   |
| Delay from output register to output pin                              | I/O output<br>register to pad  | 2       | 0             | 0.641       | 0.631 | 1.111 | 1.377     | 1.124 | ns   |
| Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global<br>clock network | 12      | 0             | 0.971       | 0.931 | 1.684 | 2.298     | 1.684 | ns   |

#### Notes to Table 1-40:

- (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software.
- (2) The minimum and maximum offset timing numbers are in reference to setting **0** as available in the Quartus II software.

Table 1–41. IOE Programmable Delay on Row Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2)

|                                                                       |                                | Number  | Max Offset    |             |       |       |          |       |      |  |
|-----------------------------------------------------------------------|--------------------------------|---------|---------------|-------------|-------|-------|----------|-------|------|--|
| Parameter                                                             | Paths Affected                 | of      | Min<br>Offset | Fast Corner |       | S     | low Corn | er    | Unit |  |
|                                                                       |                                | Setting |               | C8L         | I8L   | C8L   | C9L      | I8L   |      |  |
| Input delay from pin to internal cells                                | Pad to I/O<br>dataout to core  | 7       | 0             | 2.057       | 1.921 | 3.389 | 4.146    | 3.412 | ns   |  |
| Input delay from pin to input register                                | Pad to I/O input register      | 8       | 0             | 2.059       | 1.919 | 3.420 | 4.374    | 3.441 | ns   |  |
| Delay from output register to output pin                              | I/O output<br>register to pad  | 2       | 0             | 0.670       | 0.623 | 1.160 | 1.420    | 1.168 | ns   |  |
| Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global<br>clock network | 12      | 0             | 0.960       | 0.919 | 1.656 | 2.258    | 1.656 | ns   |  |

#### Notes to Table 1-41:

- (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software.
- (2) The minimum and maximum offset timing numbers are in reference to setting  $\bf 0$  as available in the Quartus II software.

Table 1–44 and Table 1–45 list the IOE programmable delay for Cyclone IV GX devices.

Table 1–44. IOE Programmable Delay on Column Pins for Cyclone IV GX Devices (1), (2)

|                                                                       |                                   | Number |               | Max Offset |             |       |             |       |       |    |  |
|-----------------------------------------------------------------------|-----------------------------------|--------|---------------|------------|-------------|-------|-------------|-------|-------|----|--|
| Parameter                                                             | Paths<br>Affected                 | of     | Min<br>Offset | Fast (     | Fast Corner |       | Slow Corner |       |       |    |  |
|                                                                       | Anotou                            |        | Settings      |            | 17          | C6    | C7          | C8    | 17    |    |  |
| Input delay from pin to internal cells                                | Pad to I/O<br>dataout to<br>core  | 7      | 0             | 1.313      | 1.209       | 2.184 | 2.336       | 2.451 | 2.387 | ns |  |
| Input delay from pin to input register                                | Pad to I/O input register         | 8      | 0             | 1.312      | 1.208       | 2.200 | 2.399       | 2.554 | 2.446 | ns |  |
| Delay from output register to output pin                              | I/O output<br>register to<br>pad  | 2      | 0             | 0.438      | 0.404       | 0.751 | 0.825       | 0.886 | 0.839 | ns |  |
| Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock<br>network | 12     | 0             | 0.713      | 0.682       | 1.228 | 1.41        | 1.566 | 1.424 | ns |  |

#### Notes to Table 1-44:

- (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of the Quartus II software.
- (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software.

Table 1-45. IOE Programmable Delay on Row Pins for Cyclone IV GX Devices (1), (2)

|                                                                       |                                  | Number |               | Max Offset   |       |             |            |       |       |      |
|-----------------------------------------------------------------------|----------------------------------|--------|---------------|--------------|-------|-------------|------------|-------|-------|------|
| Parameter                                                             | Paths<br>Affected                | of     | Min<br>Offset | Lact I'arnar |       | Slow Corner |            |       |       | Unit |
|                                                                       | Ailoutou                         |        | Settings      |              | 17    | C6          | <b>C</b> 7 | C8    | 17    |      |
| Input delay from pin to internal cells                                | Pad to I/O<br>dataout to<br>core | 7      | 0             | 1.314        | 1.210 | 2.209       | 2.398      | 2.526 | 2.443 | ns   |
| Input delay from pin to input register                                | Pad to I/O input register        | 8      | 0             | 1.313        | 1.208 | 2.205       | 2.406      | 2.563 | 2.450 | ns   |
| Delay from output register to output pin                              | I/O output<br>register to<br>pad | 2      | 0             | 0.461        | 0.421 | 0.789       | 0.869      | 0.933 | 0.884 | ns   |
| Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock network   | 12     | 0             | 0.712        | 0.682 | 1.225       | 1.407      | 1.562 | 1.421 | ns   |

#### Notes to Table 1-45:

- (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of Quartus II software.
- (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software

## I/O Timing

Use the following methods to determine I/O timing:

- the Excel-based I/O Timing
- the Quartus II timing analyzer

The Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get a timing budget estimation as part of the link timing analysis. The Quartus II timing analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after place-and-route is complete.

The Excel-based I/O Timing spreadsheet is downloadable from Cyclone IV Devices Literature website.

## **Glossary**

Table 1–46 lists the glossary for this chapter.

Table 1-46. Glossary (Part 1 of 5)

| Letter | Term                                                            | Definitions                                                                             |  |  |  |  |  |  |
|--------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Α      | _                                                               | <del></del>                                                                             |  |  |  |  |  |  |
| В      | _                                                               | _                                                                                       |  |  |  |  |  |  |
| С      | _                                                               | _                                                                                       |  |  |  |  |  |  |
| D      | _                                                               | _                                                                                       |  |  |  |  |  |  |
| E      | _                                                               | _                                                                                       |  |  |  |  |  |  |
| F      | f <sub>HSCLK</sub>                                              | High-speed I/O block: High-speed receiver/transmitter input and output clock frequency. |  |  |  |  |  |  |
| G      | GCLK                                                            | nput pin directly to Global Clock network.                                              |  |  |  |  |  |  |
| u      | GCLK PLL                                                        | Input pin to Global Clock network through the PLL.                                      |  |  |  |  |  |  |
| Н      | HSIODR                                                          | High-speed I/O block: Maximum/minimum LVDS data transfer rate (HSIODR = 1/TUI).         |  |  |  |  |  |  |
| ı      | Input Waveforms<br>for the SSTL<br>Differential I/O<br>Standard | V <sub>IH</sub> V <sub>REF</sub> V <sub>IL</sub>                                        |  |  |  |  |  |  |

Table 1-46. Glossary (Part 2 of 5)



Table 1-46. Glossary (Part 5 of 5)

| Letter | Term                    | Definitions                                                                                                                                                                                    |
|--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | V <sub>CM(DC)</sub>     | DC common mode input voltage.                                                                                                                                                                  |
|        | V <sub>DIF(AC)</sub>    | AC differential input voltage: The minimum AC input differential voltage required for switching.                                                                                               |
|        | V <sub>DIF(DC)</sub>    | DC differential input voltage: The minimum DC input differential voltage required for switching.                                                                                               |
|        | V <sub>ICM</sub>        | Input common mode voltage: The common mode of the differential signal at the receiver.                                                                                                         |
|        | V <sub>ID</sub>         | Input differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.                                  |
|        | V <sub>IH</sub>         | Voltage input high: The minimum positive voltage applied to the input that is accepted by the device as a logic high.                                                                          |
|        | V <sub>IH(AC)</sub>     | High-level AC input voltage.                                                                                                                                                                   |
|        | V <sub>IH(DC)</sub>     | High-level DC input voltage.                                                                                                                                                                   |
|        | V <sub>IL</sub>         | Voltage input low: The maximum positive voltage applied to the input that is accepted by the device as a logic low.                                                                            |
|        | V <sub>IL (AC)</sub>    | Low-level AC input voltage.                                                                                                                                                                    |
|        | V <sub>IL (DC)</sub>    | Low-level DC input voltage.                                                                                                                                                                    |
|        | V <sub>IN</sub>         | DC input voltage.                                                                                                                                                                              |
|        | V <sub>OCM</sub>        | Output common mode voltage: The common mode of the differential signal at the transmitter.                                                                                                     |
| v      | V <sub>OD</sub>         | Output differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $V_{OD} = V_{OH} - V_{OL}$ . |
|        | V <sub>OH</sub>         | Voltage output high: The maximum positive voltage from an output that the device considers is accepted as the minimum positive high level.                                                     |
|        | V <sub>OL</sub>         | Voltage output low: The maximum positive voltage from an output that the device considers is accepted as the maximum positive low level.                                                       |
|        | V <sub>OS</sub>         | Output offset voltage: $V_{OS} = (V_{OH} + V_{OL}) / 2$ .                                                                                                                                      |
|        | V <sub>OX (AC)</sub>    | AC differential output cross point voltage: the voltage at which the differential output signals must cross.                                                                                   |
|        | $V_{REF}$               | Reference voltage for the SSTL and HSTL I/O standards.                                                                                                                                         |
|        | V <sub>REF (AC)</sub>   | AC input reference voltage for the SSTL and HSTL I/O standards. $V_{REF(AC)} = V_{REF(DC)} + noise$ . The peak-to-peak AC noise on $V_{REF}$ must not exceed 2% of $V_{REF(DC)}$ .             |
|        | V <sub>REF (DC)</sub>   | DC input reference voltage for the SSTL and HSTL I/O standards.                                                                                                                                |
|        | V <sub>SWING (AC)</sub> | AC differential input voltage: AC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms.                                         |
|        | V <sub>SWING (DC)</sub> | DC differential input voltage: DC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms.                                         |
|        | V <sub>TT</sub>         | Termination voltage for the SSTL and HSTL I/O standards.                                                                                                                                       |
|        | V <sub>X (AC)</sub>     | AC differential input cross point voltage: The voltage at which the differential input signals must cross.                                                                                     |
| W      | _                       |                                                                                                                                                                                                |
| X      | _                       | _                                                                                                                                                                                              |
| Υ      | _                       | _                                                                                                                                                                                              |
| Z      |                         | _                                                                                                                                                                                              |

# **Document Revision History**

Table 1–47 lists the revision history for this chapter.

Table 1–47. Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                    |
|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 2016    | 2.0     | Updated note (5) in Table 1–21 to remove support for the N148 package.                                                                                                                                     |
| October 2014  | 1.0     | Updated maximum value for V <sub>CCD_PLL</sub> in Table 1–1.                                                                                                                                               |
| October 2014  | 1.9     | Removed extended temperature note in Table 1–3.                                                                                                                                                            |
| December 2013 | 1.8     | Updated Table 1–21 by adding Note (15).                                                                                                                                                                    |
| May 2013      | 1.7     | Updated Table 1–15 by adding Note (4).                                                                                                                                                                     |
|               |         | ■ Updated the maximum value for V <sub>I</sub> , V <sub>CCD_PLL</sub> , V <sub>CCIO</sub> , V <sub>CC_CLKIN</sub> , V <sub>CCH_GXB</sub> , and V <sub>CCA_GXB</sub> Table 1–1.                             |
|               |         | ■ Updated Table 1–11 and Table 1–22.                                                                                                                                                                       |
| October 2012  | 1.6     | <ul> <li>Updated Table 1–21 to include peak-to-peak differential input voltage for the<br/>Cyclone IV GX transceiver input reference clock.</li> </ul>                                                     |
|               |         | ■ Updated Table 1–29 to include the typical DCLK value.                                                                                                                                                    |
|               |         | ■ Updated the minimum f <sub>HSCLK</sub> value in Table 1–31, Table 1–32, Table 1–33, Table 1–34, and Table 1–35.                                                                                          |
|               |         | <ul> <li>Updated "Maximum Allowed Overshoot or Undershoot Voltage", "Operating<br/>Conditions", and "PLL Specifications" sections.</li> </ul>                                                              |
| November 2011 | 1 1.5   | ■ Updated Table 1–2, Table 1–3, Table 1–4, Table 1–5, Table 1–8, Table 1–9, Table 1–15, Table 1–18, Table 1–19, and Table 1–21.                                                                            |
|               |         | ■ Updated Figure 1–1.                                                                                                                                                                                      |
|               |         | ■ Updated for the Quartus II software version 10.1 release.                                                                                                                                                |
| December 2010 | 1.4     | ■ Updated Table 1–21 and Table 1–25.                                                                                                                                                                       |
|               |         | ■ Minor text edits.                                                                                                                                                                                        |
|               |         | Updated for the Quartus II software version 10.0 release:                                                                                                                                                  |
|               |         | ■ Updated Table 1–3, Table 1–4, Table 1–21, Table 1–25, Table 1–28, Table 1–30, Table 1–40, Table 1–41, Table 1–42, Table 1–43, Table 1–44, and Table 1–45.                                                |
| July 2010     | 1.3     | ■ Updated Figure 1–2 and Figure 1–3.                                                                                                                                                                       |
|               |         | <ul> <li>Removed SW Requirement and TCCS for Cyclone IV Devices tables.</li> </ul>                                                                                                                         |
|               |         | ■ Minor text edits.                                                                                                                                                                                        |
|               |         | Updated to include automotive devices:                                                                                                                                                                     |
|               |         | <ul><li>Updated the "Operating Conditions" and "PLL Specifications" sections.</li></ul>                                                                                                                    |
| March 2010    | 1.2     | ■ Updated Table 1–1, Table 1–8, Table 1–9, Table 1–21, Table 1–26, Table 1–27, Table 1–31, Table 1–32, Table 1–33, Table 1–35, Table 1–36, Table 1–37, Table 1–38, Table 1–40, Table 1–42, and Table 1–43. |
|               |         | ■ Added Table 1–5 to include ESD for Cyclone IV devices GPIOs and HSSI I/Os.                                                                                                                               |
|               |         | <ul> <li>Added Table 1–44 and Table 1–45 to include IOE programmable delay for<br/>Cyclone IV E 1.2 V core voltage devices.</li> </ul>                                                                     |
|               |         | Minor text edits.                                                                                                                                                                                          |