



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                           |
|--------------------------------|-----------------------------------------------------------|
| Product Status                 | Active                                                    |
| Number of LABs/CLBs            | 1840                                                      |
| Number of Logic Elements/Cells | 29440                                                     |
| Total RAM Bits                 | 1105920                                                   |
| Number of I/O                  | 150                                                       |
| Number of Gates                | -                                                         |
| Voltage - Supply               | 1.16V ~ 1.24V                                             |
| Mounting Type                  | Surface Mount                                             |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                           |
| Package / Case                 | 324-LBGA                                                  |
| Supplier Device Package        | 324-FBGA (19x19)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep4cgx30cf19c7 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.3 V can only be at 4.3 V for 65% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 65/10ths of a year.

Table 1–2. Maximum Allowed Overshoot During Transitions over a 10-Year Time Frame for Cyclone IV Devices

| Symbol         | Parameter           | Condition (V)         | Overshoot Duration as % of High Time | Unit |
|----------------|---------------------|-----------------------|--------------------------------------|------|
|                |                     | V <sub>I</sub> = 4.20 | 100                                  | %    |
|                |                     | V <sub>I</sub> = 4.25 | 98                                   | %    |
|                |                     | V <sub>I</sub> = 4.30 | 65                                   | %    |
|                | 40 1                | V <sub>I</sub> = 4.35 | 43                                   | %    |
| V <sub>i</sub> | AC Input<br>Voltage | V <sub>I</sub> = 4.40 | 29                                   | %    |
|                | Voltago             | V <sub>I</sub> = 4.45 | 20                                   | %    |
|                |                     | V <sub>I</sub> = 4.50 | 13                                   | %    |
|                |                     | V <sub>I</sub> = 4.55 | 9                                    | %    |
|                |                     | V <sub>I</sub> = 4.60 | 6                                    | %    |

Figure 1–1 shows the methodology to determine the overshoot duration. The overshoot voltage is shown in red and is present on the input pin of the Cyclone IV device at over 4.3 V but below 4.4 V. From Table 1–2, for an overshoot of 4.3 V, the percentage of high time for the overshoot can be as high as 65% over a 10-year period. Percentage of high time is calculated as ([delta T]/T)  $\times$  100. This 10-year period assumes that the device is always turned on with 100% I/O toggle rate and 50% duty cycle signal. For lower I/O toggle rates and situations in which the device is in an idle state, lifetimes are increased.

Figure 1-1. Cyclone IV Devices Overshoot Duration



# **Recommended Operating Conditions**

This section lists the functional operation limits for AC and DC parameters for Cyclone IV devices. Table 1–3 and Table 1–4 list the steady-state voltage and current values expected from Cyclone IV E and Cyclone IV GX devices. All supplies must be strictly monotonic without plateaus.

Table 1–3. Recommended Operating Conditions for Cyclone IV E Devices (1), (2) (Part 1 of 2)

| Symbol                     | Parameter                                             | Conditions                        | Min   | Тур | Max               | Unit |
|----------------------------|-------------------------------------------------------|-----------------------------------|-------|-----|-------------------|------|
| V <sub>CCINT</sub> (3)     | Supply voltage for internal logic,<br>1.2-V operation | _                                 | 1.15  | 1.2 | 1.25              | V    |
| VCCINT 19                  | Supply voltage for internal logic,<br>1.0-V operation | _                                 | 0.97  | 1.0 | 1.03              | V    |
|                            | Supply voltage for output buffers, 3.3-V operation    | _                                 | 3.135 | 3.3 | 3.465             | V    |
|                            | Supply voltage for output buffers, 3.0-V operation    | _                                 | 2.85  | 3   | 3.15              | V    |
| V <sub>CCIO</sub> (3), (4) | Supply voltage for output buffers, 2.5-V operation    | _                                 | 2.375 | 2.5 | 2.625             | V    |
| VCCIO (57)                 | Supply voltage for output buffers, 1.8-V operation    | _                                 | 1.71  | 1.8 | 1.89              | V    |
|                            | Supply voltage for output buffers, 1.5-V operation    | _                                 | 1.425 | 1.5 | 1.575             | V    |
|                            | Supply voltage for output buffers, 1.2-V operation    | _                                 | 1.14  | 1.2 | 1.26              | V    |
| V <sub>CCA</sub> (3)       | Supply (analog) voltage for PLL regulator             | _                                 | 2.375 | 2.5 | 2.625             | V    |
| V (3)                      | Supply (digital) voltage for PLL, 1.2-V operation     | _                                 | 1.15  | 1.2 | 1.25              | V    |
| V <sub>CCD_PLL</sub> (3)   | Supply (digital) voltage for PLL, 1.0-V operation     | _                                 | 0.97  | 1.0 | 1.03              | V    |
| V <sub>I</sub>             | Input voltage                                         | _                                 | -0.5  | _   | 3.6               | V    |
| V <sub>0</sub>             | Output voltage                                        | _                                 | 0     | _   | V <sub>CCIO</sub> | V    |
|                            |                                                       | For commercial use                | 0     | _   | 85                | °C   |
| т                          | Operating junction towns and the                      | For industrial use                | -40   | _   | 100               | °C   |
| $T_J$                      | Operating junction temperature                        | For extended temperature          | -40   | _   | 125               | °C   |
|                            |                                                       | For automotive use                | -40   | _   | 125               | °C   |
| t <sub>RAMP</sub>          | Power supply ramp time                                | Standard power-on reset (POR) (5) | 50 μs | _   | 50 ms             | _    |
|                            |                                                       | Fast POR (6)                      | 50 μs | _   | 3 ms              | _    |

Table 1–3. Recommended Operating Conditions for Cyclone IV E Devices (1), (2) (Part 2 of 2)

| Symbol             | Parameter                                                     | Conditions | Min | Тур | Max | Unit |
|--------------------|---------------------------------------------------------------|------------|-----|-----|-----|------|
| I <sub>Diode</sub> | Magnitude of DC current across<br>PCI-clamp diode when enable | _          | _   | _   | 10  | mA   |

### Notes to Table 1-3:

- (1) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades.
- (2) V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. All VCCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time.
- (3) V<sub>CC</sub> must rise monotonically.
- (4)  $V_{CCIO}$  powers all input buffers.
- (5) The POR time for Standard POR ranges between 50 and 200 ms. Each individual power supply must reach the recommended operating range within 50 ms.
- (6) The POR time for Fast POR ranges between 3 and 9 ms. Each individual power supply must reach the recommended operating range within 3 ms.

Table 1-4. Recommended Operating Conditions for Cyclone IV GX Devices (Part 1 of 2)

| Symbol                     | Parameter                                                          | Conditions | Min   | Тур | Max   | Unit |
|----------------------------|--------------------------------------------------------------------|------------|-------|-----|-------|------|
| V <sub>CCINT</sub> (3)     | Core voltage, PCIe hard IP block, and transceiver PCS power supply | _          | 1.16  | 1.2 | 1.24  | V    |
| V <sub>CCA</sub> (1), (3)  | PLL analog power supply                                            | _          | 2.375 | 2.5 | 2.625 | V    |
| V <sub>CCD_PLL</sub> (2)   | PLL digital power supply                                           | _          | 1.16  | 1.2 | 1.24  | V    |
| 000_1 EE                   | I/O banks power supply for 3.3-V operation                         | _          | 3.135 | 3.3 | 3.465 | V    |
|                            | I/O banks power supply for 3.0-V operation                         | _          | 2.85  | 3   | 3.15  | V    |
| V <sub>CCIO</sub> (3), (4) | I/O banks power supply for 2.5-V operation                         | _          | 2.375 | 2.5 | 2.625 | V    |
| vccio (2)                  | I/O banks power supply for 1.8-V operation                         | _          | 1.71  | 1.8 | 1.89  | V    |
|                            | I/O banks power supply for 1.5-V operation                         | _          | 1.425 | 1.5 | 1.575 | V    |
|                            | I/O banks power supply for 1.2-V operation                         | _          | 1.14  | 1.2 | 1.26  | V    |
|                            | Differential clock input pins power supply for 3.3-V operation     | _          | 3.135 | 3.3 | 3.465 | V    |
|                            | Differential clock input pins power supply for 3.0-V operation     | _          | 2.85  | 3   | 3.15  | V    |
| V <sub>CC_CLKIN</sub>      | Differential clock input pins power supply for 2.5-V operation     | _          | 2.375 | 2.5 | 2.625 | V    |
| (3), (5), (6)              | Differential clock input pins power supply for 1.8-V operation     | _          | 1.71  | 1.8 | 1.89  | V    |
|                            | Differential clock input pins power supply for 1.5-V operation     | _          | 1.425 | 1.5 | 1.575 | V    |
|                            | Differential clock input pins power supply for 1.2-V operation     | _          | 1.14  | 1.2 | 1.26  | V    |
| $V_{CCH\_GXB}$             | Transceiver output buffer power supply                             | _          | 2.375 | 2.5 | 2.625 | V    |

| Symbol               | Parameter                                                   | Conditions                        | Min   | Тур | Max               | Unit |
|----------------------|-------------------------------------------------------------|-----------------------------------|-------|-----|-------------------|------|
| V <sub>CCA_GXB</sub> | Transceiver PMA and auxiliary power supply                  | _                                 | 2.375 | 2.5 | 2.625             | V    |
| V <sub>CCL_GXB</sub> | Transceiver PMA and auxiliary power supply                  | _                                 | 1.16  | 1.2 | 1.24              | V    |
| V <sub>I</sub>       | DC input voltage                                            | _                                 | -0.5  |     | 3.6               | V    |
| V <sub>0</sub>       | DC output voltage                                           | _                                 | 0     | _   | V <sub>CCIO</sub> | V    |
| т                    | Operating junction temperature                              | For commercial use                | 0     | _   | 85                | °C   |
| T <sub>J</sub>       | Operating junction temperature                              | For industrial use                | -40   | _   | 100               | °C   |
| t <sub>RAMP</sub>    | t <sub>RAMP</sub> Power supply ramp time                    | Standard power-on reset (POR) (7) | 50 μs | _   | 50 ms             | _    |
|                      |                                                             | Fast POR (8)                      | 50 μs | _   | 3 ms              | _    |
| I <sub>Diode</sub>   | Magnitude of DC current across PCI-clamp diode when enabled | _                                 | _     | ı   | 10                | mA   |

#### Notes to Table 1-4:

- (1) All VCCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time.
- (2) You must connect V<sub>CCD PLL</sub> to V<sub>CCINT</sub> through a decoupling capacitor and ferrite bead.
- (3) Power supplies must rise monotonically.
- (4) V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. Configurations pins are powered up by V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 where I/O Banks 3 and 9 only support V<sub>CCIO</sub> of 1.5, 1.8, 2.5, 3.0, and 3.3 V. For fast passive parallel (FPP) configuration mode, the V<sub>CCIO</sub> level of I/O Bank 8 must be powered up to 1.5, 1.8, 2.5, 3.0, and 3.3 V.
- (5) You must set  $V_{\text{CC\_CLKIN}}$  to 2.5 V if you use CLKIN as a high-speed serial interface (HSSI) refclk or as a DIFFCLK input.
- (6) The CLKIN pins in I/O Banks 3B and 8B can support single-ended I/O standard when the pins are used to clock left PLLs in non-transceiver applications.
- (7) The POR time for Standard POR ranges between 50 and 200 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 50 ms.
- (8) The POR time for Fast POR ranges between 3 and 9 ms. V<sub>CCINT</sub>, V<sub>CCA</sub>, and V<sub>CCIO</sub> of I/O Banks 3, 8, and 9 must reach the recommended operating range within 3 ms.

### **ESD Performance**

This section lists the electrostatic discharge (ESD) voltages using the human body model (HBM) and charged device model (CDM) for Cyclone IV devices general purpose I/Os (GPIOs) and high-speed serial interface (HSSI) I/Os. Table 1–5 lists the ESD for Cyclone IV devices GPIOs and HSSI I/Os.

Table 1-5. ESD for Cyclone IV Devices GPIOs and HSSI I/Os

| Symbol              | Parameter                             | Passing Voltage | Unit |
|---------------------|---------------------------------------|-----------------|------|
| V                   | ESD voltage using the HBM (GPIOs) (1) | ± 2000          | V    |
| V <sub>ESDHBM</sub> | ESD using the HBM (HSSI I/Os) (2)     | ± 1000          | V    |
| V                   | ESD using the CDM (GPIOs)             | ± 500           | V    |
| VESDCDM             | ESD using the CDM (HSSI I/Os) (2)     | ± 250           | V    |

#### Notes to Table 1-5:

- (1) The passing voltage for EP4CGX15 and EP4CGX30 row I/Os is ±1000V.
- (2) This value is applicable only to Cyclone IV GX devices.

Table 1–7. Bus Hold Parameter for Cyclone IV Devices (Part 2 of 2) (1)

| Parameter           |           |     |     |       |       |      | V <sub>CCIO</sub> | (V) |     |     |     |     |     |      |
|---------------------|-----------|-----|-----|-------|-------|------|-------------------|-----|-----|-----|-----|-----|-----|------|
|                     | Condition | 1   | .2  | 1     | .5    | 1    | .8                | 2   | .5  | 3   | .0  | 3   | .3  | Unit |
|                     |           | Min | Max | Min   | Max   | Min  | Max               | Min | Max | Min | Max | Min | Max |      |
| Bus hold trip point | _         | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07              | 0.7 | 1.7 | 0.8 | 2   | 0.8 | 2   | V    |

#### Note to Table 1-7:

(1) Bus hold trip points are based on the calculated input voltages from the JEDEC standard.

### **OCT Specifications**

Table 1–8 lists the variation of OCT without calibration across process, temperature, and voltage (PVT).

Table 1-8. Series OCT Without Calibration Specifications for Cyclone IV Devices

|                                |                       | Resistance         |                                                               |      |
|--------------------------------|-----------------------|--------------------|---------------------------------------------------------------|------|
| Description                    | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit |
|                                | 3.0                   | ±30                | ±40                                                           | %    |
| 0 · 00 <del>T</del> ···        | 2.5                   | ±30                | ±40                                                           | %    |
| Series OCT without calibration | 1.8                   | ±40                | ±50                                                           | %    |
| - Cambration                   | 1.5                   | ±50                | ±50                                                           | %    |
|                                | 1.2                   | ±50                | ±50                                                           | %    |

OCT calibration is automatically performed at device power-up for OCT-enabled I/Os.

Table 1–9 lists the OCT calibration accuracy at device power-up.

Table 1–9. Series OCT with Calibration at Device Power-Up Specifications for Cyclone IV Devices

|                       |                       | Calibration        |                                                               |      |
|-----------------------|-----------------------|--------------------|---------------------------------------------------------------|------|
| Description           | V <sub>CCIO</sub> (V) | Commercial Maximum | Industrial, Extended<br>industrial, and<br>Automotive Maximum | Unit |
|                       | 3.0                   | ±10                | ±10                                                           | %    |
| Series OCT with       | 2.5                   | ±10                | ±10                                                           | %    |
| calibration at device | 1.8                   | ±10                | ±10                                                           | %    |
| power-up              | 1.5                   | ±10                | ±10                                                           | %    |
|                       | 1.2                   | ±10                | ±10                                                           | %    |

### Internal Weak Pull-Up and Weak Pull-Down Resistor

Table 1-12 lists the weak pull-up and pull-down resistor values for Cyclone IV devices.

Table 1–12. Internal Weak Pull-Up and Weak Pull-Down Resistor Values for Cyclone IV Devices (1)

| Symbol           | Parameter                                                                | Conditions                                  | Min | Тур | Max | Unit |
|------------------|--------------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------|
|                  |                                                                          | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (2), (3) | 7   | 25  | 41  | kΩ   |
|                  | Value of the I/O pin pull-up resistor                                    | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (2), (3) | 7   | 28  | 47  | kΩ   |
| D                | before and during configuration, as                                      | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (2), (3) | 8   | 35  | 61  | kΩ   |
| R_ <sub>PU</sub> | well as user mode if you enable the programmable pull-up resistor option | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (2), (3) | 10  | 57  | 108 | kΩ   |
|                  |                                                                          | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (2), (3) | 13  | 82  | 163 | kΩ   |
|                  |                                                                          | $V_{CCIO} = 1.2 \text{ V} \pm 5\%$ (2), (3) | 19  | 143 | 351 | kΩ   |
|                  |                                                                          | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (4)      | 6   | 19  | 30  | kΩ   |
|                  |                                                                          | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (4)      | 6   | 22  | 36  | kΩ   |
| R_PD             | Value of the I/O pin pull-down resistor before and during configuration  | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (4)      | 6   | 25  | 43  | kΩ   |
|                  | botote and during configuration                                          | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (4)      | 7   | 35  | 71  | kΩ   |
|                  |                                                                          | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (4)      | 8   | 50  | 112 | kΩ   |

#### Notes to Table 1-12:

- (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available for JTAG TCK.
- (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (3)  $R_{PU} = (V_{CC10} V_1)/I_{R_PU}$ Minimum condition:  $-40^{\circ}C$ ;  $V_{CC10} = V_{CC} + 5\%$ ,  $V_1 = V_{CC} + 5\% 50$  mV; Typical condition:  $25^{\circ}C$ ;  $V_{CC10} = V_{CC}$ ,  $V_1 = 0$  V;  $V_2 = 0$  V;  $V_3 = 0$  V;  $V_4 = 0$  V and  $V_5 = 0$  V and  $V_6 = 0$  V and  $V_7 = 0$  V and  $V_8 = 0$  V and  $V_$

Maximum condition:  $100^{\circ}\text{C}$ ;  $V_{\text{CCIO}} = V_{\text{CC}} - 5\%$ ,  $V_{\text{I}} = 0$  V; in which  $V_{\text{I}}$  refers to the input voltage at the I/O pin.

(4)  $R_{PD} = V_I/I_{RPD}$ 

Minimum condition: -40°C;  $V_{CCIO} = V_{CC} + 5\%$ ,  $V_I = 50$  mV;

Typical condition: 25°C;  $V_{CCIO} = V_{CC}$ ,  $V_1 = V_{CC} - 5\%$ ; Maximum condition: 100°C;  $V_{CCIO} = V_{CC} - 5\%$ ,  $V_1 = V_{CC} - 5\%$ ; in which  $V_1$  refers to the input voltage at the I/O pin.

### **Hot-Socketing**

Table 1–13 lists the hot-socketing specifications for Cyclone IV devices.

Table 1–13. Hot-Socketing Specifications for Cyclone IV Devices

| Symbol                  | Parameter                         | Maximum  |
|-------------------------|-----------------------------------|----------|
| I <sub>IOPIN(DC)</sub>  | DC current per I/O pin            | 300 μΑ   |
| I <sub>IOPIN(AC)</sub>  | AC current per I/O pin            | 8 mA (1) |
| I <sub>XCVRTX(DC)</sub> | DC current per transceiver TX pin | 100 mA   |
| I <sub>XCVRRX(DC)</sub> | DC current per transceiver RX pin | 50 mA    |

#### Note to Table 1-13:

(1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|IIOPIN| = C \frac{dv}{dt}$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.



Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 2 of 4)

| Symbol/                                                                                        | Oanditions                                                                     |      | C6           |                               | C7, I7 |                        |                                  |      | C8           |                                  | 11!4 |
|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|--------------|-------------------------------|--------|------------------------|----------------------------------|------|--------------|----------------------------------|------|
| Description                                                                                    | Conditions                                                                     | Min  | Тур          | Max                           | Min    | Тур                    | Max                              | Min  | Тур          | Max                              | Unit |
| Receiver                                                                                       |                                                                                |      | •            |                               |        |                        | •                                |      |              | <u> </u>                         |      |
| Supported I/O<br>Standards                                                                     | 1.4 V PCML,<br>1.5 V PCML,<br>2.5 V PCML,<br>LVPECL, LVDS                      |      |              |                               |        |                        |                                  |      |              |                                  |      |
| Data rate (F324 and smaller package) (15)                                                      | _                                                                              | 600  | _            | 2500                          | 600    | _                      | 2500                             | 600  | _            | 2500                             | Mbps |
| Data rate (F484 and larger package) (15)                                                       | _                                                                              | 600  | _            | 3125                          | 600    | _                      | 3125                             | 600  | _            | 2500                             | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin (3)                                               | _                                                                              | _    | _            | 1.6                           | _      | _                      | 1.6                              | _    | _            | 1.6                              | V    |
| Operational V <sub>MAX</sub> for a receiver pin                                                | _                                                                              | _    | _            | 1.5                           | _      | _                      | 1.5                              | _    | _            | 1.5                              | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                   | _                                                                              | -0.4 | _            | _                             | -0.4   | _                      | _                                | -0.4 | _            | _                                | V    |
| Peak-to-peak<br>differential input<br>voltage V <sub>ID</sub> (diff p-p)                       | V <sub>ICM</sub> = 0.82 V<br>setting, Data Rate<br>= 600 Mbps to<br>3.125 Gbps | 0.1  | _            | 2.7                           | 0.1    | _                      | 2.7                              | 0.1  | _            | 2.7                              | V    |
| V <sub>ICM</sub>                                                                               | V <sub>ICM</sub> = 0.82 V<br>setting                                           | _    | 820 ±<br>10% | _                             | _      | 820 ±<br>10%           | _                                | _    | 820 ±<br>10% | _                                | mV   |
| Differential on-chip                                                                           | 100–Ω setting                                                                  | _    | 100          | _                             | _      | 100                    | _                                | _    | 100          | _                                | Ω    |
| termination resistors                                                                          | 150– $\Omega$ setting                                                          | _    | 150          | _                             | _      | 150                    | _                                | _    | 150          | _                                | Ω    |
| Differential and common mode return loss                                                       | PIPE, Serial<br>Rapid I/O SR,<br>SATA, CPRI LV,<br>SDI, XAUI                   |      |              |                               |        | Compliant              | i                                |      |              |                                  | _    |
| Programmable ppm detector <sup>(4)</sup>                                                       | _                                                                              |      |              |                               | ± 62.5 | , 100, 125<br>250, 300 | 5, 200,                          |      |              |                                  | ppm  |
| Clock data recovery<br>(CDR) ppm<br>tolerance (without<br>spread-spectrum<br>clocking enabled) | _                                                                              |      | _            | ±300 (5),<br>±350<br>(6), (7) |        | _                      | ±300<br>(5),<br>±350<br>(6), (7) | _    | _            | ±300<br>(5),<br>±350<br>(6), (7) | ppm  |
| CDR ppm tolerance<br>(with synchronous<br>spread-spectrum<br>clocking enabled) (8)             | _                                                                              | _    | _            | 350 to<br>-5350<br>(7), (9)   | _      | _                      | 350 to<br>-5350<br>(7), (9)      | _    | _            | 350 to<br>-5350<br>(7), (9)      | ppm  |
| Run length                                                                                     | _                                                                              |      | 80           | _                             | _      | 80                     | _                                |      | 80           |                                  | UI   |
|                                                                                                | No Equalization                                                                | _    | _            | 1.5                           | _      | _                      | 1.5                              | _    | _            | 1.5                              | dB   |
| Programmable                                                                                   | Medium Low                                                                     | _    | _            | 4.5                           | _      | _                      | 4.5                              |      | _            | 4.5                              | dB   |
| equalization                                                                                   | Medium High                                                                    | _    | _            | 5.5                           | _      | _                      | 5.5                              |      | _            | 5.5                              | dB   |
|                                                                                                | High                                                                           | _    | _            | 7                             | _      | _                      | 7                                | _    |              | 7                                | dB   |

Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 3 of 4)

| Symbol/                                                        | 0 1111                                                       |     | C6        |       | C7, I7 |     |       | C8  |     |       | 11!4                           |
|----------------------------------------------------------------|--------------------------------------------------------------|-----|-----------|-------|--------|-----|-------|-----|-----|-------|--------------------------------|
| Description                                                    | Conditions                                                   | Min | Тур       | Max   | Min    | Тур | Max   | Min | Тур | Max   | Unit                           |
| Signal detect/loss<br>threshold                                | PIPE mode                                                    | 65  | _         | 175   | 65     | _   | 175   | 65  | _   | 175   | mV                             |
| t <sub>LTR</sub> (10)                                          | _                                                            | _   | _         | 75    | _      | _   | 75    | _   | _   | 75    | μs                             |
| t <sub>LTR-LTD_Manual</sub> (11)                               | _                                                            | 15  | _         | _     | 15     | _   | _     | 15  | _   | _     | μs                             |
| t <sub>LTD</sub> (12)                                          | _                                                            | 0   | 100       | 4000  | 0      | 100 | 4000  | 0   | 100 | 4000  | ns                             |
| t <sub>LTD_Manual</sub> (13)                                   | _                                                            |     | _         | 4000  | _      |     | 4000  | _   |     | 4000  | ns                             |
| t <sub>LTD_Auto</sub> (14)                                     | _                                                            |     | _         | 4000  | _      |     | 4000  | _   |     | 4000  | ns                             |
| Receiver buffer and CDR offset cancellation time (per channel) | _                                                            |     | _         | 17000 | _      | _   | 17000 | _   | _   | 17000 | recon<br>fig_c<br>lk<br>cycles |
|                                                                | DC Gain Setting = 0                                          | _   | 0         | _     | _      | 0   | _     | _   | 0   | _     | dB                             |
| Programmable DC gain                                           | DC Gain Setting = 1                                          | _   | 3         | _     | _      | 3   | _     | _   | 3   | _     | dB                             |
|                                                                | DC Gain Setting = 2                                          | _   | 6         | _     | _      | 6   | _     | _   | 6   | _     | dB                             |
| Transmitter                                                    |                                                              |     |           |       |        |     |       |     |     |       |                                |
| Supported I/O<br>Standards                                     | 1.5 V PCML                                                   |     |           |       |        |     |       |     |     |       |                                |
| Data rate (F324 and smaller package)                           | _                                                            | 600 | _         | 2500  | 600    | _   | 2500  | 600 | _   | 2500  | Mbps                           |
| Data rate (F484 and larger package)                            | _                                                            | 600 | _         | 3125  | 600    | _   | 3125  | 600 | _   | 2500  | Mbps                           |
| V <sub>OCM</sub>                                               | 0.65 V setting                                               | _   | 650       | _     | _      | 650 | _     | _   | 650 | _     | mV                             |
| Differential on-chip                                           | 100–Ω setting                                                | _   | 100       | _     | _      | 100 | _     | _   | 100 | _     | Ω                              |
| termination resistors                                          | 150– $\Omega$ setting                                        | _   | 150       | _     | _      | 150 | _     | _   | 150 | _     | Ω                              |
| Differential and common mode return loss                       | PIPE, CPRI LV,<br>Serial Rapid I/O<br>SR, SDI, XAUI,<br>SATA |     | Compliant |       |        |     |       | _   |     |       |                                |
| Rise time                                                      | _                                                            | 50  | _         | 200   | 50     | _   | 200   | 50  | _   | 200   | ps                             |
| Fall time                                                      | _                                                            | 50  | _         | 200   | 50     | _   | 200   | 50  | _   | 200   | ps                             |
| Intra-differential pair<br>skew                                | _                                                            | _   | _         | 15    | _      | _   | 15    | _   | _   | 15    | ps                             |
| Intra-transceiver<br>block skew                                | _                                                            | _   | _         | 120   | _      | _   | 120   | _   | _   | 120   | ps                             |

| Davisa    | Performance |       |     |         |         |       |         |    |      |  |
|-----------|-------------|-------|-----|---------|---------|-------|---------|----|------|--|
| Device    | C6          | C7    | C8  | C8L (1) | C9L (1) | 17    | I8L (1) | A7 | Unit |  |
| EP4CE55   | 500         | 437.5 | 402 | 362     | 265     | 437.5 | 362     | _  | MHz  |  |
| EP4CE75   | 500         | 437.5 | 402 | 362     | 265     | 437.5 | 362     | _  | MHz  |  |
| EP4CE115  | _           | 437.5 | 402 | 362     | 265     | 437.5 | 362     | _  | MHz  |  |
| EP4CGX15  | 500         | 437.5 | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |
| EP4CGX22  | 500         | 437.5 | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |
| EP4CGX30  | 500         | 437.5 | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |
| EP4CGX50  | 500         | 437.5 | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |
| EP4CGX75  | 500         | 437.5 | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |
| EP4CGX110 | 500         | 437.5 | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |
| EP4CGX150 | 500         | 437.5 | 402 | _       | _       | 437.5 | _       | _  | MHz  |  |

#### Note to Table 1-24:

## **PLL Specifications**

Table 1–25 lists the PLL specifications for Cyclone IV devices when operating in the commercial junction temperature range (0°C to 85°C), the industrial junction temperature range (-40°C to 100°C), the extended industrial junction temperature range (-40°C to 125°C), and the automotive junction temperature range (-40°C to 125°C). For more information about the PLL block, refer to "Glossary" on page 1–37.

Table 1–25. PLL Specifications for Cyclone IV Devices (1), (2) (Part 1 of 2)

| Symbol                                                | Parameter                                                        | Min | Тур | Max                                                            | Unit |
|-------------------------------------------------------|------------------------------------------------------------------|-----|-----|----------------------------------------------------------------|------|
|                                                       | Input clock frequency (-6, -7, -8 speed grades)                  | 5   | _   | 472.5                                                          | MHz  |
| f <sub>IN</sub> (3)                                   | Input clock frequency (-8L speed grade)                          | 5   | _   | 362                                                            | MHz  |
|                                                       | Input clock frequency (-9L speed grade)                          | 5   | _   | 472.5                                                          | MHz  |
| f <sub>INPFD</sub>                                    | PFD input frequency                                              | 5   | _   | 325                                                            | MHz  |
| f <sub>VCO</sub> (4)                                  | PLL internal VCO operating range                                 | 600 | _   | 1300                                                           | MHz  |
| f <sub>INDUTY</sub>                                   | Input clock duty cycle                                           | 40  | _   | 60                                                             | %    |
|                                                       | Input clock cycle-to-cycle jitter $F_{REF} \geq 100 \text{ MHz}$ |     | _   | 0.15                                                           | UI   |
|                                                       | F <sub>REF</sub> < 100 MHz                                       | _   | _   | ±750                                                           | ps   |
| f <sub>OUT_EXT</sub> (external clock output) (3)      | PLL output frequency                                             | _   | _   | 472.5                                                          | MHz  |
|                                                       | PLL output frequency (-6 speed grade)                            | _   | _   | 472.5                                                          | MHz  |
|                                                       | PLL output frequency (-7 speed grade)                            | _   | _   | 450                                                            | MHz  |
| f <sub>OUT</sub> (to global clock)                    | PLL output frequency (-8 speed grade)                            | _   | _   | 402.5                                                          | MHz  |
| INJITTER_CCJ (5)  OUT_EXT (external clock output) (3) | PLL output frequency (-8L speed grade)                           | _   | _   | 362                                                            | MHz  |
|                                                       | PLL output frequency (-9L speed grade)                           | _   | _   | 472.5 362 265 325 1300 60 0.15 ±750 472.5 450 402.5 362 265 55 | MHz  |
| toutduty                                              | Duty cycle for external clock output (when set to 50%)           | 45  | 50  | 55                                                             | %    |
| t <sub>LOCK</sub>                                     | Time required to lock from end of device configuration           | _   | _   | 1                                                              | ms   |

<sup>(1)</sup> Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades.

Table 1–25. PLL Specifications for Cyclone IV Devices (1), (2) (Part 2 of 2)

| Symbol                                                                                                                                                                      | Parameter                                                                                                                      | Min                                                                                                                                             | Тур     | Max                                          | Unit           |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------|----------------|
| t <sub>DLOCK</sub>                                                                                                                                                          | Time required to lock dynamically (after switchover, reconfiguring any non-post-scale counters/delays or areset is deasserted) | _                                                                                                                                               | _       | 1                                            | ms             |
| toutjitter_period_dedclk (6)                                                                                                                                                | Dedicated clock output period jitter $F_{OUT} \ge 100 \text{ MHz}$                                                             | _                                                                                                                                               | _       | 300                                          | ps             |
| toutjitter_period_dedclk (6)  toutjitter_ccj_dedclk (6)  toutjitter_ccj_dedclk (6)  toutjitter_period_io (6)  toutjitter_ccj_io (6)  tpll_pserr tareset tconfigpll fscanclk | F <sub>OUT</sub> < 100 MHz                                                                                                     | _                                                                                                                                               | _       | 30                                           | mUI            |
| toutjitter_ccj_dedclk (6)                                                                                                                                                   | Dedicated clock output cycle-to-cycle jitter $F_{OUT} \ge 100 \text{ MHz}$                                                     | _                                                                                                                                               | _       |                                              | ps             |
|                                                                                                                                                                             | F <sub>OUT</sub> < 100 MHz                                                                                                     | 1 ms  300 ps  30 mt  - 300 ps  - 300 ps  - 300 ps  - 300 mt  - 650 ps  - 75 mt  - 650 ps  - 75 mt  - 50 ps  - 75 mt  - 50 ps  - 75 mt  - 425 ps | mUI     |                                              |                |
| toutjitter period io (6)                                                                                                                                                    | Regular I/O period jitter $F_{OUT} \ge 100 \text{ MHz}$                                                                        | _                                                                                                                                               | _       | 650                                          | ps             |
| OUTJITTEK_PERIOD_IO                                                                                                                                                         | F <sub>OUT</sub> < 100 MHz                                                                                                     | _                                                                                                                                               | _       | 75                                           | mUI            |
| toutjitter ccj io (6)                                                                                                                                                       | Regular I/O cycle-to-cycle jitter<br>F <sub>OUT</sub> ≥ 100 MHz                                                                | Hz — 75  yycle-to-cycle jitter — 650                                                                                                            | ps      |                                              |                |
|                                                                                                                                                                             | F <sub>OUT</sub> < 100 MHz                                                                                                     | _                                                                                                                                               | _       | 1 300 30 300 30 650 75 650 75 ±50 — 100 425  | mUI            |
| t <sub>PLL_PSERR</sub>                                                                                                                                                      | Accuracy of PLL phase shift                                                                                                    | _                                                                                                                                               | _       | ±50                                          | ps             |
| t <sub>ARESET</sub>                                                                                                                                                         | Minimum pulse width on areset signal.                                                                                          | 10                                                                                                                                              | _       | _                                            | ns             |
| tconfigpll                                                                                                                                                                  | Time required to reconfigure scan chains for PLLs                                                                              | _                                                                                                                                               | 3.5 (7) |                                              | SCANCLK cycles |
| f <sub>SCANCLK</sub>                                                                                                                                                        | scanclk frequency                                                                                                              | _                                                                                                                                               | _       | 100                                          | MHz            |
| t <sub>CASC_OUTJITTER_PERIOD_DEDCLK</sub>                                                                                                                                   | Period jitter for dedicated clock output in cascaded PLLs ( $F_{OUT} \ge 100 \text{ MHz}$ )                                    | _                                                                                                                                               |         | 425                                          | ps             |
| (8), (9)                                                                                                                                                                    | Period jitter for dedicated clock output in cascaded PLLs (F <sub>OUT</sub> < 100 MHz)                                         | _                                                                                                                                               | _       | 1 300 30 30 30 650 75 650 75 ±50 — 8 100 425 | mUI            |

#### Notes to Table 1-25:

- (1) This table is applicable for general purpose PLLs and multipurpose PLLs.
- (2) You must connect  $V_{CCD\ PLL}$  to  $V_{CCINT}$  through the decoupling capacitor and ferrite bead.
- (3) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (4) The  $V_{CO}$  frequency reported by the Quartus II software in the PLL Summary section of the compilation report takes into consideration the  $V_{CO}$  post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the  $f_{VCO}$  specification.
- (5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source that is less than 200 ps.
- (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL when an input jitter of 30 ps is applied.
- (7) With 100-MHz scanclk frequency.
- $\begin{tabular}{ll} (8) & The cascaded PLLs specification is applicable only with the following conditions: \end{tabular}$ 
  - Upstream PLL—0.59 MHz  $\leq$  Upstream PLL bandwidth < 1 MHz
  - Downstream PLL—Downstream PLL bandwidth > 2 MHz
- (9) PLL cascading is not supported for transceiver applications.

### **Embedded Multiplier Specifications**

Table 1–26 lists the embedded multiplier specifications for Cyclone IV devices.

Table 1–26. Embedded Multiplier Specifications for Cyclone IV Devices

| Mode                   | Resources Used        |     | I          | Performance | )        |     | llmit |
|------------------------|-----------------------|-----|------------|-------------|----------|-----|-------|
| Mode                   | Number of Multipliers | C6  | C7, I7, A7 | C8          | C8L, I8L | C9L | Unit  |
| 9 × 9-bit multiplier   | 1                     | 340 | 300        | 260         | 240      | 175 | MHz   |
| 18 × 18-bit multiplier | 1                     | 287 | 250        | 200         | 185      | 135 | MHz   |

### **Memory Block Specifications**

Table 1–27 lists the M9K memory block specifications for Cyclone IV devices.

Table 1-27. Memory Block Performance Specifications for Cyclone IV Devices

| Memory    |                                    | Resources Used |               | Performance |            |     |          |     |      |
|-----------|------------------------------------|----------------|---------------|-------------|------------|-----|----------|-----|------|
|           | Mode                               | LEs            | M9K<br>Memory | C6          | C7, I7, A7 | C8  | C8L, I8L | C9L | Unit |
| M9K Block | FIFO 256 × 36                      | 47             | 1             | 315         | 274        | 238 | 200      | 157 | MHz  |
|           | Single-port 256 × 36               | 0              | 1             | 315         | 274        | 238 | 200      | 157 | MHz  |
|           | Simple dual-port 256 × 36 CLK      | 0              | 1             | 315         | 274        | 238 | 200      | 157 | MHz  |
|           | True dual port 512 × 18 single CLK | 0              | 1             | 315         | 274        | 238 | 200      | 157 | MHz  |

### **Configuration and JTAG Specifications**

Table 1–28 lists the configuration mode specifications for Cyclone IV devices.

Table 1–28. Passive Configuration Mode Specifications for Cyclone IV Devices (1)

| Programming Mode                 | V <sub>CCINT</sub> Voltage Level (V) | DCLK f <sub>max</sub> | Unit |
|----------------------------------|--------------------------------------|-----------------------|------|
| Passive Serial (PS)              | 1.0 <i>(3)</i>                       | 66                    | MHz  |
| rassive serial (FS)              | 1.2                                  | 133                   | MHz  |
| Fast Passive Parallel (FPP) (2)  | 1.0 <sup>(3)</sup>                   | 66                    | MHz  |
| 1 ast rassive raidilei (FFF) 1-7 | 1.2 (4)                              | 100                   | MHz  |

#### Notes to Table 1-28:

- (1) For more information about PS and FPP configuration timing parameters, refer to the *Configuration and Remote System Upgrades in Cyclone IV Devices* chapter.
- (2) FPP configuration mode supports all Cyclone IV E devices (except for E144 package devices) and EP4CGX50, EP4CGX75, EP4CGX110, and EP4CGX150 only.
- (3)  $V_{CCINT} = 1.0 \text{ V}$  is only supported for Cyclone IV E 1.0 V core voltage devices.
- (4) Cyclone IV E devices support 1.2 V V<sub>CCINT</sub>. Cyclone IV E 1.2 V core voltage devices support 133 MHz DCLK f<sub>MAX</sub> for EP4CE6, EP4CE10, EP4CE15, EP4CE22, EP4CE30, and EP4CE40 only.

Table 1–29 lists the active configuration mode specifications for Cyclone IV devices.

Table 1–29. Active Configuration Mode Specifications for Cyclone IV Devices

| Programming Mode         | DCLK Range | Typical DCLK | Unit |
|--------------------------|------------|--------------|------|
| Active Parallel (AP) (1) | 20 to 40   | 33           | MHz  |
| Active Serial (AS)       | 20 to 40   | 33           | MHz  |

#### Note to Table 1-29:

(1) AP configuration mode is only supported for Cyclone IV E devices.

Table 1–30 lists the JTAG timing parameters and values for Cyclone IV devices.

Table 1–30. JTAG Timing Parameters for Cyclone IV Devices (1)

| Symbol                | Parameter                                         | Min | Max | Unit |
|-----------------------|---------------------------------------------------|-----|-----|------|
| t <sub>JCP</sub>      | TCK clock period                                  | 40  | _   | ns   |
| t <sub>JCH</sub>      | TCK clock high time                               | 19  | _   | ns   |
| t <sub>JCL</sub>      | TCK clock low time                                | 19  | _   | ns   |
| t <sub>JPSU_TDI</sub> | JTAG port setup time for TDI                      | 1   | _   | ns   |
| t <sub>JPSU_TMS</sub> | JTAG port setup time for TMS                      | 3   | _   | ns   |
| $t_{JPH}$             | JTAG port hold time                               | 10  | _   | ns   |
| t <sub>JPCO</sub>     | JTAG port clock to output (2), (3)                | _   | 15  | ns   |
| t <sub>JPZX</sub>     | JTAG port high impedance to valid output (2), (3) | _   | 15  | ns   |
| t <sub>JPXZ</sub>     | JTAG port valid output to high impedance (2), (3) | _   | 15  | ns   |
| t <sub>JSSU</sub>     | Capture register setup time                       | 5   | _   | ns   |
| t <sub>JSH</sub>      | Capture register hold time                        | 10  | _   | ns   |
| t <sub>JSCO</sub>     | Update register clock to output                   | _   | 25  | ns   |
| t <sub>JSZX</sub>     | Update register high impedance to valid output    | _   | 25  | ns   |
| t <sub>JSXZ</sub>     | Update register valid output to high impedance    |     | 25  | ns   |

#### Notes to Table 1-30:

- (1) For more information about JTAG waveforms, refer to "JTAG Waveform" in "Glossary" on page 1-37.
- (2) The specification is shown for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the output time specification is 16 ns.
- (3) For EP4CGX22, EP4CGX30 (F324 and smaller package), EP4CGX110, and EP4CGX150 devices, the output time specification for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins is 16 ns. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the output time specification is 18 ns.

# **Periphery Performance**

This section describes periphery performance, including high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. I/Os using the SSTL-18 Class I termination standard can achieve up to the stated DDR2 SDRAM interfacing speeds. I/Os using general-purpose I/O standards such as 3.3-, 3.0-, 2.5-, 1.8-, or 1.5-LVTTL/LVCMOS are capable of a typical 200 MHz interfacing frequency with a 10 pF load.

For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to Section III: System Performance Specifications of the External Memory Interfaces Handbook.



Actual achievable frequency depends on design- and system-specific factors. Perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

### **High-Speed I/O Specifications**

Table 1–31 through Table 1–36 list the high-speed I/O timing for Cyclone IV devices. For definitions of high-speed timing specifications, refer to "Glossary" on page 1–37.

Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 1 of 2)

|                                                      |                                          |     | C6  |     |     | C7, I | 7     |     | C8, A | 7     |     | C8L, I | BL    |     | C9L |       |      |
|------------------------------------------------------|------------------------------------------|-----|-----|-----|-----|-------|-------|-----|-------|-------|-----|--------|-------|-----|-----|-------|------|
| Symbol Mode:                                         |                                          | Min | Тур | Max | Min | Тур   | Max   | Min | Тур   | Max   | Min | Тур    | Max   | Min | Тур | Max   | Unit |
|                                                      | ×10                                      | 5   | _   | 180 | 5   | _     | 155.5 | 5   | _     | 155.5 | 5   | _      | 155.5 | 5   | _   | 132.5 | MHz  |
|                                                      | ×8                                       | 5   | _   | 180 | 5   |       | 155.5 | 5   | _     | 155.5 | 5   | _      | 155.5 | 5   | _   | 132.5 | MHz  |
| f <sub>HSCLK</sub><br>(input clock                   | ×7                                       | 5   |     | 180 | 5   |       | 155.5 | 5   |       | 155.5 | 5   |        | 155.5 | 5   |     | 132.5 | MHz  |
| frequency)                                           | ×4                                       | 5   |     | 180 | 5   |       | 155.5 | 5   |       | 155.5 | 5   | -      | 155.5 | 5   | -   | 132.5 | MHz  |
| ,                                                    | ×2                                       | 5   | _   | 180 | 5   | _     | 155.5 | 5   |       | 155.5 | 5   | _      | 155.5 | 5   | _   | 132.5 | MHz  |
|                                                      | ×1                                       | 5   |     | 360 | 5   |       | 311   | 5   |       | 311   | 5   |        | 311   | 5   |     | 265   | MHz  |
|                                                      | ×10                                      | 100 | _   | 360 | 100 | _     | 311   | 100 | _     | 311   | 100 | _      | 311   | 100 | _   | 265   | Mbps |
|                                                      | ×8                                       | 80  | _   | 360 | 80  |       | 311   | 80  | _     | 311   | 80  | _      | 311   | 80  | _   | 265   | Mbps |
| Device operation in                                  | ×7                                       | 70  | _   | 360 | 70  |       | 311   | 70  | _     | 311   | 70  | _      | 311   | 70  | _   | 265   | Mbps |
| Mbps                                                 | ×4                                       | 40  | _   | 360 | 40  | _     | 311   | 40  | _     | 311   | 40  | _      | 311   | 40  | _   | 265   | Mbps |
|                                                      | ×2                                       | 20  | _   | 360 | 20  |       | 311   | 20  | _     | 311   | 20  | _      | 311   | 20  | _   | 265   | Mbps |
|                                                      | ×1                                       | 10  | _   | 360 | 10  |       | 311   | 10  | _     | 311   | 10  | _      | 311   | 10  | _   | 265   | Mbps |
| t <sub>DUTY</sub>                                    | _                                        | 45  |     | 55  | 45  |       | 55    | 45  | _     | 55    | 45  | _      | 55    | 45  | _   | 55    | %    |
| Transmitter<br>channel-to-<br>channel skew<br>(TCCS) | _                                        | _   |     | 200 |     | _     | 200   |     | _     | 200   |     |        | 200   | _   |     | 200   | ps   |
| Output jitter<br>(peak to peak)                      | _                                        | _   | _   | 500 | _   | _     | 500   | _   |       | 550   | _   | _      | 600   | _   | _   | 700   | ps   |
| t <sub>RISE</sub>                                    | $20 - 80\%$ , $C_{LOAD} = 5 pF$          | _   | 500 | _   | _   | 500   | _     | _   | 500   | _     | _   | 500    | _     | _   | 500 | _     | ps   |
| t <sub>FALL</sub>                                    | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _   | 500 | _   | _   | 500   | 1     |     | 500   | _     | _   | 500    | ı     | _   | 500 |       | ps   |



For more information about the supported maximum clock rate, device and pin planning, IP implementation, and device termination, refer to *Section III: System Performance Specifications* of the *External Memory Interface Handbook*.

Table 1–37 lists the memory output clock jitter specifications for Cyclone IV devices.

Table 1–37. Memory Output Clock Jitter Specifications for Cyclone IV Devices (1), (2)

| Parameter                    | Symbol                 | Min  | Max | Unit |
|------------------------------|------------------------|------|-----|------|
| Clock period jitter          | t <sub>JIT(per)</sub>  | -125 | 125 | ps   |
| Cycle-to-cycle period jitter | t <sub>JIT(cc)</sub>   | -200 | 200 | ps   |
| Duty cycle jitter            | t <sub>JIT(duty)</sub> | -150 | 150 | ps   |

#### Notes to Table 1-37:

- Memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2 standard.
- (2) The clock jitter specification applies to memory output clock pins generated using DDIO circuits clocked by a PLL output routed on a global clock (GCLK) network.

### **Duty Cycle Distortion Specifications**

Table 1–38 lists the worst case duty cycle distortion for Cyclone IV devices.

Table 1–38. Duty Cycle Distortion on Cyclone IV Devices I/O Pins (1), (2), (3)

| Symbol            | C   | 6   | C7  | , <b>1</b> 7 | C8, I8 | BL, A7 | C   | Unit |       |
|-------------------|-----|-----|-----|--------------|--------|--------|-----|------|-------|
| Symbol            | Min | Max | Min | Max          | Min    | Max    | Min | Max  | Ullit |
| Output Duty Cycle | 45  | 55  | 45  | 55           | 45     | 55     | 45  | 55   | %     |

### Notes to Table 1-38:

- (1) The duty cycle distortion specification applies to clock outputs from the PLLs, global clock tree, and IOE driving the dedicated and general purpose I/O pins.
- (2) Cyclone IV devices meet the specified duty cycle distortion at the maximum output toggle rate for each combination of I/O standard and current strength.
- (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades.

### **OCT Calibration Timing Specification**

Table 1–39 lists the duration of calibration for series OCT with calibration at device power-up for Cyclone IV devices.

Table 1–39. Timing Specification for Series OCT with Calibration at Device Power-Up for Cyclone IV Devices  $^{(1)}$ 

| Symbol              | Description                                                | Maximum | Units |
|---------------------|------------------------------------------------------------|---------|-------|
| t <sub>OCTCAL</sub> | Duration of series OCT with calibration at device power-up | 20      | μs    |

#### Note to Table 1-39:

(1) OCT calibration takes place after device configuration and before entering user mode.

Table 1–44 and Table 1–45 list the IOE programmable delay for Cyclone IV GX devices.

Table 1–44. IOE Programmable Delay on Column Pins for Cyclone IV GX Devices (1), (2)

|                                                                       |                                   | Number   |               |        |        | Max ( | Offset |       |       |    |
|-----------------------------------------------------------------------|-----------------------------------|----------|---------------|--------|--------|-------|--------|-------|-------|----|
| Parameter                                                             | Paths<br>Affected                 | of       | Min<br>Offset | Fast ( | Corner |       | Unit   |       |       |    |
|                                                                       |                                   | Settings |               | C6     | 17     | C6    | C7     | C8    | 17    |    |
| Input delay from pin to internal cells                                | Pad to I/O<br>dataout to<br>core  | 7        | 0             | 1.313  | 1.209  | 2.184 | 2.336  | 2.451 | 2.387 | ns |
| Input delay from pin to input register                                | Pad to I/O input register         | 8        | 0             | 1.312  | 1.208  | 2.200 | 2.399  | 2.554 | 2.446 | ns |
| Delay from output register to output pin                              | I/O output<br>register to<br>pad  | 2        | 0             | 0.438  | 0.404  | 0.751 | 0.825  | 0.886 | 0.839 | ns |
| Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock<br>network | 12       | 0             | 0.713  | 0.682  | 1.228 | 1.41   | 1.566 | 1.424 | ns |

### Notes to Table 1-44:

- (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of the Quartus II software.
- (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software.

Table 1-45. IOE Programmable Delay on Row Pins for Cyclone IV GX Devices (1), (2)

|                                                                       |                                  | Numbor   | Number        |        |        | Max ( | Offset     |       |       |    |
|-----------------------------------------------------------------------|----------------------------------|----------|---------------|--------|--------|-------|------------|-------|-------|----|
| Parameter                                                             | Paths<br>Affected                | of       | Min<br>Offset | Fast ( | Corner |       | Unit       |       |       |    |
|                                                                       |                                  | Settings |               | C6     | 17     | C6    | <b>C</b> 7 | C8    | 17    |    |
| Input delay from pin to internal cells                                | Pad to I/O<br>dataout to<br>core | 7        | 0             | 1.314  | 1.210  | 2.209 | 2.398      | 2.526 | 2.443 | ns |
| Input delay from pin to input register                                | Pad to I/O input register        | 8        | 0             | 1.313  | 1.208  | 2.205 | 2.406      | 2.563 | 2.450 | ns |
| Delay from output register to output pin                              | I/O output<br>register to<br>pad | 2        | 0             | 0.461  | 0.421  | 0.789 | 0.869      | 0.933 | 0.884 | ns |
| Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock network   | 12       | 0             | 0.712  | 0.682  | 1.225 | 1.407      | 1.562 | 1.421 | ns |

### Notes to Table 1-45:

- (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of Quartus II software.
- (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software

# I/O Timing

Use the following methods to determine I/O timing:

- the Excel-based I/O Timing
- the Quartus II timing analyzer

The Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get a timing budget estimation as part of the link timing analysis. The Quartus II timing analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after place-and-route is complete.

The Excel-based I/O Timing spreadsheet is downloadable from Cyclone IV Devices Literature website.

# **Glossary**

Table 1–46 lists the glossary for this chapter.

Table 1-46. Glossary (Part 1 of 5)

| Letter | Term                                                            | Definitions                                                                             |  |  |  |  |  |  |  |
|--------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Α      | _                                                               | _                                                                                       |  |  |  |  |  |  |  |
| В      | _                                                               | _                                                                                       |  |  |  |  |  |  |  |
| С      | _                                                               | _                                                                                       |  |  |  |  |  |  |  |
| D      | _                                                               | _                                                                                       |  |  |  |  |  |  |  |
| E      | _                                                               | _                                                                                       |  |  |  |  |  |  |  |
| F      | f <sub>HSCLK</sub>                                              | High-speed I/O block: High-speed receiver/transmitter input and output clock frequency. |  |  |  |  |  |  |  |
| G      | GCLK                                                            | Input pin directly to Global Clock network.                                             |  |  |  |  |  |  |  |
| u      | GCLK PLL                                                        | Input pin to Global Clock network through the PLL.                                      |  |  |  |  |  |  |  |
| Н      | HSIODR                                                          | High-speed I/O block: Maximum/minimum LVDS data transfer rate (HSIODR = 1/TUI).         |  |  |  |  |  |  |  |
| ı      | Input Waveforms<br>for the SSTL<br>Differential I/O<br>Standard | V <sub>IH</sub> V <sub>REF</sub> V <sub>IL</sub>                                        |  |  |  |  |  |  |  |

Table 1-46. Glossary (Part 2 of 5)



Table 1-46. Glossary (Part 3 of 5)

| Letter | Term                                    | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |
|--------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|        | $R_L$                                   | Receiver differential input discrete resistor (external to Cyclone IV devices).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
|        |                                         | Receiver input waveform for LVDS and LVPECL differential standards:  Single-Ended Waveform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
|        |                                         | Positive Channel (p) = V <sub>IH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|        |                                         | Negative Channel (n) = V <sub>IL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
| R      | Receiver Input<br>Waveform              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|        |                                         | Differential Waveform (Mathematical Function of Positive & Negative Channel)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
|        |                                         | V <sub>ID</sub> 0 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|        |                                         | V <sub>ID</sub> p-n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|        | Receiver input<br>skew margin<br>(RSKM) | High-speed I/O block: The total margin left after accounting for the sampling window and TCCS. RSKM = (TUI – SW – TCCS) / 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
|        |                                         | V <sub>CGIO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |
|        |                                         | V <sub>IH(DC)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|        |                                         | $V_{REF}$ $V_{IL(DC)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|        | Single-ended voltage-                   | Vil(AC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| S      | referenced I/O<br>Standard              | $\overline{V_{	ext{OL}}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
|        |                                         | The JEDEC standard for SSTI and HSTL I/O standards defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform <i>ringing</i> . |  |  |  |  |  |  |  |  |  |
|        | SW (Sampling<br>Window)                 | High-speed I/O block: The period of time during which the data must be valid to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |

Table 1-46. Glossary (Part 4 of 5)

| ter | Term                                  | Definitions                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
|-----|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|     | t <sub>C</sub>                        | High-speed receiver and transmitter input and output clock period.                                                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |
|     | Channel-to-<br>channel-skew<br>(TCCS) | High-speed I/O block: The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew. The clock is included in the TCCS measurement.                                                                                                                              |  |  |  |  |  |  |  |  |  |
|     | t <sub>cin</sub>                      | Delay from the clock pad to the I/O input register.                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |
|     | t <sub>co</sub>                       | Delay from the clock pad to the I/O output.                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |
|     | t <sub>cout</sub>                     | Delay from the clock pad to the I/O output register.                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |  |
|     | t <sub>DUTY</sub>                     | High-speed I/O block: Duty cycle on high-speed transmitter output clock.                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
|     | t <sub>FALL</sub>                     | Signal high-to-low transition time (80–20%).                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |
|     | t <sub>H</sub>                        | nput register hold time.                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
|     | Timing Unit<br>Interval (TUI)         | High-speed I/O block: The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(Receiver\ Input\ Clock\ Frequency\ Multiplication\ Factor) = t_C/w)$ .                                                                                                                              |  |  |  |  |  |  |  |  |  |
|     | t <sub>INJITTER</sub>                 | Period jitter on the PLL clock input.                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
|     | t <sub>OUTJITTER_DEDCLK</sub>         | Period jitter on the dedicated clock output driven by a PLL.                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |
|     | t <sub>OUTJITTER_IO</sub>             | Period jitter on the general purpose I/O driven by a PLL.                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |
|     | t <sub>pllcin</sub>                   | Delay from the PLL inclk pad to the I/O input register.                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|     | t <sub>pllcout</sub>                  | Delay from the PLL inclk pad to the I/O output register.                                                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| Т   | Transmitter<br>Output<br>Waveform     | Transmitter output waveforms for the LVDS, mini-LVDS, PPDS and RSDS Differential I/O Standards:  Single-Ended Waveform  Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) = V <sub>OL</sub> Ground  Differential Waveform (Mathematical Function of Positive & Negative Channel)  V <sub>OD</sub> 0 V  p - n |  |  |  |  |  |  |  |  |  |
|     | t <sub>RISE</sub>                     | Signal low-to-high transition time (20–80%).                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |
|     | t <sub>SU</sub>                       | Input register setup time.                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| J   | _                                     | _                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |

### Table 1-47. Document Revision History

| Date          | Version | Changes                                                                                                                                                                                                        |
|---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2010 | 1.1     | <ul> <li>Updated Table 1–3 through Table 1–44 to include information for Cyclone IV E devices and Cyclone IV GX devices for Quartus II software version 9.1 SP1 release.</li> <li>Minor text edits.</li> </ul> |
| November 2009 | 1.0     | Initial release.                                                                                                                                                                                               |