Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 1840 | | Number of Logic Elements/Cells | 29440 | | Total RAM Bits | 1105920 | | Number of I/O | 290 | | Number of Gates | - | | Voltage - Supply | 1.16V ~ 1.24V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 484-BGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep4cgx30cf23c6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1–3. Recommended Operating Conditions for Cyclone IV E Devices (1), (2) (Part 2 of 2) | Symbol | Parameter | Parameter Conditions | | Тур | Max | Unit | |--------------------|---------------------------------------------------------------|----------------------|---|-----|-----|------| | I <sub>Diode</sub> | Magnitude of DC current across<br>PCI-clamp diode when enable | _ | _ | _ | 10 | mA | # Notes to Table 1-3: - (1) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. - (2) V<sub>CCIO</sub> for all I/O banks must be powered up during device operation. All VCCA pins must be powered to 2.5 V (even when PLLs are not used) and must be powered up and powered down at the same time. - (3) V<sub>CC</sub> must rise monotonically. - (4) $V_{CCIO}$ powers all input buffers. - (5) The POR time for Standard POR ranges between 50 and 200 ms. Each individual power supply must reach the recommended operating range within 50 ms. - (6) The POR time for Fast POR ranges between 3 and 9 ms. Each individual power supply must reach the recommended operating range within 3 ms. Table 1-4. Recommended Operating Conditions for Cyclone IV GX Devices (Part 1 of 2) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|--------------------------------------------------------------------|------------|-------|-----|-------|------| | V <sub>CCINT</sub> (3) | Core voltage, PCIe hard IP block, and transceiver PCS power supply | _ | 1.16 | 1.2 | 1.24 | V | | V <sub>CCA</sub> (1), (3) | PLL analog power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCD_PLL</sub> (2) | PLL digital power supply | _ | 1.16 | 1.2 | 1.24 | V | | | I/O banks power supply for 3.3-V operation | _ | 3.135 | 3.3 | 3.465 | V | | | I/O banks power supply for 3.0-V operation | _ | 2.85 | 3 | 3.15 | V | | \/ (3). (4) | I/O banks power supply for 2.5-V operation | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCIO</sub> (3), (4) | I/O banks power supply for 1.8-V operation | _ | 1.71 | 1.8 | 1.89 | V | | | I/O banks power supply for 1.5-V operation | _ | 1.425 | 1.5 | 1.575 | V | | | I/O banks power supply for 1.2-V operation | _ | 1.14 | 1.2 | 1.26 | V | | | Differential clock input pins power supply for 3.3-V operation | _ | 3.135 | 3.3 | 3.465 | V | | | Differential clock input pins power supply for 3.0-V operation | _ | 2.85 | 3 | 3.15 | V | | V <sub>CC_CLKIN</sub> | Differential clock input pins power supply for 2.5-V operation | _ | 2.375 | 2.5 | 2.625 | V | | (3), (5), (6) | Differential clock input pins power supply for 1.8-V operation | _ | 1.71 | 1.8 | 1.89 | V | | | Differential clock input pins power supply for 1.5-V operation | _ | 1.425 | 1.5 | 1.575 | V | | | Differential clock input pins power supply for 1.2-V operation | _ | 1.14 | 1.2 | 1.26 | V | | $V_{CCH\_GXB}$ | Transceiver output buffer power supply | _ | 2.375 | 2.5 | 2.625 | V | The OCT resistance may vary with the variation of temperature and voltage after calibration at device power-up. Use Table 1–10 and Equation 1–1 to determine the final OCT resistance considering the variations after calibration at device power-up. Table 1–10 lists the change percentage of the OCT resistance with voltage and temperature. Table 1–10. OCT Variation After Calibration at Device Power-Up for Cyclone IV Devices | Nominal Voltage | dR/dT (%/°C) | dR/dV (%/mV) | |-----------------|--------------|--------------| | 3.0 | 0.262 | -0.026 | | 2.5 | 0.234 | -0.039 | | 1.8 | 0.219 | -0.086 | | 1.5 | 0.199 | -0.136 | | 1.2 | 0.161 | -0.288 | # Equation 1-1. Final OCT Resistance (1), (2), (3), (4), (5), (6) #### Notes to Equation 1-1: - (1) $T_2$ is the final temperature. - (2) $T_1$ is the initial temperature. - (3) MF is multiplication factor. - (4) R<sub>final</sub> is final resistance. - (5) R<sub>initial</sub> is initial resistance. - (6) Subscript $_{\rm X}$ refers to both $_{\rm V}$ and $_{\rm T}$ . - (7) $\Delta R_V$ is a variation of resistance with voltage. - (8) $\Delta R_T$ is a variation of resistance with temperature. - (9) dR/dT is the change percentage of resistance with temperature after calibration at device power-up. - (10) dR/dV is the change percentage of resistance with voltage after calibration at device power-up. - (11) V2 is final voltage. - (12) $V_1$ is the initial voltage. # Internal Weak Pull-Up and Weak Pull-Down Resistor Table 1-12 lists the weak pull-up and pull-down resistor values for Cyclone IV devices. Table 1–12. Internal Weak Pull-Up and Weak Pull-Down Resistor Values for Cyclone IV Devices (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------|---------------------------------------------|-----|-----|-----|------| | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (2), (3) | 7 | 25 | 41 | kΩ | | | before and during configuration, as well as user mode if you enable the | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (2), (3) | 7 | 28 | 47 | kΩ | | D | | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (2), (3) | 8 | 35 | 61 | kΩ | | R_ <sub>PU</sub> | | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (2), (3) | 10 | 57 | 108 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (2), (3) | 13 | 82 | 163 | kΩ | | | | $V_{CCIO} = 1.2 \text{ V} \pm 5\%$ (2), (3) | 19 | 143 | 351 | kΩ | | | | $V_{CCIO} = 3.3 \text{ V} \pm 5\%$ (4) | 6 | 19 | 30 | kΩ | | | Velocities I/O discoull decomposition | $V_{CCIO} = 3.0 \text{ V} \pm 5\%$ (4) | 6 | 22 | 36 | kΩ | | R_PD | Value of the I/O pin pull-down resistor before and during configuration | $V_{CCIO} = 2.5 \text{ V} \pm 5\%$ (4) | 6 | 25 | 43 | kΩ | | | 201010 and daring bonnigaration | $V_{CCIO} = 1.8 \text{ V} \pm 5\%$ (4) | 7 | 35 | 71 | kΩ | | | | $V_{CCIO} = 1.5 \text{ V} \pm 5\%$ (4) | 8 | 50 | 112 | kΩ | #### Notes to Table 1-12: - (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. The weak pull-down feature is only available for JTAG TCK. - (2) Pin pull-up resistance values may be lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (3) $R_{PU} = (V_{CC10} V_1)/I_{R_PU}$ Minimum condition: $-40^{\circ}C$ ; $V_{CC10} = V_{CC} + 5\%$ , $V_1 = V_{CC} + 5\% 50$ mV; Typical condition: $25^{\circ}C$ ; $V_{CC10} = V_{CC}$ , $V_1 = 0$ V; $V_2 = 0$ V; $V_3 = 0$ V; $V_4 = 0$ V and $V_5 = 0$ V and $V_6 = 0$ V and $V_7 = 0$ V and $V_8 $V_$ Maximum condition: $100^{\circ}\text{C}$ ; $V_{\text{CCIO}} = V_{\text{CC}} - 5\%$ , $V_{\text{I}} = 0$ V; in which $V_{\text{I}}$ refers to the input voltage at the I/O pin. (4) $R_{PD} = V_I/I_{RPD}$ Minimum condition: -40°C; $V_{CCIO} = V_{CC} + 5\%$ , $V_I = 50$ mV; Typical condition: 25°C; $V_{CCIO} = V_{CC}$ , $V_1 = V_{CC} - 5\%$ ; Maximum condition: 100°C; $V_{CCIO} = V_{CC} - 5\%$ , $V_1 = V_{CC} - 5\%$ ; in which $V_1$ refers to the input voltage at the I/O pin. # **Hot-Socketing** Table 1–13 lists the hot-socketing specifications for Cyclone IV devices. Table 1–13. Hot-Socketing Specifications for Cyclone IV Devices | Symbol | Parameter | Maximum | |-------------------------|-----------------------------------|----------| | I <sub>IOPIN(DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN(AC)</sub> | AC current per I/O pin | 8 mA (1) | | I <sub>XCVRTX(DC)</sub> | DC current per transceiver TX pin | 100 mA | | I <sub>XCVRRX(DC)</sub> | DC current per transceiver RX pin | 50 mA | #### Note to Table 1-13: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|IIOPIN| = C \frac{dv}{dt}$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Table 1–20. Differential I/O Standard Specifications for Cyclone IV Devices (1) (Part 2 of 2) | I/O Standard | | V <sub>CCIO</sub> (V) | ) | V <sub>ID</sub> ( | mV) | | V <sub>ICM</sub> (V) <sup>(2)</sup> | | V <sub>OD</sub> (mV) (3) V <sub>OS</sub> (V) (3) | | | 3) | | | |-----------------------------------|-------|-----------------------|-------|-------------------|-----|------|--------------------------------------------------------------------------------|------|--------------------------------------------------|-----|-----|-------|------|-------| | i/U Stanuaru | Min | Тур | Max | Min | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | LVDS | | | | | | 0.05 | $D_{MAX} \leq 500 \text{ Mbps}$ | 1.80 | | | | | | | | (Column<br>I/Os) | 2.375 | 2.5 | 2.625 | 100 | _ | 0.55 | $\begin{array}{l} 500 \; Mbps \leq D_{MAX} \\ \leq \; 700 \; Mbps \end{array}$ | 1.80 | 247 | _ | 600 | 1.125 | 1.25 | 1.375 | | 1,00) | | | | | | 1.05 | D <sub>MAX</sub> > 700 Mbps | 1.55 | | | | | | | | BLVDS (Row I/Os) (4) | 2.375 | 2.5 | 2.625 | 100 | | _ | _ | _ | _ | _ | _ | | _ | _ | | BLVDS<br>(Column<br>I/Os) (4) | 2.375 | 2.5 | 2.625 | 100 | | _ | _ | _ | _ | _ | _ | | _ | _ | | mini-LVDS<br>(Row I/Os) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | mini-LVDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | | _ | _ | 300 | _ | 600 | 1.0 | 1.2 | 1.4 | | RSDS® (Row<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | RSDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | | | _ | | 100 | 200 | 600 | 0.5 | 1.2 | 1.5 | | PPDS (Row I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | | PPDS<br>(Column<br>I/Os) (5) | 2.375 | 2.5 | 2.625 | _ | _ | _ | _ | _ | 100 | 200 | 600 | 0.5 | 1.2 | 1.4 | ### Notes to Table 1-20: - (1) For an explanation of terms used in Table 1–20, refer to "Glossary" on page 1–37. - (2) $V_{IN}$ range: $0 \text{ V} \leq V_{IN} \leq 1.85 \text{ V}$ . - (3) $R_L \text{ range: } 90 \leq R_L \leq 110 \ \Omega$ . - (4) There are no fixed $V_{IN}$ , $V_{OD}$ , and $V_{OS}$ specifications for BLVDS. They depend on the system topology. - (5) The Mini-LVDS, RSDS, and PPDS standards are only supported at the output pins. - (6) The LVPECL I/O standard is only supported on dedicated clock input pins. This I/O standard is not supported for output pins. Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 3 of 4) | Symbol/ | Conditions | C6 | | | C7, I7 | | | | 11!4 | | | |----------------------------------------------------------------|--------------------------------------------------------------|-----|-----------|-------|--------|-----|-------|-----|------|-------|--------------------------------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | Signal detect/loss threshold | PIPE mode | 65 | _ | 175 | 65 | _ | 175 | 65 | _ | 175 | mV | | t <sub>LTR</sub> (10) | _ | _ | _ | 75 | _ | _ | 75 | _ | _ | 75 | μs | | t <sub>LTR-LTD_Manual</sub> (11) | _ | 15 | _ | _ | 15 | _ | _ | 15 | _ | _ | μs | | t <sub>LTD</sub> (12) | _ | 0 | 100 | 4000 | 0 | 100 | 4000 | 0 | 100 | 4000 | ns | | t <sub>LTD_Manual</sub> (13) | _ | | _ | 4000 | _ | | 4000 | _ | | 4000 | ns | | t <sub>LTD_Auto</sub> (14) | _ | | _ | 4000 | _ | | 4000 | _ | | 4000 | ns | | Receiver buffer and CDR offset cancellation time (per channel) | _ | | _ | 17000 | _ | _ | 17000 | _ | _ | 17000 | recon<br>fig_c<br>lk<br>cycles | | | DC Gain Setting = 0 | _ | 0 | _ | _ | 0 | _ | _ | 0 | _ | dB | | Programmable DC gain | DC Gain Setting = 1 | _ | 3 | _ | _ | 3 | _ | _ | 3 | _ | dB | | | DC Gain Setting = 2 | _ | 6 | _ | _ | 6 | _ | _ | 6 | _ | dB | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | 1.5 V PCML | | | | | | | | | | | | Data rate (F324 and smaller package) | _ | 600 | _ | 2500 | 600 | _ | 2500 | 600 | _ | 2500 | Mbps | | Data rate (F484 and larger package) | _ | 600 | _ | 3125 | 600 | _ | 3125 | 600 | _ | 2500 | Mbps | | V <sub>OCM</sub> | 0.65 V setting | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | Differential on-chip | 100–Ω setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 150– $\Omega$ setting | _ | 150 | _ | _ | 150 | _ | _ | 150 | _ | Ω | | Differential and common mode return loss | PIPE, CPRI LV,<br>Serial Rapid I/O<br>SR, SDI, XAUI,<br>SATA | | Compliant | | | | | | | _ | | | Rise time | _ | 50 | _ | 200 | 50 | _ | 200 | 50 | _ | 200 | ps | | Fall time | _ | 50 | _ | 200 | 50 | _ | 200 | 50 | _ | 200 | ps | | Intra-differential pair<br>skew | _ | _ | _ | 15 | _ | _ | 15 | _ | _ | 15 | ps | | Intra-transceiver<br>block skew | _ | _ | _ | 120 | _ | _ | 120 | _ | _ | 120 | ps | Table 1–21. Transceiver Specification for Cyclone IV GX Devices (Part 4 of 4) | Symbol/<br>Description | Conditions - | C6 | | | C7, I7 | | | C8 | | | Unit | |--------------------------------------------------|---------------------------|-----|------------------------------------|--------|--------|-----|--------|-----|-----|--------|-------| | | Collultions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | UIIIL | | PLD-Transceiver Inte | PLD-Transceiver Interface | | | | | | | | | | | | Interface speed<br>(F324 and smaller<br>package) | _ | 25 | _ | 125 | 25 | _ | 125 | 25 | _ | 125 | MHz | | Interface speed<br>(F484 and larger<br>package) | _ | 25 | _ | 156.25 | 25 | _ | 156.25 | 25 | _ | 156.25 | MHz | | Digital reset pulse width | _ | | Minimum is 2 parallel clock cycles | | | | | | | | | #### Notes to Table 1-21: - (1) This specification is valid for transmitter output jitter specification with a maximum total jitter value of 112 ps, typically for 3.125 Gbps SRIO and XAUI protocols. - (2) The minimum reconfig\_clk frequency is 2.5 MHz if the transceiver channel is configured in **Transmitter Only** mode. The minimum reconfig\_clk frequency is 37.5 MHz if the transceiver channel is configured in **Receiver Only** or **Receiver and Transmitter** mode. - (3) The device cannot tolerate prolonged operation at this absolute maximum. - (4) The rate matcher supports only up to ±300 parts per million (ppm). - (5) Supported for the F169 and F324 device packages only. - (6) Supported for the F484, F672, and F896 device packages only. Pending device characterization. - (7) To support CDR ppm tolerance greater than ±300 ppm, implement ppm detector in user logic and configure CDR to Manual Lock Mode. - (8) Asynchronous spread-spectrum clocking is not supported. - (9) For the EP4CGX30 (F484 package only), EP4CGX50, and EP4CGX75 devices, the CDR ppl tolerance is ±200 ppm. - (10) Time taken until pll locked goes high after pll powerdown deasserts. - (11) Time that the CDR must be kept in lock-to-reference mode after rx analogreset deasserts and before rx locktodata is asserted in manual mode. - (12) Time taken to recover valid data after the rx\_locktodata signal is asserted in manual mode (Figure 1–2), or after rx\_freqlocked signal goes high in automatic mode (Figure 1–3). - (13) Time taken to recover valid data after the $\mbox{rx\_locktodata}$ signal is asserted in manual mode. - (14) Time taken to recover valid data after the $rx\_freqlocked$ signal goes high in automatic mode. - (15) To support data rates lower than the minimum specification through oversampling, use the CDR in LTR mode only. Table 1–25. PLL Specifications for Cyclone IV Devices (1), (2) (Part 2 of 2) | Symbol | Parameter | Min | Тур | Max | Unit | |-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|----------------| | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover, reconfiguring any non-post-scale counters/delays or areset is deasserted) | _ | _ | 1 | ms | | toutjitter_period_dedclk (6) | Dedicated clock output period jitter $F_{OUT} \ge 100 \text{ MHz}$ | _ | _ | 300 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 30 | mUI | | toutjitter_ccj_dedclk (6) | Dedicated clock output cycle-to-cycle jitter $F_{OUT} \ge 100 \text{ MHz}$ | _ | _ | 300 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 30 | mUI | | toutjitter_period_io (6) | Regular I/O period jitter $F_{OUT} \ge 100 \text{ MHz}$ | | _ | 650 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 75 | mUI | | toutjitter_ccj_io <i>(6)</i> | Regular I/O cycle-to-cycle jitter<br>F <sub>OUT</sub> ≥ 100 MHz | _ | _ | 650 | ps | | | F <sub>OUT</sub> < 100 MHz | _ | _ | 75 | mUI | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on areset signal. | 10 | _ | _ | ns | | tconfigpll | Time required to reconfigure scan chains for PLLs | _ | 3.5 (7) | | SCANCLK cycles | | f <sub>SCANCLK</sub> | scanclk frequency | _ | _ | 100 | MHz | | t <sub>CASC_OUTJITTER_PERIOD_DEDCLK</sub> | Period jitter for dedicated clock output in cascaded PLLs ( $F_{OUT} \ge 100 \text{ MHz}$ ) | _ | | 425 | ps | | (8), (9) | Period jitter for dedicated clock output in cascaded PLLs (F <sub>OUT</sub> < 100 MHz) | _ | _ | 42.5 | mUI | #### Notes to Table 1-25: - (1) This table is applicable for general purpose PLLs and multipurpose PLLs. - (2) You must connect $V_{CCD\ PLL}$ to $V_{CCINT}$ through the decoupling capacitor and ferrite bead. - (3) This parameter is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard. - (4) The $V_{CO}$ frequency reported by the Quartus II software in the PLL Summary section of the compilation report takes into consideration the $V_{CO}$ post-scale counter K value. Therefore, if the counter K has a value of 2, the frequency reported can be lower than the $f_{VCO}$ specification. - (5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source that is less than 200 ps. - (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL when an input jitter of 30 ps is applied. - (7) With 100-MHz scanclk frequency. - $\begin{tabular}{ll} (8) & The cascaded PLLs specification is applicable only with the following conditions: \end{tabular}$ - Upstream PLL—0.59 MHz $\leq$ Upstream PLL bandwidth < 1 MHz - Downstream PLL—Downstream PLL bandwidth > 2 MHz - (9) PLL cascading is not supported for transceiver applications. Table 1–29 lists the active configuration mode specifications for Cyclone IV devices. Table 1–29. Active Configuration Mode Specifications for Cyclone IV Devices | Programming Mode DCLK Range | | Typical DCLK | Unit | |-----------------------------|----------|--------------|------| | Active Parallel (AP) (1) | 20 to 40 | 33 | MHz | | Active Serial (AS) | 20 to 40 | 33 | MHz | #### Note to Table 1-29: (1) AP configuration mode is only supported for Cyclone IV E devices. Table 1–30 lists the JTAG timing parameters and values for Cyclone IV devices. Table 1–30. JTAG Timing Parameters for Cyclone IV Devices (1) | Symbol | Parameter | Min | Max | Unit | |-----------------------|---------------------------------------------------|-----|-----|------| | t <sub>JCP</sub> | TCK clock period | 40 | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 19 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 19 | _ | ns | | t <sub>JPSU_TDI</sub> | JTAG port setup time for TDI | 1 | _ | ns | | t <sub>JPSU_TMS</sub> | JTAG port setup time for TMS | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 10 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output (2), (3) | _ | 15 | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output (2), (3) | _ | 15 | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance (2), (3) | _ | 15 | ns | | t <sub>JSSU</sub> | Capture register setup time | 5 | _ | ns | | t <sub>JSH</sub> | Capture register hold time | 10 | _ | ns | | t <sub>JSCO</sub> | Update register clock to output | _ | 25 | ns | | t <sub>JSZX</sub> | Update register high impedance to valid output | _ | 25 | ns | | t <sub>JSXZ</sub> | Update register valid output to high impedance | _ | 25 | ns | ### Notes to Table 1-30: - (1) For more information about JTAG waveforms, refer to "JTAG Waveform" in "Glossary" on page 1-37. - (2) The specification is shown for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the output time specification is 16 ns. - (3) For EP4CGX22, EP4CGX30 (F324 and smaller package), EP4CGX110, and EP4CGX150 devices, the output time specification for 3.3-, 3.0-, and 2.5-V LVTTL/LVCMOS operation of JTAG pins is 16 ns. For 1.8-V LVTTL/LVCMOS and 1.5-V LVCMOS, the output time specification is 18 ns. # **Periphery Performance** This section describes periphery performance, including high-speed I/O and external memory interface. I/O performance supports several system interfaces, such as the high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. I/Os using the SSTL-18 Class I termination standard can achieve up to the stated DDR2 SDRAM interfacing speeds. I/Os using general-purpose I/O standards such as 3.3-, 3.0-, 2.5-, 1.8-, or 1.5-LVTTL/LVCMOS are capable of a typical 200 MHz interfacing frequency with a 10 pF load. Table 1–31. RSDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) (Part 2 of 2) | Symbol | Modes | | C6 | | | C7, I | 7 | | C8, A | 7 | | C8L, I | BL | | C9L | | Unit | |-----------------------|-------|-----|-----|-----|-----|-------|-----|-----|-------|-----|-----|--------|-----|-----|-----|-----|------| | Symbol | MUUGS | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>LOCK</sub> (3) | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | | 1 | ms | #### Notes to Table 1-31: - (1) Applicable for true RSDS and emulated RSDS\_E\_3R transmitter. - (2) Cyclone IV E devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Emulated RSDS transmitter is supported at the output pin of all I/O Banks. Cyclone IV GX devices—true RSDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated RSDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9. - (3) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. Table 1–32. Emulated RSDS\_E\_1R Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 1 of 2) | | | | C6 | | | C7, 17 | 1 | | C8, A7 | 7 | ( | C8L, 18 | BL | | C9L | | | |------------------------------------|----------------------------|-----|-----|-----|-----|--------|-----|-----|--------|-----|-----|---------|-----|-----|-----|------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | | ×8 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 72.5 | MHz | | frequency) | ×4 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | | 85 | 5 | _ | 72.5 | MHz | | . ,, | ×2 | 5 | _ | 85 | 5 | _ | 85 | 5 | _ | 85 | 5 | | 85 | 5 | _ | 72.5 | MHz | | | ×1 | 5 | _ | 170 | 5 | _ | 170 | 5 | _ | 170 | 5 | | 170 | 5 | _ | 145 | MHz | | | ×10 | 100 | _ | 170 | 100 | | 170 | 100 | _ | 170 | 100 | _ | 170 | 100 | _ | 145 | Mbps | | | ×8 | 80 | | 170 | 80 | _ | 170 | 80 | _ | 170 | 80 | | 170 | 80 | | 145 | Mbps | | Device<br>operation in<br>Mbps | ×7 | 70 | _ | 170 | 70 | | 170 | 70 | | 170 | 70 | | 170 | 70 | _ | 145 | Mbps | | | ×4 | 40 | _ | 170 | 40 | _ | 170 | 40 | | 170 | 40 | _ | 170 | 40 | _ | 145 | Mbps | | | ×2 | 20 | _ | 170 | 20 | _ | 170 | 20 | | 170 | 20 | _ | 170 | 20 | _ | 145 | Mbps | | | ×1 | 10 | _ | 170 | 10 | | 170 | 10 | | 170 | 10 | | 170 | 10 | _ | 145 | Mbps | | t <sub>DUTY</sub> | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | | 200 | | _ | 200 | | _ | 200 | | | 200 | | | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | _ | _ | 600 | _ | _ | 700 | ps | | t <sub>RISE</sub> | $20 - 80\%$ , $C_{LOAD} =$ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | | 5 pF | | | | | | | | | | | | | | | | | | | 20 – 80%, | | 500 | | | 500 | | | F00 | | | F00 | | | 500 | | | | t <sub>FALL</sub> | C <sub>LOAD</sub> = 5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | | _ | 500 | | | 500 | | ps | Table 1–32. Emulated RSDS\_E\_1R Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 2 of 2) | | Symbol | Modes | | C6 | | | C7, 17 | 1 | | C8, A7 | 7 | ( | C8L, 18 | L | | C9L | | Unit | |-----------|---------------|-------|-----|-----|-----|-----|--------|-----|-----|--------|-----|-----|---------|-----|-----|-----|-----|------| | | Symbol | Mones | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | $t_{LOO}$ | CK <i>(2)</i> | _ | | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | | 1 | _ | _ | 1 | ms | #### Notes to Table 1-32: - (1) Emulated RSDS\_E\_1R transmitter is supported at the output pin of all I/O Banks of Cyclone IV E devices and I/O Banks 3, 4, 5, 6, 7, 8, and 9 of Cyclone IV GX devices. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. Table 1–33. Mini-LVDS Transmitter Timing Specifications for Cyclone IV Devices (1), (2), (4) | 0 | | | C6 | | | C7, I | 7 | | C8, A | 7 | | C8L, I | 8L | | C9L | | | |------------------------------------|------------------------------------------|-----|-----|-----|-----|-------|-------|-----|-------|-------|-----|--------|-------|-----|-----|-------|------| | Symbol | Modes | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | | ×10 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 132.5 | MHz | | | ×8 | 5 | _ | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | _ | 132.5 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | | 155.5 | 5 | _ | 132.5 | MHz | | frequency) | ×4 | 5 | | 200 | 5 | | 155.5 | 5 | | 155.5 | 5 | | 155.5 | 5 | | 132.5 | MHz | | 1 37 | ×2 | 5 | | 200 | 5 | _ | 155.5 | 5 | _ | 155.5 | 5 | | 155.5 | 5 | _ | 132.5 | MHz | | | ×1 | 5 | | 400 | 5 | | 311 | 5 | | 311 | 5 | | 311 | 5 | | 265 | MHz | | | ×10 | 100 | | 400 | 100 | _ | 311 | 100 | _ | 311 | 100 | | 311 | 100 | _ | 265 | Mbps | | | ×8 | 80 | | 400 | 80 | | 311 | 80 | | 311 | 80 | | 311 | 80 | | 265 | Mbps | | Device operation in | ×7 | 70 | _ | 400 | 70 | _ | 311 | 70 | _ | 311 | 70 | _ | 311 | 70 | _ | 265 | Mbps | | Mbps | ×4 | 40 | | 400 | 40 | _ | 311 | 40 | _ | 311 | 40 | | 311 | 40 | _ | 265 | Mbps | | • | ×2 | 20 | | 400 | 20 | _ | 311 | 20 | _ | 311 | 20 | | 311 | 20 | | 265 | Mbps | | | ×1 | 10 | _ | 400 | 10 | _ | 311 | 10 | _ | 311 | 10 | _ | 311 | 10 | _ | 265 | Mbps | | t <sub>DUTY</sub> | _ | 45 | | 55 | 45 | _ | 55 | 45 | | 55 | 45 | | 55 | 45 | _ | 55 | % | | TCCS | _ | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | _ | 500 | _ | _ | 500 | _ | _ | 550 | _ | _ | 600 | _ | _ | 700 | ps | | t <sub>RISE</sub> | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>FALL</sub> | 20 – 80%,<br>C <sub>LOAD</sub> =<br>5 pF | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | _ | ps | | t <sub>LOCK</sub> (3) | _ | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | _ | _ | 1 | ms | # Notes to Table 1-33: - (1) Applicable for true and emulated mini-LVDS transmitter. - (2) Cyclone IV E—true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Emulated mini-LVDS transmitter is supported at the output pin of all I/O banks. Cyclone IV GX—true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated mini-LVDS transmitter is supported at the - Cyclone IV GX—true mini-LVDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. Emulated mini-LVDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9. - (3) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (4) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. | Table 1–34. True LVDS Transmitter Timing Specifications for Cyclone IV Devices (1), (3 | clone IV Devices <sup>(1), (3)</sup> | |----------------------------------------------------------------------------------------|--------------------------------------| |----------------------------------------------------------------------------------------|--------------------------------------| | Cumbal | Madaa | C | 6 | C7 | , I7 | C8, | , A7 | C8L | , I8L | C | 9L | llmit | |---------------------------------|-------|-----|-----|-----|-------|-----|-------|-----|-------|-----|-----|-------| | Symbol | Modes | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | ×10 | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz | | | ×8 | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz | | clock<br>frequency) | ×4 | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz | | , ,,, | ×2 | 5 | 420 | 5 | 370 | 5 | 320 | 5 | 320 | 5 | 250 | MHz | | | ×1 | 5 | 420 | 5 | 402.5 | 5 | 402.5 | 5 | 362 | 5 | 265 | MHz | | | ×10 | 100 | 840 | 100 | 740 | 100 | 640 | 100 | 640 | 100 | 500 | Mbps | | | ×8 | 80 | 840 | 80 | 740 | 80 | 640 | 80 | 640 | 80 | 500 | Mbps | | HSIODR | ×7 | 70 | 840 | 70 | 740 | 70 | 640 | 70 | 640 | 70 | 500 | Mbps | | nolubh | ×4 | 40 | 840 | 40 | 740 | 40 | 640 | 40 | 640 | 40 | 500 | Mbps | | | ×2 | 20 | 840 | 20 | 740 | 20 | 640 | 20 | 640 | 20 | 500 | Mbps | | | ×1 | 10 | 420 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | Mbps | | t <sub>DUTY</sub> | _ | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | | TCCS | _ | _ | 200 | _ | 200 | _ | 200 | _ | 200 | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | 500 | _ | 500 | _ | 550 | _ | 600 | _ | 700 | ps | | t <sub>LOCK</sub> (2) | _ | _ | 1 | _ | 1 | _ | 1 | _ | 1 | _ | 1 | ms | ### Notes to Table 1-34: - (1) Cyclone IV E—true LVDS transmitter is only supported at the output pin of Row I/O Banks 1, 2, 5, and 6. Cyclone IV GX—true LVDS transmitter is only supported at the output pin of Row I/O Banks 5 and 6. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. Table 1–35. Emulated LVDS Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 1 of 2) | Combal | Madaa | C | 6 | C7, | , I7 | C8, | A7 | C8L, | , I8L | C | 9L | IIi4 | |------------------------------------|-------|-----|-------|-----|-------|-----|-------|------|-------|-----|-----|------| | Symbol | Modes | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | ×10 | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz | | | ×8 | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz | | f <sub>HSCLK</sub> (input<br>clock | ×7 | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz | | frequency) | ×4 | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz | | Trequency) | ×2 | 5 | 320 | 5 | 320 | 5 | 275 | 5 | 275 | 5 | 250 | MHz | | | ×1 | 5 | 402.5 | 5 | 402.5 | 5 | 402.5 | 5 | 362 | 5 | 265 | MHz | | | ×10 | 100 | 640 | 100 | 640 | 100 | 550 | 100 | 550 | 100 | 500 | Mbps | | | ×8 | 80 | 640 | 80 | 640 | 80 | 550 | 80 | 550 | 80 | 500 | Mbps | | HSIODB | ×7 | 70 | 640 | 70 | 640 | 70 | 550 | 70 | 550 | 70 | 500 | Mbps | | HSIODR | ×4 | 40 | 640 | 40 | 640 | 40 | 550 | 40 | 550 | 40 | 500 | Mbps | | | ×2 | 20 | 640 | 20 | 640 | 20 | 550 | 20 | 550 | 20 | 500 | Mbps | | | ×1 | 10 | 402.5 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | Mbps | | Table 1–35. Emulated LVDS Transmitter Timing Specifications for Cyclone IV Devices (1), (3) (Part 2 of | Table 1-35. | <b>Emulated LVDS</b> | <b>Transmitter T</b> | Timing Specificat | tions for Cyclone I\ | / Devices (1), (3) | (Part 2 of 2) | |--------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|-------------------|----------------------|--------------------|---------------| |--------------------------------------------------------------------------------------------------------|-------------|----------------------|----------------------|-------------------|----------------------|--------------------|---------------| | Symbol | Modes | C | 6 | C7, | , I7 | C8, | A7 | C8L, | I8L | C | 9L | Unit | |---------------------------------|-------|-----|-----|-----|------|-----|-----|------|-----|-----|-----|-------| | Syllibul | Mones | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | UIIIL | | t <sub>DUTY</sub> | _ | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | 45 | 55 | % | | TCCS | _ | _ | 200 | _ | 200 | _ | 200 | _ | 200 | _ | 200 | ps | | Output jitter<br>(peak to peak) | _ | _ | 500 | _ | 500 | _ | 550 | _ | 600 | _ | 700 | ps | | t <sub>LOCK</sub> (2) | _ | | 1 | _ | 1 | | 1 | | 1 | | 1 | ms | #### Notes to Table 1-35: - (1) Cyclone IV E—emulated LVDS transmitter is supported at the output pin of all I/O Banks. Cyclone IV GX—emulated LVDS transmitter is supported at the output pin of I/O Banks 3, 4, 5, 6, 7, 8, and 9. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. Table 1–36. LVDS Receiver Timing Specifications for Cyclone IV Devices (1), (3) | 0 | | C | 6 | <b>C7</b> | , <b>17</b> | C8, | A7 | C8L | , I8L | C | 9L | | |---------------------------|-------|-----|-------|-----------|-------------|-----|-------|-----|-------|-----|-----|------| | Symbol | Modes | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | ×10 | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz | | | ×8 | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz | | f <sub>HSCLK</sub> (input | ×7 | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz | | clock<br>frequency) | ×4 | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz | | , | ×2 | 10 | 437.5 | 10 | 370 | 10 | 320 | 10 | 320 | 10 | 250 | MHz | | | ×1 | 10 | 437.5 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | MHz | | | ×10 | 100 | 875 | 100 | 740 | 100 | 640 | 100 | 640 | 100 | 500 | Mbps | | | ×8 | 80 | 875 | 80 | 740 | 80 | 640 | 80 | 640 | 80 | 500 | Mbps | | HCIODD | ×7 | 70 | 875 | 70 | 740 | 70 | 640 | 70 | 640 | 70 | 500 | Mbps | | HSIODR | ×4 | 40 | 875 | 40 | 740 | 40 | 640 | 40 | 640 | 40 | 500 | Mbps | | | ×2 | 20 | 875 | 20 | 740 | 20 | 640 | 20 | 640 | 20 | 500 | Mbps | | | ×1 | 10 | 437.5 | 10 | 402.5 | 10 | 402.5 | 10 | 362 | 10 | 265 | Mbps | | SW | _ | _ | 400 | _ | 400 | _ | 400 | | 550 | _ | 640 | ps | | Input jitter<br>tolerance | _ | _ | 500 | _ | 500 | _ | 550 | _ | 600 | _ | 700 | ps | | t <sub>LOCK</sub> (2) | _ | _ | 1 | _ | 1 | _ | 1 | _ | 1 | _ | 1 | ms | ### Notes to Table 1-36: - Cyclone IV E—LVDS receiver is supported at all I/O Banks. Cyclone IV GX—LVDS receiver is supported at I/O Banks 3, 4, 5, 6, 7, 8, and 9. - (2) $t_{LOCK}$ is the time required for the PLL to lock from the end-of-device configuration. - (3) Cyclone IV E 1.0 V core voltage devices only support C8L, C9L, and I8L speed grades. Cyclone IV E 1.2 V core voltage devices only support C6, C7, C8, I7, and A7 speed grades. Cyclone IV GX devices only support C6, C7, C8, and I7 speed grades. # **External Memory Interface Specifications** The external memory interfaces for Cyclone IV devices are auto-calibrating and easy to implement. # **IOE Programmable Delay** Table 1–40 and Table 1–41 list the IOE programmable delay for Cyclone IV E 1.0 V core voltage devices. Table 1–40. IOE Programmable Delay on Column Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2) | | | Number | | | ı | Max Offse | t | | | |-----------------------------------------------------------------------|-------------------------------|---------|---------------|--------|--------|-----------|----------|-------|------| | Parameter | Paths Affected | of | Min<br>Offset | Fast ( | Corner | S | low Corn | er | Unit | | | | Setting | | C8L | I8L | C8L | C9L | I8L | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 2.054 | 1.924 | 3.387 | 4.017 | 3.411 | ns | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.010 | 1.875 | 3.341 | 4.252 | 3.367 | ns | | Delay from output register to output pin | I/O output<br>register to pad | 2 | 0 | 0.641 | 0.631 | 1.111 | 1.377 | 1.124 | ns | | Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global clock network | 12 | 0 | 0.971 | 0.931 | 1.684 | 2.298 | 1.684 | ns | #### Notes to Table 1-40: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software. Table 1–41. IOE Programmable Delay on Row Pins for Cyclone IV E 1.0 V Core Voltage Devices (1), (2) | | | Number | | | N | /lax Offse | t | | | |-----------------------------------------------------------------------|--------------------------------|---------|---------------|--------|--------|------------|----------|-------|------| | Parameter | Paths Affected | of | Min<br>Offset | Fast ( | Corner | S | low Corn | er | Unit | | | | Setting | | C8L | I8L | C8L | C9L | I8L | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to core | 7 | 0 | 2.057 | 1.921 | 3.389 | 4.146 | 3.412 | ns | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 2.059 | 1.919 | 3.420 | 4.374 | 3.441 | ns | | Delay from output register to output pin | I/O output<br>register to pad | 2 | 0 | 0.670 | 0.623 | 1.160 | 1.420 | 1.168 | ns | | Input delay from<br>dual-purpose clock pin to<br>fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.960 | 0.919 | 1.656 | 2.258 | 1.656 | ns | #### Notes to Table 1-41: - (1) The incremental values for the settings are generally linear. For the exact values for each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting **0** as available in the Quartus II software. Table 1–44 and Table 1–45 list the IOE programmable delay for Cyclone IV GX devices. Table 1-44. IOE Programmable Delay on Column Pins for Cyclone IV GX Devices (1), (2) | | | Number | | | | Max ( | Offset | | | | | |-----------------------------------------------------------------------|-----------------------------------|----------|---------------|--------|--------|-------------|--------|-------|-------|----|--| | Parameter | Paths<br>Affected | of | Min<br>Offset | Fast ( | Corner | Slow Corner | | | Unit | | | | | | Settings | | C6 | 17 | C6 | C7 | C8 | 17 | | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to<br>core | 7 | 0 | 1.313 | 1.209 | 2.184 | 2.336 | 2.451 | 2.387 | ns | | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.312 | 1.208 | 2.200 | 2.399 | 2.554 | 2.446 | ns | | | Delay from output register to output pin | I/O output<br>register to<br>pad | 2 | 0 | 0.438 | 0.404 | 0.751 | 0.825 | 0.886 | 0.839 | ns | | | Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock<br>network | 12 | 0 | 0.713 | 0.682 | 1.228 | 1.41 | 1.566 | 1.424 | ns | | # Notes to Table 1-44: - (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of the Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting **0** as available in the Quartus II software. Table 1-45. IOE Programmable Delay on Row Pins for Cyclone IV GX Devices (1), (2) | | | Number | | | | Max ( | Offset | | | | | |-----------------------------------------------------------------------|----------------------------------|----------|---------------|--------|--------|-------------|------------|-------|-------|----|--| | Parameter | Paths<br>Affected | of | Min<br>Offset | Fast ( | Corner | Slow Corner | | | Unit | | | | | | Settings | | C6 | 17 | C6 | <b>C</b> 7 | C8 | 17 | | | | Input delay from pin to internal cells | Pad to I/O<br>dataout to<br>core | 7 | 0 | 1.314 | 1.210 | 2.209 | 2.398 | 2.526 | 2.443 | ns | | | Input delay from pin to input register | Pad to I/O input register | 8 | 0 | 1.313 | 1.208 | 2.205 | 2.406 | 2.563 | 2.450 | ns | | | Delay from output register to output pin | I/O output<br>register to<br>pad | 2 | 0 | 0.461 | 0.421 | 0.789 | 0.869 | 0.933 | 0.884 | ns | | | Input delay from<br>dual-purpose clock pin<br>to fan-out destinations | Pad to global<br>clock network | 12 | 0 | 0.712 | 0.682 | 1.225 | 1.407 | 1.562 | 1.421 | ns | | # Notes to Table 1-45: - (1) The incremental values for the settings are generally linear. For exact values of each setting, use the latest version of Quartus II software. - (2) The minimum and maximum offset timing numbers are in reference to setting 0 as available in the Quartus II software Table 1-46. Glossary (Part 2 of 5) Table 1-46. Glossary (Part 3 of 5) | Letter | Term | Definitions | | | | | | | | | |--------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | | $R_L$ | Receiver differential input discrete resistor (external to Cyclone IV devices). | | | | | | | | | | | Receiver Input<br>Waveform | Receiver input waveform for LVDS and LVPECL differential standards: Single-Ended Waveform | | | | | | | | | | R | | Positive Channel (p) = V <sub>IH</sub> | | | | | | | | | | | | Negative Channel (n) = V <sub>IL</sub> | | | | | | | | | | | | | | | | | | | | | | | | Differential Waveform (Mathematical Function of Positive & Negative Channel) | | | | | | | | | | | | V <sub>ID</sub> 0 V | | | | | | | | | | | | V <sub>ID</sub> p-n | | | | | | | | | | | Receiver input<br>skew margin<br>(RSKM) | High-speed I/O block: The total margin left after accounting for the sampling window and TCCS. RSKM = (TUI – SW – TCCS) / 2. | | | | | | | | | | | Single-ended<br>voltage-<br>referenced I/O<br>Standard | V <sub>CCIO</sub> V <sub>OH</sub> V <sub>IH(AC)</sub> | | | | | | | | | | | | V <sub>IH(DC)</sub> | | | | | | | | | | | | | | | | | | | | | | | | VIL(AC) | | | | | | | | | | S | | $\overline{V_{ ext{OL}}}$ | | | | | | | | | | | | The JEDEC standard for SSTI and HSTL I/O standards defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input crosses the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform <i>ringing</i> . | | | | | | | | | | | SW (Sampling Window) | High-speed I/O block: The period of time during which the data must be valid to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window | | | | | | | | | Table 1-46. Glossary (Part 4 of 5) | tter | Term | n Definitions | | | | | | | | |------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | | t <sub>C</sub> | High-speed receiver and transmitter input and output clock period. | | | | | | | | | | Channel-to-<br>channel-skew<br>(TCCS) | High-speed I/O block: The timing difference between the fastest and slowest output edges, including $t_{\rm CO}$ variation and clock skew. The clock is included in the TCCS measurement. | | | | | | | | | | t <sub>cin</sub> | Delay from the clock pad to the I/O input register. | | | | | | | | | | t <sub>CO</sub> | Delay from the clock pad to the I/O output. | | | | | | | | | | t <sub>cout</sub> | Delay from the clock pad to the I/O output register. | | | | | | | | | | t <sub>DUTY</sub> | High-speed I/O block: Duty cycle on high-speed transmitter output clock. | | | | | | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80–20%). | | | | | | | | | | t <sub>H</sub> | Input register hold time. | | | | | | | | | | Timing Unit<br>Interval (TUI) | High-speed I/O block: The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(Receiver\ Input\ Clock\ Frequency\ Multiplication\ Factor) = t_c/w).$ | | | | | | | | | | t <sub>INJITTER</sub> | Period jitter on the PLL clock input. | | | | | | | | | | t <sub>OUTJITTER_DEDCLK</sub> | Period jitter on the dedicated clock output driven by a PLL. | | | | | | | | | | t <sub>OUTJITTER_IO</sub> | Period jitter on the general purpose I/O driven by a PLL. | | | | | | | | | т | t <sub>pllcin</sub> | Delay from the PLL inclk pad to the I/O input register. | | | | | | | | | | t <sub>pllcout</sub> | Delay from the PLL inclk pad to the I/O output register. | | | | | | | | | | Transmitter<br>Output<br>Waveform | Transmitter output waveforms for the LVDS, mini-LVDS, PPDS and RSDS Differential I/O Standards: Single-Ended Waveform Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) = V <sub>OL</sub> Ground Differential Waveform (Mathematical Function of Positive & Negative Channel) | | | | | | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20–80%). | | | | | | | | | | t <sub>SU</sub> | Input register setup time. | | | | | | | | | U | _ | | | | | | | | | Table 1-46. Glossary (Part 5 of 5) | Letter | Term | Definitions | | | | |--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | | | | V <sub>DIF(AC)</sub> | AC differential input voltage: The minimum AC input differential voltage required for switching. | | | | | | V <sub>DIF(DC)</sub> | DC differential input voltage: The minimum DC input differential voltage required for switching. | | | | | | V <sub>ICM</sub> | Input common mode voltage: The common mode of the differential signal at the receiver. | | | | | | V <sub>ID</sub> | Input differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | | | | V <sub>IH</sub> | Voltage input high: The minimum positive voltage applied to the input that is accepted by the device as a logic high. | | | | | | V <sub>IH(AC)</sub> | High-level AC input voltage. | | | | | | V <sub>IH(DC)</sub> | High-level DC input voltage. | | | | | | V <sub>IL</sub> | Voltage input low: The maximum positive voltage applied to the input that is accepted by the device as a logic low. | | | | | | V <sub>IL (AC)</sub> | Low-level AC input voltage. | | | | | | V <sub>IL (DC)</sub> | Low-level DC input voltage. | | | | | | V <sub>IN</sub> | DC input voltage. | | | | | | V <sub>OCM</sub> | Output common mode voltage: The common mode of the differential signal at the transmitter. | | | | | v | V <sub>OD</sub> | Output differential voltage swing: The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. $V_{OD} = V_{OH} - V_{OL}$ . | | | | | | V <sub>OH</sub> | Voltage output high: The maximum positive voltage from an output that the device considers is accepted as the minimum positive high level. | | | | | | V <sub>OL</sub> | Voltage output low: The maximum positive voltage from an output that the device considers is accepted as the maximum positive low level. | | | | | | V <sub>OS</sub> | Output offset voltage: $V_{OS} = (V_{OH} + V_{OL}) / 2$ . | | | | | | V <sub>OX (AC)</sub> | AC differential output cross point voltage: the voltage at which the differential output signals must cross. | | | | | | V <sub>REF</sub> | Reference voltage for the SSTL and HSTL I/O standards. | | | | | | V <sub>REF (AC)</sub> | AC input reference voltage for the SSTL and HSTL I/O standards. $V_{REF(AC)} = V_{REF(DC)} + noise$ . The peak-to-peak AC noise on $V_{REF}$ must not exceed 2% of $V_{REF(DC)}$ . | | | | | | V <sub>REF (DC)</sub> | DC input reference voltage for the SSTL and HSTL I/O standards. | | | | | | V <sub>SWING (AC)</sub> | AC differential input voltage: AC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. | | | | | | V <sub>SWING (DC)</sub> | DC differential input voltage: DC input differential voltage required for switching. For the SSTL differential I/O standard, refer to Input Waveforms. | | | | | | V <sub>TT</sub> | Termination voltage for the SSTL and HSTL I/O standards. | | | | | | V <sub>X (AC)</sub> | AC differential input cross point voltage: The voltage at which the differential input signals must cross. | | | | | W | _ | | | | | | X | _ | _ | | | | | Υ | _ | _ | | | | | Z | | _ | | | | # Table 1-47. Document Revision History | Date | Version | Changes | |---------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | February 2010 | 1.1 | <ul> <li>Updated Table 1–3 through Table 1–44 to include information for Cyclone IV E devices and Cyclone IV GX devices for Quartus II software version 9.1 SP1 release.</li> <li>Minor text edits.</li> </ul> | | November 2009 | 1.0 | Initial release. |