Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 25391 | | Number of Logic Elements/Cells | 444343 | | Total RAM Bits | 19456000 | | Number of I/O | 520 | | Number of Gates | - | | Voltage - Supply | 0.922V ~ 0.979V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1156-BBGA, FCBGA | | Supplier Device Package | 1156-FCBGA (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/xilinx/xcku035-1ffva1156c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Summary of Features** ## **Processing System Overview** UltraScale+ MPSoCs feature dual and quad core variants of the ARM Cortex-A53 (APU) with dual-core ARM Cortex-R5 (RPU) processing system (PS). Some devices also include a dedicated ARM Mali<sup>™</sup>-400 MP2 graphics processing unit (GPU). See Table 2. Table 2: Zynq UltraScale+ MPSoC Device Features | | CG Devices | EG Devices | EV Devices | |-----|--------------------------|--------------------------|--------------------------| | APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | | RPU | Dual-core ARM Cortex-R5 | Dual-core ARM Cortex-R5 | Dual-core ARM Cortex-R5 | | GPU | - | Mali-400MP2 | Mali-400MP2 | | VCU | _ | - | H.264/H.265 | To support the processors' functionality, a number of peripherals with dedicated functions are included in the PS. For interfacing to external memories for data or configuration storage, the PS includes a multi-protocol dynamic memory controller, a DMA controller, a NAND controller, an SD/eMMC controller and a Quad SPI controller. In addition to interfacing to external memories, the APU also includes a Level-1 (L1) and Level-2 (L2) cache hierarchy; the RPU includes an L1 cache and Tightly Coupled memory subsystem. Each has access to a 256KB on-chip memory. For high-speed interfacing, the PS includes 4 channels of transmit (TX) and receive (RX) pairs of transceivers, called PS-GTR transceivers, supporting data rates of up to 6.0Gb/s. These transceivers can interface to the high-speed peripheral blocks to support PCIe Gen2 root complex or end point in x1, x2, or x4 configurations; Serial-ATA (SATA) at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s data rates; and up to two lanes of Display Port at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s data rates. The PS-GTR transceivers can also interface to components over USB 3.0 and Serial Gigabit Media Independent Interface (SGMII). For general connectivity, the PS includes: a pair of USB 2.0 controllers, which can be configured as host, device, or On-The-Go (OTG); an I2C controller; a UART; and a CAN2.0B controller that conforms to ISO11898-1. There are also four triple speed Ethernet MACs and 128 bits of GPIO, of which 78 bits are available through the MIO and 96 through the EMIO. High-bandwidth connectivity based on the ARM AMBA® AXI4 protocol connects the processing units with the peripherals and provides interface between the PS and the programmable logic (PL). For additional information, go to: DS891, Zyng UltraScale+ MPSoC Overview. # Kintex UltraScale+ FPGA Feature Summary Table 5: Kintex UltraScale+ FPGA Feature Summary | | КИЗР | KU5P | KU9P | KU11P | KU13P | KU15P | |-------------------------------------------|---------|---------|---------|---------|---------|-----------| | System Logic Cells | 355,950 | 474,600 | 599,550 | 653,100 | 746,550 | 1,143,450 | | CLB Flip-Flops | 325,440 | 433,920 | 548,160 | 597,120 | 682,560 | 1,045,440 | | CLB LUTs | 162,720 | 216,960 | 274,080 | 298,560 | 341,280 | 522,720 | | Max. Distributed RAM (Mb) | 4.7 | 6.1 | 8.8 | 9.1 | 11.3 | 9.8 | | Block RAM Blocks | 360 | 480 | 912 | 600 | 744 | 984 | | Block RAM (Mb) | 12.7 | 16.9 | 32.1 | 21.1 | 26.2 | 34.6 | | UltraRAM Blocks | 48 | 64 | 0 | 80 | 112 | 128 | | UltraRAM (Mb) | 13.5 | 18.0 | 0 | 22.5 | 31.5 | 36.0 | | CMTs (1 MMCM and 2 PLLs) | 4 | 4 | 4 | 8 | 4 | 11 | | Max. HP I/O <sup>(1)</sup> | 208 | 208 | 208 | 416 | 208 | 572 | | Max. HD I/O <sup>(2)</sup> | 96 | 96 | 96 | 96 | 96 | 96 | | DSP Slices | 1,368 | 1,824 | 2,520 | 2,928 | 3,528 | 1,968 | | System Monitor | 1 | 1 | 1 | 1 | 1 | 1 | | GTH Transceiver 16.3Gb/s | 0 | 0 | 28 | 32 | 28 | 44 | | GTY Transceivers 32.75Gb/s <sup>(3)</sup> | 16 | 16 | 0 | 20 | 0 | 32 | | Transceiver Fractional PLLs | 8 | 8 | 14 | 26 | 14 | 38 | | PCIe Gen3 x16 and Gen4 x8 | 1 | 1 | 0 | 4 | 0 | 5 | | 150G Interlaken | 0 | 0 | 0 | 1 | 0 | 4 | | 100G Ethernet w/RS-FEC | 0 | 1 | 0 | 2 | 0 | 4 | - 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V. - 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V. - 3. GTY transceiver line rates are package limited: SFVB784 to 12.5Gb/s; FFVA676, FFVD900, and FFVA1156 to 16.3Gb/s. See Table 6. ## Kintex UltraScale+ Device-Package Combinations and Maximum I/Os Table 6: Kintex UltraScale+ Device-Package Combinations and Maximum I/Os | Package | Package | KU3P | KU5P | KU9P | KU11P | KU13P | KU15P | |-------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------| | (1)(2)(4) | Dimensions<br>(mm) | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | | SFVB784 <sup>(3)</sup> | 23x23 | 96, 208<br>0, 16 | 96, 208<br>0, 16 | | | | | | FFVA676 <sup>(3)</sup> | 27x27 | 48, 208<br>0, 16 | 48, 208<br>0, 16 | | | | | | FFVB676 | 27x27 | 72, 208<br>0, 16 | 72, 208<br>0, 16 | | | | | | FFVD900 <sup>(3)</sup> | 31x31 | 96, 208<br>0, 16 | 96, 208<br>0, 16 | | 96, 312<br>16, 0 | | | | FFVE900 | 31x31 | | | 96, 208<br>28, 0 | | 96, 208<br>28, 0 | | | FFVA1156 <sup>(3)</sup> | 35x35 | | | | 48, 416<br>20, 8 | | 48, 468<br>20, 8 | | FFVE1517 | 40x40 | | | | 96, 416<br>32, 20 | | 96, 416<br>32, 24 | | FFVA1760 | 42.5x42.5 | | | | | | 96, 416<br>44, 32 | | FFVE1760 | 42.5x42.5 | | | | | | 96, 572<br>32, 24 | - 1. Go to Ordering Information for package designation details. - 2. FF packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch. - 3. GTY transceiver line rates are package limited: SFVB784 to 12.5Gb/s; FFVA676, FFVD900, and FFVA1156 to 16.3Gb/s. - 4. Packages with the same last letter and number sequence, e.g., A676, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration. ## Virtex UltraScale+ Device-Package Combinations and Maximum I/Os Table 10: Virtex UltraScale+ Device-Package Combinations and Maximum I/Os | Package (1)(2)(3) | Package | VU3P | VU5P | VU7P | VU9P | VU11P | VU13P | VU31P | VU33P | VU35P | VU37P | |-------------------------|---------------------------|---------|---------|---------|----------|---------|----------|---------|---------|---------|---------| | (1)(2)(3) | (1)(2)(3) Dimensions (mm) | HP, GTY | FFVC1517 | 40x40 | 520, 40 | | | | | | | | | | | FLGF1924 <sup>(4)</sup> | 45x45 | | | | | 624, 64 | | | | | | | FLVA2104 | 47.5x47.5 | | 832, 52 | 832, 52 | | | | | | | | | FLGA2104 | 47.5x47.5 | | | | 832, 52 | | | | | | | | FHGA2104 | 52.5x52.5 <sup>(5)</sup> | | | | | | 832, 52 | | | | | | FLVB2104 | 47.5x47.5 | | 702, 76 | 702, 76 | | | | | | | | | FLGB2104 | 47.5x47.5 | | | | 702, 76 | 572, 76 | | | | | | | FHGB2104 | 52.5x52.5 <sup>(5)</sup> | | | | | | 702, 76 | | | | | | FLVC2104 | 47.5x47.5 | | 416, 80 | 416, 80 | | | | | | | | | FLGC2104 | 47.5x47.5 | | | | 416, 104 | 416, 96 | | | | | | | FHGC2104 | 52.5x52.5 <sup>(5)</sup> | | | | | | 416, 104 | | | | | | FSGD2104 | 47.5x47.5 | | | | 676, 76 | 572, 76 | | | | | | | FIGD2104 | 52.5x52.5 <sup>(5)</sup> | | | | | | 676, 76 | | | | | | FLGA2577 | 52.5x52.5 | | | | 448, 120 | 448, 96 | 448, 128 | | | | | | FSVH1924 | 45x45 | | | | | | | 208, 32 | | | | | FSVH2104 | 47.5x47.5 | | | | | | | | 208, 32 | 416, 64 | | | FSVH2892 | 55x55 | | | | | | | | | 416, 64 | 624, 96 | - 1. Go to Ordering Information for package designation details. - 2. All packages have 1.0mm ball pitch. - 3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration. - 4. GTY transceivers in the FLGF1924 package support data rates up to 16.3Gb/s. - 5. These 52.5x52.5mm overhang packages have the same PCB ball footprint as the corresponding 47.5x47.5mm packages (i.e., the same last letter and number sequence) and are footprint compatible. # **Zynq UltraScale+: CG Device Feature Summary** Table 11: Zynq UltraScale+: CG Device Feature Summary | | ZU2CG | ZU3CG | ZU4CG | ZU5CG | ZU6CG | ZU7CG | ZU9CG | | |-----------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|---------------------------|------------------|---------------|--| | Application Processing Unit | Dual-core AR | Dual-core ARM Cortex-A53 MPCore with CoreSight; NEON & Single/Double Precision Floating Point; 32KB/32KB L1 Cache, 1MB L2 Cache | | | | | | | | Real-Time Processing Unit | Dua | II-core ARM Co | rtex-R5 with Co<br>32KB/32 | oreSight; Singl<br>2KB L1 Cache, | e/Double Preci<br>and TCM | sion Floating Po | oint; | | | Embedded and External<br>Memory | 256K | (B On-Chip Mer | mory w/ECC; E<br>External | xternal DDR4;<br>Quad-SPI; NAN | DDR3; DDR3L<br>ID; eMMC | ; LPDDR4; LPD | DR3; | | | General Connectivity | 214 PS I/O; | UART; CAN; U | SB 2.0; I2C; S | PI; 32b GPIO;<br>Timer Counters | Real Time Cloc | k; WatchDog T | imers; Triple | | | High-Speed Connectivity | 4 | PS-GTR; PCI | e Gen1/2; Seria | al ATA 3.1; Disp | olayPort 1.2a; | USB 3.0; SGM | 1 | | | System Logic Cells | 103,320 | 154,350 | 192,150 | 256,200 | 469,446 | 504,000 | 599,550 | | | CLB Flip-Flops | 94,464 | 141,120 | 175,680 | 234,240 | 429,208 | 460,800 | 548,160 | | | CLB LUTs | 47,232 | 70,560 | 87,840 | 117,120 | 214,604 | 230,400 | 274,080 | | | Distributed RAM (Mb) | 1.2 | 1.8 | 2.6 | 3.5 | 6.9 | 6.2 | 8.8 | | | Block RAM Blocks | 150 | 216 | 128 | 144 | 714 | 312 | 912 | | | Block RAM (Mb) | 5.3 | 7.6 | 4.5 | 5.1 | 25.1 | 11.0 | 32.1 | | | UltraRAM Blocks | 0 | 0 | 48 | 64 | 0 | 96 | 0 | | | UltraRAM (Mb) | 0 | 0 | 14.0 | 18.0 | 0 | 27.0 | 0 | | | DSP Slices | 240 | 360 | 728 | 1,248 | 1,973 | 1,728 | 2,520 | | | CMTs | 3 | 3 | 4 | 4 | 4 | 8 | 4 | | | Max. HP I/O <sup>(1)</sup> | 156 | 156 | 156 | 156 | 208 | 416 | 208 | | | Max. HD I/O <sup>(2)</sup> | 96 | 96 | 96 | 96 | 120 | 48 | 120 | | | System Monitor | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | | GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0 | 0 | 16 | 16 | 24 | 24 | 24 | | | GTY Transceivers 32.75Gb/s | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Transceiver Fractional PLLs | 0 | 0 | 8 | 8 | 12 | 12 | 12 | | | PCIe Gen3 x16 and Gen4 x8 | 0 | 0 | 2 | 2 | 0 | 2 | 0 | | | 150G Interlaken | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 100G Ethernet w/ RS-FEC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | - 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V. - 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V. - 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 12. ## Zynq UltraScale+: EG Device-Package Combinations and Maximum I/Os Table 16: Zynq UltraScale+: EV Device-Package Combinations and Maximum I/Os | Dackago | Package | ZU4EV | ZU5EV | ZU7EV | |-------------------------|-----------------|--------------------|--------------------|--------------------| | Package<br>(1)(2)(3)(4) | Dimensions (mm) | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | | SFVC784 <sup>(5)</sup> | 23x23 | 96, 156<br>4, 0 | 96, 156<br>4, 0 | | | FBVB900 | 31x31 | 48, 156<br>16, 0 | 48, 156<br>16, 0 | 48, 156<br>16, 0 | | FFVC1156 | 35x35 | | | 48, 312<br>20, 0 | | FFVF1517 | 40x40 | | | 48, 416<br>24, 0 | #### Notes: - 1. Go to Ordering Information for package designation details. - 2. FB/FF packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch. - 3. All device package combinations bond out 4 PS-GTR transceivers. - 4. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. - 5. Packages with the same last letter and number sequence, e.g., B900, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. ## **Device Layout** UltraScale devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown. Figure 1: FPGA with Columnar Resources Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of an FPGA divided into regions. Figure 2: Column-Based FPGA Divided into Clock Regions # **Processing System (PS)** Zynq UltraScale+ MPSoCs consist of a PS coupled with programmable logic. The contents of the PS varies between the different Zynq UltraScale+ devices. All devices contain an APU, an RPU, and many peripherals for connecting the multiple processing engines to external components. The EG and EV devices contain a GPU and the EV devices contain a video codec unit (VCU). The components of the PS are connected together and to the PL through a multi-layered ARM AMBA AXI non-blocking interconnect that supports multiple simultaneous master-slave transactions. Traffic through the interconnect can be regulated by the quality of service (QoS) block in the interconnect. Twelve dedicated AXI 32-bit, 64-bit, or 128-bit ports connect the PL to high-speed interconnect and DDR in the PS via a FIFO interface. There are four independently controllable power domains: the PL plus three within the PS (full power, lower power, and battery power domains). Additionally, many peripherals support clock gating and power gating to further reduce dynamic and static power consumption. ### **Application Processing Unit (APU)** The APU has a feature-rich dual-core or quad-core ARM Cortex-A53 processor. Cortex-A53 cores are 32-bit/64-bit application processors based on ARM-v8A architecture, offering the best performance-to-power ratio. The ARMv8 architecture supports hardware virtualization. Each of the Cortex-A53 cores has: 32KB of instruction and data L1 caches, with parity and ECC protection respectively; a NEON SIMD engine; and a single and double precision floating point unit. In addition to these blocks, the APU consists of a snoop control unit and a 1MB L2 cache with ECC protection to enhance system-level performance. The snoop control unit keeps the L1 caches coherent thus eliminating the need of spending software bandwidth for coherency. The APU also has a built-in interrupt controller supporting virtual interrupts. The APU communicates to the rest of the PS through 128-bit AXI coherent extension (ACE) port via Cache Coherent Interconnect (CCI) block, using the System Memory Management Unit (SMMU). The APU is also connected to the Programmable Logic (PL), through the 128-bit accelerator coherency port ### **General Connectivity** There are many peripherals in the PS for connecting to external devices over industry standard protocols, including CAN2.0B, USB, Ethernet, I2C, and UART. Many of the peripherals support clock gating and power gating modes to reduce dynamic and static power consumption. ### USB 3.0/2.0 The pair of USB controllers can be configured as host, device, or On-The-Go (OTG). The core is compliant to USB 3.0 specification and supports super, high, full, and low speed modes in all configurations. In host mode, the USB controller is compliant with the Intel XHCI specification. In device mode, it supports up to 12 end points. While operating in USB 3.0 mode, the controller uses the serial transceiver and operates up to 5.0Gb/s. In USB 2.0 mode, the Universal Low Peripheral Interface (ULPI) is used to connect the controller to an external PHY operating up to 480Mb/s. The ULPI is also connected in USB 3.0 mode to support high-speed operations. ### **Ethernet MAC** The four tri-speed ethernet MACs support 10Mb/s, 100Mb/s, and 1Gb/s operations. The MACs support jumbo frames and time stamping through the interfaces based on IEEE Std 1588v2. The ethernet MACs can be connected through the serial transceivers (SGMII), the MIO (RGMII), or through EMIO (GMII). The GMII interface can be converted to a different interface within the PL. ## **High-Speed Connectivity** The PS includes four PS-GTR transceivers (transmit and receive), supporting data rates up to 6.0Gb/s and can interface to the peripherals for communication over PCIe, SATA, USB 3.0, SGMII, and DisplayPort. ### **PCIe** The integrated block for PCIe is compliant with PCI Express base specification 2.1 and supports x1, x2, and x4 configurations as root complex or end point, compliant to transaction ordering rules in both configurations. It has built-in DMA, supports one virtual channel and provides fully configurable base address registers. ### SATA Users can connect up to two external devices using the two SATA host port interfaces compliant to the SATA 3.1 specification. The SATA interfaces can operate at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s data rates and are compliant with advanced host controller interface (AHCI) version 1.3 supporting partial and slumber power modes. ### DisplayPort The DisplayPort controller supports up to two lanes of source-only DisplayPort compliant with VESA DisplayPort v1.2a specification (source only) at 1.62Gb/s, 2.7Gb/s, and 5.4Gb/s data rates. The controller supports single stream transport (SST); video resolution up to 4Kx2K at a 30Hz frame rate; video formats Y-only, YCbCr444, YCbCr422, YCbCr420, RGB, YUV444, YUV422, xvYCC, and pixel color depth of 6, 8, 10, and 12 bits per color component. ### **Transmitter** The transmitter is fundamentally a parallel-to-serial converter with a conversion ratio of 16, 20, 32, 40, 64, or 80 for the GTH and 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off datapath width against timing margin in high-performance designs. These transmitter outputs drive the PC board with a single-channel differential output signal. TXOUTCLK is the appropriately divided serial data clock and can be used directly to register the parallel data coming from the internal logic. The incoming parallel data is fed through an optional FIFO and has additional hardware support for the 8B/10B, 64B/66B, or 64B/67B encoding schemes to provide a sufficient number of transitions. The bit-serial output signal drives two package pins with differential signals. This output signal pair has programmable signal swing as well as programmable pre- and post-emphasis to compensate for PC board losses and other interconnect characteristics. For shorter channels, the swing can be reduced to reduce power consumption. ### Receiver The receiver is fundamentally a serial-to-parallel converter, changing the incoming bit-serial differential signal into a parallel stream of words, each 16, 20, 32, 40, 64, or 80 bits in the GTH or 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off internal datapath width against logic timing margin. The receiver takes the incoming differential data stream, feeds it through programmable DC automatic gain control, linear and decision feedback equalizers (to compensate for PC board, cable, optical and other interconnect characteristics), and uses the reference clock input to initiate clock recognition. There is no need for a separate clock line. The data pattern uses non-return-to-zero (NRZ) encoding and optionally ensures sufficient data transitions by using the selected encoding scheme. Parallel data is then transferred into the device logic using the RXUSRCLK clock. For short channels, the transceivers offer a special low-power mode (LPM) to reduce power consumption by approximately 30%. The receiver DC automatic gain control and linear and decision feedback equalizers can optionally "auto-adapt" to automatically learn and compensate for different interconnect characteristics. This enables even more margin for 10G+ and 25G+ backplanes. ## **Out-of-Band Signaling** The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications. ## **Integrated Interface Blocks for PCI Express Designs** The UltraScale architecture includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port. UltraScale devices are compliant to the PCI Express Base Specification Revision 3.0. UltraScale+ devices are compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates, and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates. The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the FPGA or MPSoC. This block is highly configurable to system design requirements and can operate up to the maximum lane widths and data rates listed in Table 18. Table 18: PCIe Maximum Configurations | | Kintex<br>UltraScale | Kintex<br>UltraScale+ | Virtex<br>UltraScale | Virtex<br>UltraScale+ | Zynq<br>UltraScale+ | |------------------------------|----------------------|-----------------------|----------------------|-----------------------|---------------------| | Gen1 (2.5Gb/s) | x8 | x16 | x8 | x16 | x16 | | Gen2 (5Gb/s) | x8 | x16 | x8 | x16 | x16 | | Gen3 (8Gb/s) | x8 | x16 | x8 | x16 | x16 | | Gen4 (16Gb/s) <sup>(1)</sup> | | x8 | | x8 | x8 | #### Notes: For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol. Xilinx provides a light-weight, configurable, easy-to-use LogiCORE™ IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, FPGA or MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering. <sup>1.</sup> Transceivers in Kintex UltraScale and Virtex UltraScale devices are capable of operating at Gen4 data rates. ## Cache Coherent Interconnect for Accelerators (CCIX) CCIX is a chip-to-chip interconnect operating at data rates up to 25Gb/s that allows two or more devices to share memory in a cache coherent manner. Using PCIe for the transport layer, CCIX can operate at several standard data rates (2.5, 5, 8, and 16Gb/s) with an additional high-speed 25Gb/s option. The specification employs a subset of full coherency protocols and ensures that FPGAs used as accelerators can coherently share data with processors using different instruction set architectures. Virtex UltraScale+ HBM devices support CCIX data rates up to 16Gb/s and contain four CCIX ports and at least four integrated blocks for PCIe. Each CCIX port requires the use of one integrated block for PCIe. If not used with a CCIX port, the integrated blocks for PCIe can still be used for PCIe communication. ## **Integrated Block for Interlaken** Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale devices enable easy, reliable Interlaken switches and bridges. ## **Integrated Block for 100G Ethernet** Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping. In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operated without using the MAC. The MMCM can have a fractional counter in either the feedback path (acting as a multiplier) or in one output path. Fractional counters allow non-integer increments of 1/8 and can thus increase frequency synthesis capabilities by a factor of 8. The MMCM can also provide fixed or dynamic phase shift in small increments that depend on the VCO frequency. At 1,600MHz, the phase-shift timing increment is 11.2ps. ### **PLL** With fewer features than the MMCM, the two PLLs in a clock management tile are primarily present to provide the necessary clocks to the dedicated memory interface circuitry. The circuit at the center of the PLLs is similar to the MMCM, with PFD feeding a VCO and programmable M, D, and O counters. There are two divided outputs to the device fabric per PLL as well as one clock plus one enable signal to the memory interface circuitry. UltraScale+ MPSoCs are equipped with five additional PLLs in the PS for independently configuring the four primary clock domains with the PS: the APU, the RPU, the DDR controller, and the I/O peripherals. ## **Clock Distribution** Clocks are distributed throughout UltraScale devices via buffers that drive a number of vertical and horizontal tracks. There are 24 horizontal clock routes per clock region and 24 vertical clock routes per clock region with 24 additional vertical clock routes adjacent to the MMCM and PLL. Within a clock region, clock signals are routed to the device logic (CLBs, etc.) via 16 gateable leaf clocks. Several types of clock buffers are available. The BUFGCE and BUFCE\_LEAF buffers provide clock gating at the global and leaf levels, respectively. BUFGCTRL provides glitchless clock muxing and gating capability. BUFGCE\_DIV has clock gating capability and can divide a clock by 1 to 8. BUFG\_GT performs clock division from 1 to 8 for the transceiver clocks. In MPSoCs, clocks can be transferred from the PS to the PL using dedicated buffers. # **Memory Interfaces** Memory interface data rates continue to increase, driving the need for dedicated circuitry that enables high performance, reliable interfacing to current and next-generation memory technologies. Every UltraScale device includes dedicated physical interfaces (PHY) blocks located between the CMT and I/O columns that support implementation of high-performance PHY blocks to external memories such as DDR4, DDR3, QDRII+, and RLDRAM3. The PHY blocks in each I/O bank generate the address/control and data bus signaling protocols as well as the precision clock/data alignment required to reliably communicate with a variety of high-performance memory standards. Multiple I/O banks can be used to create wider memory interfaces. As well as external parallel memory interfaces, UltraScale FPGAs and MPSoCs can communicate to external serial memories, such as Hybrid Memory Cube (HMC), via the high-speed serial transceivers. All transceivers in the UltraScale architecture support the HMC protocol, up to 15Gb/s line rates. UltraScale devices support the highest bandwidth HMC configuration of 64 lanes with a single FPGA. ## **UltraRAM** UltraRAM is a high-density, dual-port, synchronous memory block available in UltraScale+ devices. Both of the ports share the same clock and can address all of the 4K x 72 bits. Each port can independently read from or write to the memory array. UltraRAM supports two types of write enable schemes. The first mode is consistent with the block RAM byte write enable mode. The second mode allows gating the data and parity byte writes separately. UltraRAM blocks can be connected together to create larger memory arrays. Dedicated routing in the UltraRAM column enables the entire column height to be connected together. If additional density is required, all the UltraRAM columns in an SLR can be connected together with a few fabric resources to create single instances of RAM approximately 100Mb in size. This makes UltraRAM an ideal solution for replacing external memories such as SRAM. Cascadable anywhere from 288Kb to 100Mb, UltraRAM provides the flexibility to fulfill many different memory requirements. ### **Error Detection and Correction** Each 64-bit-wide UltraRAM can generate, store and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. # **High Bandwidth Memory (HBM)** Virtex UltraScale+ HBM devices incorporate 4GB HBM stacks adjacent to the FPGA die. Using stacked silicon interconnect technology, the FPGA communicates to the HBM stacks through memory controllers that connect to dedicated low-inductance interconnect in the silicon interposer. Each Virtex UltraScale+ HBM FPGA contains one or two HBM stacks, resulting in up to 8GB of HBM per FPGA. The FPGA has 32 HBM AXI interfaces used to communicate with the HBM. Through a built-in switch mechanism, any of the 32 HBM AXI interfaces can access any memory address on either one or both of the HBM stacks due to the flexible addressing feature. This flexible connection between the FPGA and the HBM stacks results in easy floorplanning and timing closure. The memory controllers perform read and write reordering to improve bus efficiency. Data integrity is ensured through error checking and correction (ECC) circuitry. ## **Configurable Logic Block** Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions. Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization. Zynq UltraScale+ MPSoCs contain an additional System Monitor block in the PS. See Table 20. Table 20: Key System Monitor Features | | Kintex UltraScale<br>Virtex UltraScale | Kintex UltraScale+<br>Virtex UltraScale+<br>Zynq UltraScale+ MPSoC PL | Zynq UltraScale+ MPSoC PS | |------------|----------------------------------------|-----------------------------------------------------------------------|---------------------------| | ADC | 10-bit 200kSPS | 10-bit 200kSPS | 10-bit 1MSPS | | Interfaces | JTAG, I2C, DRP | JTAG, I2C, DRP, PMBus | APB | In FPGAs and the MPSoC PL, sensor outputs and up to 17 user-allocated external analog inputs are digitized using a 10-bit 200 kilo-sample-per-second (kSPS) ADC, and the measurements are stored in registers that can be accessed via internal FPGA (DRP), JTAG, PMBus, or I2C interfaces. The I2C interface and PMBus allow the on-chip monitoring to be easily accessed by the System Manager/Host before and after device configuration. The System Monitor in the MPSoC PS uses a 10-bit, 1 mega-sample-per-second (MSPS) ADC to digitize the sensor outputs. The measurements are stored in registers and are accessed via the Advanced Peripheral Bus (APB) interface by the processors and the platform management unit (PMU) in the PS. # **Configuration** The UltraScale architecture-based devices store their customized configuration in SRAM-type internal latches. The configuration storage is volatile and must be reloaded whenever the device is powered up. This storage can also be reloaded at any time. Several methods and data formats for loading configuration are available, determined by the mode pins, with more dedicated configuration datapath pins to simplify the configuration process. UltraScale architecture-based devices support secure and non-secure boot with optional Advanced Encryption Standard - Galois/Counter Mode (AES-GCM) decryption and authentication logic. If only authentication is required, the UltraScale architecture provides an alternative form of authentication in the form of RSA algorithms. For RSA authentication support in the Kintex UltraScale and Virtex UltraScale families, go to UG570, UltraScale Architecture Configuration User Guide. UltraScale architecture-based devices also have the ability to select between multiple configurations, and support robust field-update methodologies. This is especially useful for updates to a design after the end product has been shipped. Designers can release their product with an early version of the design, thus getting their product to market faster. This feature allows designers to keep their customers current with the most up-to-date design while the product is already deployed in the field. ### **Booting MPSoCs** Zynq UltraScale+ MPSoCs use a multi-stage boot process that supports both a non-secure and a secure boot. The PS is the master of the boot and configuration process. For a secure boot, the AES-GCM, SHA-3/384 decryption/authentication, and 4096-bit RSA blocks decrypt and authenticate the image. Upon reset, the device mode pins are read to determine the primary boot device to be used: NAND, Quad-SPI, SD, eMMC, or JTAG. JTAG can only be used as a non-secure boot source and is intended for debugging purposes. One of the CPUs, Cortex-A53 or Cortex-R5, executes code out of on-chip ROM and copies the first stage boot loader (FSBL) from the boot device to the on-chip memory (OCM). After copying the FSBL to OCM, the processor executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL) such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage. The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or executable after boot. ### **Configuring FPGAs** The SPI (serial NOR) interface (x1, x2, x4, and dual x4 modes) and the BPI (parallel NOR) interface (x8 and x16 modes) are two common methods used for configuring the FPGA. Users can directly connect an SPI or BPI flash to the FPGA, and the FPGA's internal configuration logic reads the bitstream out of the flash and configures itself, eliminating the need for an external controller. The FPGA automatically detects the bus width on the fly, eliminating the need for any external controls or switches. Bus widths supported are x1, x2, x4, and dual x4 for SPI, and x8 and x16 for BPI. The larger bus widths increase configuration speed and reduce the amount of time it takes for the FPGA to start up after power-on. In master mode, the FPGA can drive the configuration clock from an internally generated clock, or for higher speed configuration, the FPGA can use an external configuration clock source. This allows high-speed configuration with the ease of use characteristic of master mode. Slave modes up to 32 bits wide that are especially useful for processor-driven configuration are also supported by the FPGA. In addition, the new media configuration access port (MCAP) provides a direct connection between the integrated block for PCIe and the configuration logic to simplify configuration over PCIe. SEU detection and mitigation (SEM) IP, RSA authentication, post-configuration CRC, and Security Monitor (SecMon) IP are not supported in the KU025 FPGA. ## **Packaging** The UltraScale devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type. In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions. # **Ordering Information** Table 21 shows the speed and temperature grades available in the different device families. $V_{CCINT}$ supply voltage is listed in parentheses. Table 21: Speed Grade and Temperature Grade | | | Speed Grade and Temperature Grade | | | | | | | |-----------------------|----------------------------------------------------|-----------------------------------|---------------------------|--------------------------------------|--------------------------------------|--|--|--| | Device<br>Family | Devices | Commercial<br>(C) | Ex | Industrial<br>(I) | | | | | | | | 0°C to +85°C | 0°C to +100°C | 0°C to +110°C | -40°C to +100°C | | | | | | | | -3E <sup>(1)</sup> (1.0V) | | | | | | | Kintex | All | | -2E (0.95V) | | -2I (0.95V) | | | | | UltraScale | All | -1C (0.95V) | | | -1I (0.95V) | | | | | | | | | | -1LI <sup>(1)</sup> (0.95V or 0.90V) | | | | | | | | -3E (0.90V) | | | | | | | | | | -2E (0.85V) | | -2I (0.85V) | | | | | Kintex<br>UltraScale+ | All | | | -2LE <sup>(2)</sup> (0.85V or 0.72V) | | | | | | | | | -1E (0.85V) | | -1I (0.85V) | | | | | | | | | | -1LI (0.85V or 0.72V) | | | | | | VU065<br>VU080<br>VU095<br>VU125<br>VU160<br>VU190 | | -3E (1.0V) | | | | | | | | | | -2E (0.95V) | | -21 (0.95V) | | | | | Virtex<br>UltraScale | | | -1HE (0.95V or 1.0V) | | -1I (0.95V) | | | | | om accare | | | -3E (1.0V) | | | | | | | | VU440 | | -2E (0.95V) | | -21 (0.95V) | | | | | | | -1C (0.95V) | | | -1I (0.95V) | | | | | | VU3P | | -3E (0.90V) | | | | | | | | VU5P<br>VU7P | | -2E (0.85V) | | -21 (0.85V) | | | | | | VU9P<br>VU11P | | | -2LE <sup>(2)</sup> (0.85V or 0.72V) | | | | | | Virtex | VU13P | | -1E (0.85V) | | -1I (0.85V) | | | | | UltraScale+ | \#\104E | | -3E (0.90V) | | | | | | | | VU31P<br>VU33P | | -2E (0.85V) | | | | | | | | VU35P<br>VU37P | | | -2LE <sup>(2)</sup> (0.85V or 0.72V) | | | | | | | V0071 | | -1E (0.85V) | | | | | | Table 21: Speed Grade and Temperature Grade (Cont'd) | | | | Speed Gra | de and Temperature Grade | | |------------------|------------------|-----------------------------|---------------|-----------------------------------------|--------------------------------------| | Device<br>Family | Devices | Commercial Extended (C) (E) | | | Industrial<br>(I) | | | | 0°C to +85°C | 0°C to +100°C | 0°C to +110°C | -40°C to +100°C | | | | | -2E (0.85V) | | -21 (0.85V) | | | CG | | | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) | | | | Devices | | -1E (0.85V) | | -1I (0.85V) | | | | | | | -1LI <sup>(3)</sup> (0.85V or 0.72V) | | | | | -2E (0.85V) | | -2I (0.85V) | | | ZU2EG | | | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) | | | | ZU3EG | | -1E (0.85V) | | -1I (0.85V) | | | | | | | -1LI <sup>(3)</sup> (0.85V or 0.72V) | | | ZU4EG | | -3E (0.90V) | | | | Zynq | ZU5EG<br>ZU6EG | | -2E (0.85V) | | -2I (0.85V) | | UltraScale+ | ZU7EG | | | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) | | | | ZU9EG | | -1E (0.85V) | | -1I (0.85V) | | | ZU11EG<br>ZU15EG | | | | | | | ZU17EG | | | | -1LI <sup>(3)</sup> (0.85V or 0.72V) | | | ZU19EG | | | | | | | | | -3E (0.90V) | | | | | | | -2E (0.85V) | | -2I (0.85V) | | | EV<br>Devices | | | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) | | | | | | -1E (0.85V) | | -1I (0.85V) | | | | | | | -1LI <sup>(3)</sup> (0.85V or 0.72V) | - 1. KU025 and KU095 are not available in -3E or -1LI speed/temperature grades. - 2. In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime. - 3. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V). The ordering information shown in Figure 3 applies to all packages in the Kintex UltraScale and Virtex UltraScale FPGAs. Refer to the Package Marking section of <u>UG575</u>, *UltraScale and UltraScale+ FPGAs Packaging and Pinouts User Guide* for a more detailed explanation of the device markings. Figure 3: Kintex UltraScale and Virtex UltraScale FPGA Ordering Information # **Revision History** The following table shows the revision history for this document: | Date | Version | Description of Revisions | |------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 02/15/2017 | 2.11 | Updated Table 1, Table 9: Converted HBM from Gb to GB. Updated Table 11, Table 13, and Table 15: Updated DSP count for Zynq UltraScale+ MPSoCs. Updated Cache Coherent Interconnect for Accelerators (CCIX). Updated High Bandwidth Memory (HBM). Updated Table 21: Added-2E speed grade to all UltraScale+ devices. Removed -3E from XCZU2 and XCZU3. | | 11/09/2016 | 2.10 | Updated Table 1. Added HBM devices to Table 9, Table 10, Table 19 and new High Bandwidth Memory (HBM) section. Added Cache Coherent Interconnect for Accelerators (CCIX) section. | | 09/27/2016 | 2.9 | Updated Table 5, Table 12, Table 13, and Table 14. | | 06/03/2016 | 2.8 | Added Zynq UltraScale+ MPSoC CG devices: Added Table 2. Updated Table 11, Table 12, Table 21, and Figure 5. Created separate tables for EG and EV devices: Table 13, Table 14, Table 15, and Table 16. | | | | Updated Table 1, Table 3, Table 5 and notes, Table 6 and notes, Table 7, Table 9, Table 10, Processing System Overview, and Processing System (PS) details. | | 02/17/2016 | 2.7 | Added Migrating Devices. Updated Table 4, Table 5, Table 6, Table 10, Table 11, Table 12, and Figure 4. | | 12/15/2015 | 2.6 | Updated Table 1, Table 5, Table 6, Table 9, Table 12, and Configuration. | | 11/24/2015 | 2.5 | Updated Configuration, Encryption, and System Monitoring, Table 5, Table 9, Table 11, and Table 21. | | 10/15/2015 | 2.4 | Updated Table 1, Table 3, Table 5, Table 7, Table 9, and Table 11 with System Logic Cells. Updated Figure 3. Updated Table 19. | | 09/29/2015 | 2.3 | Added A1156 to KU095 in Table 4. Updated Table 5. Updated Max. Distributed RAM in Table 9. Updated Distributed RAM in Table 11. Added Table 19. Updated Table 21. Updated Figure 3. | | 08/14/2015 | 2.2 | Updated Table 1. Added XCKU025 to Table 3, Table 4, and Table 21. Updated Table 7, Table 9, Table 11, Table 12, Table 18. Updated System Monitor. Added voltage information to Table 21. | | 04/27/2015 | 2.1 | Updated Table 1, Table 3, Table 4, Table 5, Table 6, Table 7, Table 10, Table 11, Table 12, Table 17, I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken, Integrated Interface Blocks for PCI Express Designs, USB 3.0/2.0, Clock Management, System Monitor, and Figure 3. | | 02/23/2015 | 2.0 | UltraScale+ device information (Kintex UltraScale+ FPGA, Virtex UltraScale+ FPGA, and Zynq UltraScale+ MPSoC) added throughout document. | | 12/16/2014 | 1.6 | Updated Table 1; I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken; Table 3, Table 7; Table 8; and Table 17. | | 11/17/2014 | 1.5 | Updated I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken; Table 1; Table 4; Table 7; Table 8; Table 17; Input/Output; and Figure 3. | | 09/16/2014 | 1.4 | Updated Logic Cell information in Table 1. Updated Table 3; I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken; Table 7; Table 8; Integrated Block for 100G Ethernet; and Figure 3. | | 05/20/2014 | 1.3 | Updated Table 8. | | 05/13/2014 | 1.2 | Added Ordering Information. Updated Table 1, Clocks and Memory Interfaces, Table 3, Table 7 (removed XCVU145; added XCVU190), Table 8 (removed XCVU145; removed FLVD1924 from XCVU160; added XCVU190; updated Table Notes), Table 17, Integrated Interface Blocks for PCI Express Designs, and Integrated Block for Interlaken, and Memory Interfaces. | | Date | Version | Description of Revisions | |------------|---------|-------------------------------------------------------------------------------------| | 02/06/2014 | 1.1 | Updated PCIe information in Table 1 and Table 3. Added FFVJ1924 package to Table 8. | | 12/10/2013 | 1.0 | Initial Xilinx release. |