



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | 82920                                                          |
| Number of Logic Elements/Cells | 1451100                                                        |
| Total RAM Bits                 | 77721600                                                       |
| Number of I/O                  | 624                                                            |
| Number of Gates                | -                                                              |
| Voltage - Supply               | 0.922V ~ 0.979V                                                |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                |
| Package / Case                 | 1517-BBGA, FCBGA                                               |
| Supplier Device Package        | 1517-FCBGA (40x40)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcku115-1flva1517c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### **Migrating Devices**

UltraScale and UltraScale+ families provide footprint compatibility to enable users to migrate designs from one device or family to another. Any two packages with the same footprint identifier code are footprint compatible. For example, Kintex UltraScale devices in the A1156 packages are footprint compatible with Kintex UltraScale+ devices in the A1156 packages. Likewise, Virtex UltraScale devices in the B2104 packages are compatible with Virtex UltraScale+ devices and Kintex UltraScale devices in the B2104 packages. All valid device/package combinations are provided in the Device-Package Combinations and Maximum I/Os tables in this document. Refer to UG583, UltraScale Architecture PCB Design User Guide for more detail on migrating between UltraScale and UltraScale+ devices and packages.



## Kintex UltraScale FPGA Feature Summary

Table 3: Kintex UltraScale FPGA Feature Summary

|                                          | KU025 <sup>(1)</sup> | KU035   | KU040   | KU060   | KU085     | KU095     | KU115     |
|------------------------------------------|----------------------|---------|---------|---------|-----------|-----------|-----------|
| System Logic Cells                       | 318,150              | 444,343 | 530,250 | 725,550 | 1,088,325 | 1,176,000 | 1,451,100 |
| CLB Flip-Flops                           | 290,880              | 406,256 | 484,800 | 663,360 | 995,040   | 1,075,200 | 1,326,720 |
| CLB LUTs                                 | 145,440              | 203,128 | 242,400 | 331,680 | 497,520   | 537,600   | 663,360   |
| Maximum Distributed RAM (Mb)             | 4.1                  | 5.9     | 7.0     | 9.1     | 13.4      | 4.7       | 18.3      |
| Block RAM Blocks                         | 360                  | 540     | 600     | 1,080   | 1,620     | 1,680     | 2,160     |
| Block RAM (Mb)                           | 12.7                 | 19.0    | 21.1    | 38.0    | 56.9      | 59.1      | 75.9      |
| CMTs (1 MMCM, 2 PLLs)                    | 6                    | 10      | 10      | 12      | 22        | 16        | 24        |
| I/O DLLs                                 | 24                   | 40      | 40      | 48      | 56        | 64        | 64        |
| Maximum HP I/Os <sup>(2)</sup>           | 208                  | 416     | 416     | 520     | 572       | 650       | 676       |
| Maximum HR I/Os <sup>(3)</sup>           | 104                  | 104     | 104     | 104     | 104       | 52        | 156       |
| DSP Slices                               | 1,152                | 1,700   | 1,920   | 2,760   | 4,100     | 768       | 5,520     |
| System Monitor                           | 1                    | 1       | 1       | 1       | 2         | 1         | 2         |
| PCIe Gen3 x8                             | 1                    | 2       | 3       | 3       | 4         | 4         | 6         |
| 150G Interlaken                          | 0                    | 0       | 0       | 0       | 0         | 2         | 0         |
| 100G Ethernet                            | 0                    | 0       | 0       | 0       | 0         | 2         | 0         |
| GTH 16.3Gb/s Transceivers <sup>(4)</sup> | 12                   | 16      | 20      | 32      | 56        | 32        | 64        |
| GTY 16.3Gb/s Transceivers <sup>(5)</sup> | 0                    | 0       | 0       | 0       | 0         | 32        | 0         |
| Transceiver Fractional PLLs              | 0                    | 0       | 0       | 0       | 0         | 16        | 0         |

- 1. Certain advanced configuration features are not supported in the KU025. Refer to the Configuring FPGAs section for details.
- 2. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 3. HR = High-range I/O with support for I/O voltage from 1.2V to 3.3V.
- 4. GTH transceivers in SF/FB packages support data rates up to 12.5Gb/s. See Table 4.
- 5. GTY transceivers in Kintex UltraScale devices support data rates up to 16.3Gb/s. See Table 4.



## Kintex UltraScale Device-Package Combinations and Maximum I/Os

Table 4: Kintex UltraScale Device-Package Combinations and Maximum I/Os

| Daalaana               | Package            | KU025          | KU035          | KU040          | KU060          | KU085          | KU095                             | KU115          |
|------------------------|--------------------|----------------|----------------|----------------|----------------|----------------|-----------------------------------|----------------|
| Package (1)(2)(3)      | Dimensions<br>(mm) | HR, HP<br>GTH  | HR, HP<br>GTH, GTY <sup>(4)</sup> | HR, HP<br>GTH  |
| SFVA784 <sup>(5)</sup> | 23x23              |                | 104, 364<br>8  | 104, 364<br>8  |                |                |                                   |                |
| FBVA676 <sup>(5)</sup> | 27x27              |                | 104, 208<br>16 | 104, 208<br>16 |                |                |                                   |                |
| FBVA900 <sup>(5)</sup> | 31x31              |                | 104, 364<br>16 | 104, 364<br>16 |                |                |                                   |                |
| FFVA1156               | 35x35              | 104, 208<br>12 | 104, 416<br>16 | 104, 416<br>20 | 104, 416<br>28 |                | 52, 468<br>20, 8                  |                |
| FFVA1517               | 40x40              |                |                |                | 104, 520<br>32 |                |                                   |                |
| FLVA1517               | 40x40              |                |                |                |                | 104, 520<br>48 |                                   | 104, 520<br>48 |
| FFVC1517               | 40x40              |                |                |                |                |                | 52, 468<br>20, 20                 |                |
| FLVD1517               | 40x40              |                |                |                |                |                |                                   | 104, 234<br>64 |
| FFVB1760               | 42.5x42.5          |                |                |                |                |                | 52, 650<br>32, 16                 |                |
| FLVB1760               | 42.5x42.5          |                |                |                |                | 104, 572<br>44 |                                   | 104, 598<br>52 |
| FLVD1924               | 45x45              |                |                |                |                |                |                                   | 156, 676<br>52 |
| FLVF1924               | 45x45              |                |                |                |                | 104, 520<br>56 |                                   | 104, 624<br>64 |
| FLVA2104               | 47.5x47.5          |                |                |                |                |                |                                   | 156, 676<br>52 |
| FFVB2104               | 47.5x47.5          |                |                |                |                |                | 52, 650<br>32, 32                 |                |
| FLVB2104               | 47.5x47.5          |                |                |                |                |                |                                   | 104, 598<br>64 |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF/FL packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch.
- 3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration.
- 4. GTY transceivers in Kintex UltraScale devices support data rates up to 16.3Gb/s.
- 5. GTH transceivers in SF/FB packages support data rates up to 12.5Gb/s.



# **Virtex UltraScale FPGA Feature Summary**

Table 7: Virtex UltraScale FPGA Feature Summary

|                                | VU065   | VU080   | VU095     | VU125     | VU160     | VU190     | VU440     |
|--------------------------------|---------|---------|-----------|-----------|-----------|-----------|-----------|
| System Logic Cells             | 783,300 | 975,000 | 1,176,000 | 1,566,600 | 2,026,500 | 2,349,900 | 5,540,850 |
| CLB Flip-Flops                 | 716,160 | 891,424 | 1,075,200 | 1,432,320 | 1,852,800 | 2,148,480 | 5,065,920 |
| CLB LUTs                       | 358,080 | 445,712 | 537,600   | 716,160   | 926,400   | 1,074,240 | 2,532,960 |
| Maximum Distributed RAM (Mb)   | 4.8     | 3.9     | 4.8       | 9.7       | 12.7      | 14.5      | 28.7      |
| Block RAM Blocks               | 1,260   | 1,421   | 1,728     | 2,520     | 3,276     | 3,780     | 2,520     |
| Block RAM (Mb)                 | 44.3    | 50.0    | 60.8      | 88.6      | 115.2     | 132.9     | 88.6      |
| CMT (1 MMCM, 2 PLLs)           | 10      | 16      | 16        | 20        | 28        | 30        | 30        |
| I/O DLLs                       | 40      | 64      | 64        | 80        | 120       | 120       | 120       |
| Maximum HP I/Os <sup>(1)</sup> | 468     | 780     | 780       | 780       | 650       | 650       | 1,404     |
| Maximum HR I/Os <sup>(2)</sup> | 52      | 52      | 52        | 104       | 52        | 52        | 52        |
| DSP Slices                     | 600     | 672     | 768       | 1,200     | 1,560     | 1,800     | 2,880     |
| System Monitor                 | 1       | 1       | 1         | 2         | 3         | 3         | 3         |
| PCIe Gen3 x8                   | 2       | 4       | 4         | 4         | 4         | 6         | 6         |
| 150G Interlaken                | 3       | 6       | 6         | 6         | 8         | 9         | 0         |
| 100G Ethernet                  | 3       | 4       | 4         | 6         | 9         | 9         | 3         |
| GTH 16.3Gb/s Transceivers      | 20      | 32      | 32        | 40        | 52        | 60        | 48        |
| GTY 30.5Gb/s Transceivers      | 20      | 32      | 32        | 40        | 52        | 60        | 0         |
| Transceiver Fractional PLLs    | 10      | 16      | 16        | 20        | 26        | 30        | 0         |

<sup>1.</sup> HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

<sup>2.</sup> HR = High-range I/O with support for I/O voltage from 1.2V to 3.3V.



## Virtex UltraScale Device-Package Combinations and Maximum I/Os

Table 8: Virtex UltraScale Device-Package Combinations and Maximum I/Os

|                              | Package            | VU065              | VU080              | VU095              | VU125              | VU160              | VU190              | VU440              |
|------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package <sup>(1)(2)(3)</sup> | Dimensions<br>(mm) | HR, HP<br>GTH, GTY |
| FFVC1517                     | 40x40              | 52, 468<br>20, 20  | 52, 468<br>20, 20  | 52, 468<br>20, 20  |                    |                    |                    |                    |
| FFVD1517                     | 40x40              |                    | 52, 286<br>32, 32  | 52, 286<br>32, 32  |                    |                    |                    |                    |
| FLVD1517                     | 40x40              |                    |                    |                    | 52, 286<br>40, 32  |                    |                    |                    |
| FFVB1760                     | 42.5x42.5          |                    | 52, 650<br>32, 16  | 52, 650<br>32, 16  |                    |                    |                    |                    |
| FLVB1760                     | 42.5x42.5          |                    |                    |                    | 52, 650<br>36, 16  |                    |                    |                    |
| FFVA2104                     | 47.5x47.5          |                    | 52, 780<br>28, 24  | 52, 780<br>28, 24  |                    |                    |                    |                    |
| FLVA2104                     | 47.5x47.5          |                    |                    |                    | 52, 780<br>28, 24  |                    |                    |                    |
| FFVB2104                     | 47.5x47.5          |                    | 52, 650<br>32, 32  | 52, 650<br>32, 32  |                    |                    |                    |                    |
| FLVB2104                     | 47.5x47.5          |                    |                    |                    | 52, 650<br>40, 36  |                    |                    |                    |
| FLGB2104                     | 47.5x47.5          |                    |                    |                    |                    | 52, 650<br>40, 36  | 52, 650<br>40, 36  |                    |
| FFVC2104                     | 47.5x47.5          |                    |                    | 52, 364<br>32, 32  |                    |                    |                    |                    |
| FLVC2104                     | 47.5x47.5          |                    |                    |                    | 52, 364<br>40, 40  |                    |                    |                    |
| FLGC2104                     | 47.5x47.5          |                    |                    |                    |                    | 52, 364<br>52, 52  | 52, 364<br>52, 52  |                    |
| FLGB2377                     | 50x50              |                    |                    |                    |                    |                    |                    | 52, 1248<br>36, 0  |
| FLGA2577                     | 52.5x52.5          |                    |                    |                    |                    |                    | 0, 448<br>60, 60   |                    |
| FLGA2892                     | 55x55              |                    |                    |                    |                    |                    |                    | 52, 1404<br>48, 0  |

- 1. Go to Ordering Information for package designation details.
- 2. All packages have 1.0mm ball pitch.
- 3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration.



# **Zynq UltraScale+: CG Device Feature Summary**

Table 11: Zynq UltraScale+: CG Device Feature Summary

|                                         | ZU2CG        | ZU3CG          | ZU4CG                      | ZU5CG                            | ZU6CG                        | ZU7CG            | ZU9CG          |
|-----------------------------------------|--------------|----------------|----------------------------|----------------------------------|------------------------------|------------------|----------------|
| Application Processing Unit             | Dual-core AR | RM Cortex-A53  | MPCore with C<br>32KB/32KE | oreSight; NEOI<br>3 L1 Cache, 1M | N & Single/Dou<br>B L2 Cache | uble Precision F | loating Point; |
| Real-Time Processing Unit               | Dua          | I-core ARM Co  | rtex-R5 with Co<br>32KB/32 | oreSight; Singl<br>2KB L1 Cache, | e/Double Preci<br>and TCM    | sion Floating Po | oint;          |
| Embedded and External<br>Memory         | 256K         | (B On-Chip Mer | mory w/ECC; E<br>External  | xternal DDR4;<br>Quad-SPI; NAN   | DDR3; DDR3L<br>ID; eMMC      | ; LPDDR4; LPD    | DR3;           |
| General Connectivity                    | 214 PS I/O;  | UART; CAN; U   | SB 2.0; I2C; S             | PI; 32b GPIO;<br>Timer Counters  | Real Time Cloc               | ck; WatchDog T   | imers; Triple  |
| High-Speed Connectivity                 | 4            | PS-GTR; PCI    | Gen1/2; Seria              | al ATA 3.1; Disp                 | olayPort 1.2a;               | USB 3.0; SGMI    | 1              |
| System Logic Cells                      | 103,320      | 154,350        | 192,150                    | 256,200                          | 469,446                      | 504,000          | 599,550        |
| CLB Flip-Flops                          | 94,464       | 141,120        | 175,680                    | 234,240                          | 429,208                      | 460,800          | 548,160        |
| CLB LUTs                                | 47,232       | 70,560         | 87,840                     | 117,120                          | 214,604                      | 230,400          | 274,080        |
| Distributed RAM (Mb)                    | 1.2          | 1.8            | 2.6                        | 3.5                              | 6.9                          | 6.2              | 8.8            |
| Block RAM Blocks                        | 150          | 216            | 128                        | 144                              | 714                          | 312              | 912            |
| Block RAM (Mb)                          | 5.3          | 7.6            | 4.5                        | 5.1                              | 25.1                         | 11.0             | 32.1           |
| UltraRAM Blocks                         | 0            | 0              | 48                         | 64                               | 0                            | 96               | 0              |
| UltraRAM (Mb)                           | 0            | 0              | 14.0                       | 18.0                             | 0                            | 27.0             | 0              |
| DSP Slices                              | 240          | 360            | 728                        | 1,248                            | 1,973                        | 1,728            | 2,520          |
| CMTs                                    | 3            | 3              | 4                          | 4                                | 4                            | 8                | 4              |
| Max. HP I/O <sup>(1)</sup>              | 156          | 156            | 156                        | 156                              | 208                          | 416              | 208            |
| Max. HD I/O <sup>(2)</sup>              | 96           | 96             | 96                         | 96                               | 120                          | 48               | 120            |
| System Monitor                          | 2            | 2              | 2                          | 2                                | 2                            | 2                | 2              |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0            | 0              | 16                         | 16                               | 24                           | 24               | 24             |
| GTY Transceivers 32.75Gb/s              | 0            | 0              | 0                          | 0                                | 0                            | 0                | 0              |
| Transceiver Fractional PLLs             | 0            | 0              | 8                          | 8                                | 12                           | 12               | 12             |
| PCIe Gen3 x16 and Gen4 x8               | 0            | 0              | 2                          | 2                                | 0                            | 2                | 0              |
| 150G Interlaken                         | 0            | 0              | 0                          | 0                                | 0                            | 0                | 0              |
| 100G Ethernet w/ RS-FEC                 | 0            | 0              | 0                          | 0                                | 0                            | 0                | 0              |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 12.



# **Zynq UltraScale+: EG Device Feature Summary**

Table 15: Zynq UltraScale+: EV Device Feature Summary

|                                         | ZU4EV                        | ZU5EV                                                                | ZU7EV                                   |
|-----------------------------------------|------------------------------|----------------------------------------------------------------------|-----------------------------------------|
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPC | ore with CoreSight; NEON & Single<br>32KB/32KB L1 Cache, 1MB L2 Cach | e/Double Precision Floating Point;<br>e |
| Real-Time Processing Unit               | Dual-core ARM Cortex-        | R5 with CoreSight; Single/Double F<br>32KB/32KB L1 Cache, and TCM    | Precision Floating Point;               |
| Embedded and External<br>Memory         | 256KB On-Chip Memory         | w/ECC; External DDR4; DDR3; DE<br>External Quad-SPI; NAND; eMMC      | DR3L; LPDDR4; LPDDR3;                   |
| General Connectivity                    | 214 PS I/O; UART; CAN; USB 2 | .0; I2C; SPI; 32b GPIO; Real Time<br>Timer Counters                  | Clock; WatchDog Timers; Triple          |
| High-Speed Connectivity                 | 4 PS-GTR; PCIe Ger           | n1/2; Serial ATA 3.1; DisplayPort 1                                  | .2a; USB 3.0; SGMII                     |
| Graphic Processing Unit                 |                              | ARM Mali-400 MP2; 64KB L2 Cache                                      | 9                                       |
| Video Codec                             | 1                            | 1                                                                    | 1                                       |
| System Logic Cells                      | 192,150                      | 256,200                                                              | 504,000                                 |
| CLB Flip-Flops                          | 175,680                      | 234,240                                                              | 460,800                                 |
| CLB LUTs                                | 87,840                       | 117,120                                                              | 230,400                                 |
| Distributed RAM (Mb)                    | 2.6                          | 3.5                                                                  | 6.2                                     |
| Block RAM Blocks                        | 128                          | 144                                                                  | 312                                     |
| Block RAM (Mb)                          | 4.5                          | 5.1                                                                  | 11.0                                    |
| UltraRAM Blocks                         | 48                           | 64                                                                   | 96                                      |
| UltraRAM (Mb)                           | 14.0                         | 18.0                                                                 | 27.0                                    |
| DSP Slices                              | 728                          | 1,248                                                                | 1,728                                   |
| CMTs                                    | 4                            | 4                                                                    | 8                                       |
| Max. HP I/O <sup>(1)</sup>              | 156                          | 156                                                                  | 416                                     |
| Max. HD I/O <sup>(2)</sup>              | 96                           | 96                                                                   | 48                                      |
| System Monitor                          | 2                            | 2                                                                    | 2                                       |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16                           | 16                                                                   | 24                                      |
| GTY Transceivers 32.75Gb/s              | 0                            | 0                                                                    | 0                                       |
| Transceiver Fractional PLLs             | 8                            | 8                                                                    | 12                                      |
| PCIe Gen3 x16 and Gen4 x8               | 2                            | 2                                                                    | 2                                       |
| 150G Interlaken                         | 0                            | 0                                                                    | 0                                       |
| 100G Ethernet w/ RS-FEC                 | 0                            | 0                                                                    | 0                                       |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 16.



## Zynq UltraScale+: EG Device-Package Combinations and Maximum I/Os

Table 16: Zynq UltraScale+: EV Device-Package Combinations and Maximum I/Os

| Dackago                 | Package         | ZU4EV              | ZU5EV              | ZU7EV              |
|-------------------------|-----------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(3)(4) | Dimensions (mm) | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY |
| SFVC784 <sup>(5)</sup>  | 23x23           | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |
| FBVB900                 | 31x31           | 48, 156<br>16, 0   | 48, 156<br>16, 0   | 48, 156<br>16, 0   |
| FFVC1156                | 35x35           |                    |                    | 48, 312<br>20, 0   |
| FFVF1517                | 40x40           |                    |                    | 48, 416<br>24, 0   |

#### Notes:

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.
- 5. Packages with the same last letter and number sequence, e.g., B900, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined.

## **Device Layout**

UltraScale devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown.



Figure 1: FPGA with Columnar Resources

Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region



(ACP), providing a low latency coherent port for accelerators in the PL. To support real-time debug and trace, each core also has an Embedded Trace Macrocell (ETM) that communicates with the ARM CoreSight™ Debug System.

### Real-Time Processing Unit (RPU)

The RPU in the PS contains a dual-core ARM Cortex-R5 PS. Cortex-R5 cores are 32-bit real-time processor cores based on ARM-v7R architecture. Each of the Cortex-R5 cores has 32KB of level-1 (L1) instruction and data cache with ECC protection. In addition to the L1 caches, each of the Cortex-R5 cores also has a 128KB tightly coupled memory (TCM) interface for real-time single cycle access. The RPU also has a dedicated interrupt controller. The RPU can operate in either split or lock-step mode. In split mode, both processors run independently of each other. In lock-step mode, they run in parallel with each other, with integrated comparator logic, and the TCMs are used as 256KB unified memory. The RPU communicates with the rest of the PS via the 128-bit AXI-4 ports connected to the low power domain switch. It also communicates directly with the PL through 128-bit low latency AXI-4 ports. To support real-time debug and trace each core also has an embedded trace macrocell (ETM) that communicates with the ARM CoreSight Debug System.

## **External Memory**

The PS can interface to many types of external memories through dedicated memory controllers. The dynamic memory controller supports DDR3, DDR3L, DDR4, LPDDR3, and LPDDR4 memories. The multi-protocol DDR memory controller can be configured to access a 2GB address space in 32-bit addressing mode and up to 32GB in 64-bit addressing mode using a single or dual rank configuration of 8-bit, 16-bit, or 32-bit DRAM memories. Both 32-bit and 64-bit bus access modes are protected by ECC using extra bits.

The SD/eMMC controller supports 1 and 4 bit data interfaces at low, default, high-speed, and ultra-high-speed (UHS) clock rates. This controller also supports 1-, 4-, or 8-bit-wide eMMC interfaces that are compliant to the eMMC 4.51 specification. eMMC is one of the primary boot and configuration modes for Zynq UltraScale+ MPSoCs and supports boot from managed NAND devices. The controller has a built-in DMA for enhanced performance.

The Quad-SPI controller is one of the primary boot and configuration devices. It supports 4-byte and 3-byte addressing modes. In both addressing modes, single, dual-stacked, and dual-parallel configurations are supported. Single mode supports a quad serial NOR flash memory, while in double stacked and double parallel modes, it supports two quad serial NOR flash memories.

The NAND controller is based on ONFI3.1 specification. It has an 8-pin interface and provides 200Mb/s of bandwidth in synchronous mode. It supports 24 bits of ECC thus enabling support for SLC NAND memories. It has two chip-selects to support deeper memory and a built-in DMA for enhanced performance.



### **Graphics Processing Unit (GPU)**

The dedicated ARM Mali-400 MP2 GPU in the PS supports 2D and 3D graphics acceleration up to 1080p resolution. The Mali-400 supports OpenGL ES 1.1 and 2.0 for 3D graphics and Open VG 1.1 standards for 2D vector graphics. It has a geometry processor (GP) and 2 pixel processors to perform tile rendering operations in parallel. It has dedicated Memory management units for GP and pixel processors, which supports 4 KB page size. The GPU also has 64KB level-2 (L2) read-only cache. It supports 4X and 16X Full scene Anti-Aliasing (FSAA). It is fully autonomous, enabling maximum parallelization between APU and GPU. It has built-in hardware texture decompression, allowing the texture to remain compressed (in ETC format) in graphics hardware and decompress the required samples on the fly. It also supports efficient alpha blending of multiple layers in hardware without additional bandwidth consumption. It has a pixel fill rate of 2Mpixel/sec/MHz and a triangle rate of 0.1Mvertex/sec/MHz. The GPU supports extensive texture format for RGBA 8888, 565, and 1556 in Mono 8, 16, and YUV formats. For power sensitive applications, the GPU supports clock and power gating for each GP, pixel processors, and L2 cache. During power gating, GPU does not consume any static or dynamic power; during clock gating, it only consumes static power.

### Video Codec Unit (VCU)

The video codec unit (VCU) provides multi-standard video encoding and decoding capabilities, including: High Efficiency Video Coding (HEVC), i.e., H.265; and Advanced Video Coding (AVC), i.e., H.264 standards. The VCU is capable of simultaneous encode and decode at rates up to 4Kx2K at 60 frames per second (fps) (approx. 600Mpixel/sec) or 8Kx4K at a reduced frame rate (~15fps).

## Input/Output

All UltraScale devices, whether FPGA or MPSoC, have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO).

The number of I/O pins in UltraScale FPGAs and in the programmable logic of UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-range (HR), high-performance (HP), or high-density (HD). The HR I/Os offer the widest range of voltage support, from 1.2V to 3.3V. The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V.

All I/O pins are organized in banks, with 52 HP or HR pins per bank or 24 HD pins per bank. Each bank has one common  $V_{CCO}$  output buffer power supply, which also powers certain input buffers. In addition, HR banks can be split into two half-banks, each with their own  $V_{CCO}$  supply. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ).  $V_{REF}$  pins can be driven directly from the PCB or internally generated using the internal  $V_{REF}$  generator circuitry present in each bank.



## I/O Electrical Characteristics

Single-ended outputs use a conventional CMOS push/pull output structure driving High towards  $V_{CCO}$  or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor.

Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a  $100\Omega$  internal resistor. All UltraScale devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. UltraScale+ families add support for MIPI with a dedicated D-PHY in the I/O bank.

#### 3-State Digitally Controlled Impedance and Low Power I/O Features

The 3-state Digitally Controlled Impedance (T\_DCI) can control the output drive impedance (series termination) or can provide parallel termination of an input signal to  $V_{CCO}$  or split (Thevenin) termination to  $V_{CCO}/2$ . This allows users to eliminate off-chip termination for signals using T\_DCI. In addition to board space savings, the termination automatically turns off when in output mode or when 3-stated, saving considerable power compared to off-chip termination. The I/Os also have low power modes for IBUF and IDELAY to provide further power savings, especially when used to implement memory interfaces.

## I/O Logic

#### Input and Output Delay

All inputs and outputs can be configured as either combinatorial or registered. Double data rate (DDR) is supported by all inputs and outputs. Any input or output can be individually delayed by up to 1,250ps of delay with a resolution of 5–15ps. Such delays are implemented as IDELAY and ODELAY. The number of delay steps can be set by configuration and can also be incremented or decremented while in use. The IDELAY and ODELAY can be cascaded together to double the amount of delay in a single direction.

#### **ISERDES** and **OSERDES**

Many applications combine high-speed, bit-serial I/O with slower parallel operation inside the device. This requires a serializer and deserializer (SerDes) inside the I/O logic. Each I/O pin possesses an IOSERDES (ISERDES and OSERDES) capable of performing serial-to-parallel or parallel-to-serial conversions with programmable widths of 2, 4, or 8 bits. These I/O logic features enable high-performance interfaces, such as Gigabit Ethernet/1000BaseX/SGMII, to be moved from the transceivers to the SelectIO interface.



## **High-Speed Serial Transceivers**

Serial data transmission between devices on the same PCB, over backplanes, and across even longer distances is becoming increasingly important for scaling to 100Gb/s and 400Gb/s line cards. Specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity issues are required at these high data rates.

Three types of transceivers are used in the UltraScale architecture: GTH and GTY in FPGAs and MPSoC PL, and PS-GTR in the MPSoC PS. All transceivers are arranged in groups of four, known as a transceiver Quad. Each serial transceiver is a combined transmitter and receiver. Table 17 compares the available transceivers.

Table 17: Transceiver Information

|                      | Kintex U                | Kintex UltraScale Kintex UltraScale+ |                         | Virtex                                                           | UltraScale              | Virtex<br>UltraScale+                                            | Zynq UltraScale+                                                 |                                       |                         |                                                                         |
|----------------------|-------------------------|--------------------------------------|-------------------------|------------------------------------------------------------------|-------------------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------|-------------------------|-------------------------------------------------------------------------|
| Туре                 | GTH                     | GTY                                  | GTH                     | GTY                                                              | GTH                     | GTY                                                              | GTY                                                              | PS-GTR                                | GTH                     | GTY                                                                     |
| Qty                  | 16–64                   | 0-32                                 | 20–60                   | 0–60                                                             | 20–60                   | 0–60                                                             | 40–128                                                           | 4                                     | 0-44                    | 0–28                                                                    |
| Max.<br>Data<br>Rate | 16.3Gb/s                | 16.3Gb/s                             | 16.3Gb/s                | 32.75Gb/s                                                        | 16.3Gb/s                | 30.5Gb/s                                                         | 32.75Gb/s                                                        | 6.0Gb/s                               | 16.3Gb/s                | 32.75Gb/s                                                               |
| Min.<br>Data<br>Rate | 0.5Gb/s                 | 0.5Gb/s                              | 0.5Gb/s                 | 0.5Gb/s                                                          | 0.5Gb/s                 | 0.5Gb/s                                                          | 0.5Gb/s                                                          | 1.25Gb/s                              | 0.5Gb/s                 | 0.5Gb/s                                                                 |
| Key<br>Apps          | Backplane PCIe Gen4 HMC | Backplane PCIe Gen4 HMC              | Backplane PCIe Gen4 HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | Backplane PCIe Gen4 HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | • PCIe<br>Gen2<br>• USB<br>• Ethernet | Backplane PCIe Gen4 HMC | • 100G+<br>Optics<br>• Chip-to-<br>Chip<br>• 25G+<br>Backplane<br>• HMC |

The following information in this section pertains to the GTH and GTY only.

The serial transmitter and receiver are independent circuits that use an advanced phase-locked loop (PLL) architecture to multiply the reference frequency input by certain programmable numbers between 4 and 25 to become the bit-serial data clock. Each transceiver has a large number of user-definable features and parameters. All of these can be defined during device configuration, and many can also be modified during operation.



#### **Transmitter**

The transmitter is fundamentally a parallel-to-serial converter with a conversion ratio of 16, 20, 32, 40, 64, or 80 for the GTH and 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off datapath width against timing margin in high-performance designs. These transmitter outputs drive the PC board with a single-channel differential output signal. TXOUTCLK is the appropriately divided serial data clock and can be used directly to register the parallel data coming from the internal logic. The incoming parallel data is fed through an optional FIFO and has additional hardware support for the 8B/10B, 64B/66B, or 64B/67B encoding schemes to provide a sufficient number of transitions. The bit-serial output signal drives two package pins with differential signals. This output signal pair has programmable signal swing as well as programmable pre- and post-emphasis to compensate for PC board losses and other interconnect characteristics. For shorter channels, the swing can be reduced to reduce power consumption.

#### Receiver

The receiver is fundamentally a serial-to-parallel converter, changing the incoming bit-serial differential signal into a parallel stream of words, each 16, 20, 32, 40, 64, or 80 bits in the GTH or 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off internal datapath width against logic timing margin. The receiver takes the incoming differential data stream, feeds it through programmable DC automatic gain control, linear and decision feedback equalizers (to compensate for PC board, cable, optical and other interconnect characteristics), and uses the reference clock input to initiate clock recognition. There is no need for a separate clock line. The data pattern uses non-return-to-zero (NRZ) encoding and optionally ensures sufficient data transitions by using the selected encoding scheme. Parallel data is then transferred into the device logic using the RXUSRCLK clock. For short channels, the transceivers offer a special low-power mode (LPM) to reduce power consumption by approximately 30%. The receiver DC automatic gain control and linear and decision feedback equalizers can optionally "auto-adapt" to automatically learn and compensate for different interconnect characteristics. This enables even more margin for 10G+ and 25G+ backplanes.

### **Out-of-Band Signaling**

The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications.



## Stacked Silicon Interconnect (SSI) Technology

Many challenges associated with creating high-capacity devices are addressed by Xilinx with the second generation of the pioneering 3D SSI technology. SSI technology enables multiple super-logic regions (SLRs) to be combined on a passive interposer layer, using proven manufacturing and assembly techniques from industry leaders, to create a single device with more than 20,000 low-power inter-SLR connections. Dedicated interface tiles within the SLRs provide ultra-high bandwidth, low latency connectivity to other SLRs. Table 19 shows the number of SLRs in devices that use SSI technology and their dimensions.

|                         | Kintex Virtex UltraScale UltraScale |       |       |       |       |       |      |      |      |       |       |       |       |       |       |
|-------------------------|-------------------------------------|-------|-------|-------|-------|-------|------|------|------|-------|-------|-------|-------|-------|-------|
| Device                  | KU085                               | KU115 | VU125 | VU160 | VU190 | VU440 | VU5P | VU7P | VU9P | VU11P | VU13P | VU31P | VU33P | VU35P | VU37P |
| # SLRs                  | 2                                   | 2     | 2     | 3     | 3     | 3     | 2    | 2    | 3    | 3     | 4     | 1     | 1     | 2     | 3     |
| SLR Width (in regions)  | 6                                   | 6     | 6     | 6     | 6     | 9     | 6    | 6    | 6    | 8     | 8     | 8     | 8     | 8     | 8     |
| SLR Height (in regions) | 5                                   | 5     | 5     | 5     | 5     | 5     | 5    | 5    | 5    | 4     | 4     | 4     | 4     | 4     | 4     |

Table 19: UltraScale and UltraScale + 3D IC SLR Count and Dimensions

## **Clock Management**

The clock generation and distribution components in UltraScale devices are located adjacent to the columns that contain the memory interface and input and output circuitry. This tight coupling of clocking and I/O provides low-latency clocking to the I/O for memory interfaces and other I/O protocols. Within every clock management tile (CMT) resides one mixed-mode clock manager (MMCM), two PLLs, clock distribution buffers and routing, and dedicated circuitry for implementing external memory interfaces.

### Mixed-Mode Clock Manager

The mixed-mode clock manager (MMCM) can serve as a frequency synthesizer for a wide range of frequencies and as a jitter filter for incoming clocks. At the center of the MMCM is a voltage-controlled oscillator (VCO), which speeds up and slows down depending on the input voltage it receives from the phase frequency detector (PFD).

There are three sets of programmable frequency dividers (D, M, and O) that are programmable by configuration and during normal operation via the Dynamic Reconfiguration Port (DRP). The pre-divider D reduces the input frequency and feeds one input of the phase/frequency comparator. The feedback divider M acts as a multiplier because it divides the VCO output frequency before feeding the other input of the phase comparator. D and M must be chosen appropriately to keep the VCO within its specified frequency range. The VCO has eight equally-spaced output phases (0°, 45°, 90°, 135°, 180°, 225°, 270°, and 315°). Each phase can be selected to drive one of the output dividers, and each divider is programmable by configuration to divide by any integer from 1 to 128.

The MMCM has three input-jitter filter options: low bandwidth, high bandwidth, or optimized mode. Low-Bandwidth mode has the best jitter attenuation. High-Bandwidth mode has the best phase offset. Optimized mode allows the tools to find the best setting.



### Interconnect

Various length vertical and horizontal routing resources in the UltraScale architecture that span 1, 2, 4, 5, 12, or 16 CLBs ensure that all signals can be transported from source to destination with ease, providing support for the next generation of wide data buses to be routed across even the highest capacity devices while simultaneously improving quality of results and software run time.

# **Digital Signal Processing**

DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility.

Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands.

The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms.

The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit.

The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter.

## **System Monitor**

The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors and external channels to the ADC.

All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ FPGAs and the PL of Zynq UltraScale+ MPSoCs is similar to the Kintex UltraScale and Virtex UltraScale devices but with additional features including a PMBus interface.



After copying the FSBL to OCM, the processor executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL) such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage.

The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or executable after boot.

### **Configuring FPGAs**

The SPI (serial NOR) interface (x1, x2, x4, and dual x4 modes) and the BPI (parallel NOR) interface (x8 and x16 modes) are two common methods used for configuring the FPGA. Users can directly connect an SPI or BPI flash to the FPGA, and the FPGA's internal configuration logic reads the bitstream out of the flash and configures itself, eliminating the need for an external controller. The FPGA automatically detects the bus width on the fly, eliminating the need for any external controls or switches. Bus widths supported are x1, x2, x4, and dual x4 for SPI, and x8 and x16 for BPI. The larger bus widths increase configuration speed and reduce the amount of time it takes for the FPGA to start up after power-on.

In master mode, the FPGA can drive the configuration clock from an internally generated clock, or for higher speed configuration, the FPGA can use an external configuration clock source. This allows high-speed configuration with the ease of use characteristic of master mode. Slave modes up to 32 bits wide that are especially useful for processor-driven configuration are also supported by the FPGA. In addition, the new media configuration access port (MCAP) provides a direct connection between the integrated block for PCIe and the configuration logic to simplify configuration over PCIe.

SEU detection and mitigation (SEM) IP, RSA authentication, post-configuration CRC, and Security Monitor (SecMon) IP are not supported in the KU025 FPGA.

# **Packaging**

The UltraScale devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type.

In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions.



# **Ordering Information**

Table 21 shows the speed and temperature grades available in the different device families.  $V_{CCINT}$  supply voltage is listed in parentheses.

Table 21: Speed Grade and Temperature Grade

|                       |                                           |                   | Speed Grad                | le and Temperature Grade             |                                      |
|-----------------------|-------------------------------------------|-------------------|---------------------------|--------------------------------------|--------------------------------------|
| Device<br>Family      | Devices                                   | Commercial<br>(C) | Ex                        | tended<br>(E)                        | Industrial<br>(I)                    |
|                       |                                           | 0°C to +85°C      | 0°C to +100°C             | 0°C to +110°C                        | -40°C to +100°C                      |
|                       |                                           |                   | -3E <sup>(1)</sup> (1.0V) |                                      |                                      |
| Kintex                | All                                       |                   | -2E (0.95V)               |                                      | -21 (0.95V)                          |
| UltraScale            | All                                       | -1C (0.95V)       |                           |                                      | -1I (0.95V)                          |
|                       |                                           |                   |                           |                                      | -1LI <sup>(1)</sup> (0.95V or 0.90V) |
|                       |                                           |                   | -3E (0.90V)               |                                      |                                      |
| Kintex<br>UltraScale+ |                                           |                   | -2E (0.85V)               |                                      | -2I (0.85V)                          |
|                       | All                                       |                   |                           | -2LE <sup>(2)</sup> (0.85V or 0.72V) |                                      |
| Siti addard i         |                                           |                   | -1E (0.85V)               |                                      | -1I (0.85V)                          |
|                       |                                           |                   |                           |                                      | -1LI (0.85V or 0.72V)                |
|                       | VU065                                     |                   | -3E (1.0V)                |                                      |                                      |
|                       | VU080<br>VU095<br>VU125<br>VU160<br>VU190 |                   | -2E (0.95V)               |                                      | -21 (0.95V)                          |
| Virtex<br>UltraScale  |                                           |                   | -1HE (0.95V or 1.0V)      |                                      | -1I (0.95V)                          |
| Onrascale             |                                           |                   | -3E (1.0V)                |                                      |                                      |
|                       | VU440                                     |                   | -2E (0.95V)               |                                      | -21 (0.95V)                          |
|                       |                                           | -1C (0.95V)       |                           |                                      | -1I (0.95V)                          |
|                       | VU3P                                      |                   | -3E (0.90V)               |                                      |                                      |
|                       | VU5P<br>VU7P                              |                   | -2E (0.85V)               |                                      | -21 (0.85V)                          |
|                       | VU9P<br>VU11P                             |                   |                           | -2LE <sup>(2)</sup> (0.85V or 0.72V) |                                      |
| Virtex                | VU13P                                     |                   | -1E (0.85V)               |                                      | -1I (0.85V)                          |
| UltraScale+           | 101615                                    |                   | -3E (0.90V)               |                                      |                                      |
|                       | VU31P<br>VU33P                            |                   | -2E (0.85V)               |                                      |                                      |
|                       | VU35P<br>VU37P                            |                   |                           | -2LE <sup>(2)</sup> (0.85V or 0.72V) |                                      |
|                       | VU3/F                                     |                   | -1E (0.85V)               |                                      |                                      |



Table 21: Speed Grade and Temperature Grade (Cont'd)

|                  |                  |                   | Speed Gra   | de and Temperature Grade                |                                      |  |
|------------------|------------------|-------------------|-------------|-----------------------------------------|--------------------------------------|--|
| Device<br>Family | Devices          | Commercial<br>(C) | E           | xtended<br>(E)                          | Industrial<br>(I)                    |  |
|                  |                  | 0°C to +85°C      |             | 0°C to +110°C                           | -40°C to +100°C                      |  |
|                  |                  |                   | -2E (0.85V) |                                         | -2I (0.85V)                          |  |
|                  | CG               |                   |             | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  | Devices          |                   | -1E (0.85V) |                                         | -1I (0.85V)                          |  |
|                  |                  |                   |             |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                  |                  |                   | -2E (0.85V) |                                         | -2I (0.85V)                          |  |
|                  | ZU2EG            |                   |             | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  | ZU3EG            |                   | -1E (0.85V) |                                         | -1I (0.85V)                          |  |
|                  |                  |                   |             |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                  | ZU4EG            |                   | -3E (0.90V) |                                         |                                      |  |
| Zynq             | ZU5EG<br>ZU6EG   |                   | -2E (0.85V) |                                         | -2I (0.85V)                          |  |
| UltraScale+      | ZU7EG            |                   |             | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  | ZU9EG            |                   | -1E (0.85V) |                                         | -1I (0.85V)                          |  |
|                  | ZU11EG<br>ZU15EG |                   |             |                                         |                                      |  |
|                  | ZU17EG           |                   |             |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                  | ZU19EG           |                   |             |                                         |                                      |  |
|                  |                  |                   | -3E (0.90V) |                                         |                                      |  |
|                  | _,,              |                   | -2E (0.85V) |                                         | -2I (0.85V)                          |  |
|                  | EV<br>Devices    |                   |             | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  |                  |                   | -1E (0.85V) |                                         | -1I (0.85V)                          |  |
|                  |                  |                   |             |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |

- 1. KU025 and KU095 are not available in -3E or -1LI speed/temperature grades.
- 2. In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.
- 3. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V).



The ordering information shown in Figure 4 applies to all packages in the Kintex UltraScale+ and Virtex UltraScale+ FPGAs, and Figure 5 applies to Zyng UltraScale+s.

The -1L and -2L speed grades in the UltraScale+ families can run at one of two different  $V_{CCINT}$  operating voltages. At 0.72V, they operate at similar performance to the Kintex UltraScale and Virtex UltraScale devices with up to 30% reduction in power consumption. At 0.85V, they consume similar power to the Kintex UltraScale and Virtex UltraScale devices, but operate over 30% faster.

For UltraScale+ devices, the information in this document is pre-release, provided ahead of silicon ordering availability. Please contact your Xilinx sales representative for more information on Early Access Programs.



Figure 4: UltraScale+ FPGA Ordering Information



Figure 5: Zynq UltraScale+ Ordering Information



| Date       | Version | Description of Revisions                                                            |
|------------|---------|-------------------------------------------------------------------------------------|
| 02/06/2014 | 1.1     | Updated PCIe information in Table 1 and Table 3. Added FFVJ1924 package to Table 8. |
| 12/10/2013 | 1.0     | Initial Xilinx release.                                                             |