



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | 82920                                                          |
| Number of Logic Elements/Cells | 1451100                                                        |
| Total RAM Bits                 | 77721600                                                       |
| Number of I/O                  | 832                                                            |
| Number of Gates                | -                                                              |
| Voltage - Supply               | 0.970V ~ 1.030V                                                |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 100°C (TJ)                                               |
| Package / Case                 | 2104-BBGA, FCBGA                                               |
| Supplier Device Package        | 2104-FCBGA (47.5x47.5)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcku115-3flva2104e |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Summary of Features**

### **Processing System Overview**

UltraScale+ MPSoCs feature dual and quad core variants of the ARM Cortex-A53 (APU) with dual-core ARM Cortex-R5 (RPU) processing system (PS). Some devices also include a dedicated ARM Mali™-400 MP2 graphics processing unit (GPU). See Table 2.

Table 2: Zynq UltraScale+ MPSoC Device Features

|     | CG Devices               | EG Devices               | EV Devices               |
|-----|--------------------------|--------------------------|--------------------------|
| APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 |
| RPU | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  |
| GPU | -                        | Mali-400MP2              | Mali-400MP2              |
| VCU | -                        | -                        | H.264/H.265              |

To support the processors' functionality, a number of peripherals with dedicated functions are included in the PS. For interfacing to external memories for data or configuration storage, the PS includes a multi-protocol dynamic memory controller, a DMA controller, a NAND controller, an SD/eMMC controller and a Quad SPI controller. In addition to interfacing to external memories, the APU also includes a Level-1 (L1) and Level-2 (L2) cache hierarchy; the RPU includes an L1 cache and Tightly Coupled memory subsystem. Each has access to a 256KB on-chip memory.

For high-speed interfacing, the PS includes 4 channels of transmit (TX) and receive (RX) pairs of transceivers, called PS-GTR transceivers, supporting data rates of up to 6.0Gb/s. These transceivers can interface to the high-speed peripheral blocks to support PCIe Gen2 root complex or end point in x1, x2, or x4 configurations; Serial-ATA (SATA) at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s data rates; and up to two lanes of Display Port at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s data rates. The PS-GTR transceivers can also interface to components over USB 3.0 and Serial Gigabit Media Independent Interface (SGMII).

For general connectivity, the PS includes: a pair of USB 2.0 controllers, which can be configured as host, device, or On-The-Go (OTG); an I2C controller; a UART; and a CAN2.0B controller that conforms to ISO11898-1. There are also four triple speed Ethernet MACs and 128 bits of GPIO, of which 78 bits are available through the MIO and 96 through the EMIO.

High-bandwidth connectivity based on the ARM AMBA® AXI4 protocol connects the processing units with the peripherals and provides interface between the PS and the programmable logic (PL).

For additional information, go to: DS891, Zyng UltraScale+ MPSoC Overview.



### I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken

Data is transported on and off chip through a combination of the high-performance parallel SelectIO™ interface and high-speed serial transceiver connectivity. I/O blocks provide support for cutting-edge memory interface and network protocols through flexible I/O standard and voltage support. The serial transceivers in the UltraScale architecture-based devices transfer data up to 32.75Gb/s, enabling 25G+backplane designs with dramatically lower power per bit than previous generation transceivers. All transceivers, except the PS-GTR, support the required data rates for PCIe Gen3, and Gen4 (rev 0.5), and integrated blocks for PCIe enable UltraScale devices to support up to Gen4 x8 and Gen3 x16 Endpoint and Root Port designs. Integrated blocks for 150Gb/s Interlaken and 100Gb/s Ethernet (100G MAC/PCS) extend the capabilities of UltraScale devices, enabling simple, reliable support for Nx100G switch and bridge applications. Virtex UltraScale+ HBM devices include Cache Coherent Interconnect for Accelerators (CCIX) ports for coherently sharing data with different processors.

## **Clocks and Memory Interfaces**

UltraScale devices contain powerful clock management circuitry, including clock synthesis, buffering, and routing components that together provide a highly capable framework to meet design requirements. The clock network allows for extremely flexible distribution of clocks to minimize the skew, power consumption, and delay associated with clock signals. The clock management technology is tightly integrated with dedicated memory interface circuitry to enable support for high-performance external memories, including DDR4. In addition to parallel memory interfaces, UltraScale devices support serial memories, such as hybrid memory cube (HMC).

### Routing, SSI, Logic, Storage, and Signal Processing

Configurable Logic Blocks (CLBs) containing 6-input look-up tables (LUTs) and flip-flops, DSP slices with 27x18 multipliers, 36Kb block RAMs with built-in FIFO and ECC support, and 4Kx72 UltraRAM blocks (in UltraScale+ devices) are all connected with an abundance of high-performance, low-latency interconnect. In addition to logical functions, the CLB provides shift register, multiplexer, and carry logic functionality as well as the ability to configure the LUTs as distributed memory to complement the highly capable and configurable block RAMs. The DSP slice, with its 96-bit-wide XOR functionality, 27-bit pre-adder, and 30-bit A input, performs numerous independent functions including multiply accumulate, multiply add, and pattern detect. In addition to the device interconnect, in devices using SSI technology, signals can cross between super-logic regions (SLRs) using dedicated, low-latency interface tiles. These combined routing resources enable easy support for next-generation bus data widths. Virtex UltraScale+ HBM devices include up to 8GB of high bandwidth memory.

## Configuration, Encryption, and System Monitoring

The configuration and encryption block performs numerous device-level functions critical to the successful operation of the FPGA or MPSoC. This high-performance configuration block enables device configuration from external media through various protocols, including PCIe, often with no requirement to use multi-function I/O pins during configuration. The configuration block also provides 256-bit AES-GCM decryption capability at the same performance as unencrypted configuration. Additional features include SEU detection and correction, partial reconfiguration support, and battery-backed RAM or eFUSE technology for AES key storage to provide additional security. The System Monitor enables the monitoring of the physical environment via on-chip temperature and supply sensors and can also monitor up to 17 external analog inputs. With UltraScale+ MPSoCs, the device is booted via the Configuration and Security Unit (CSU), which supports secure boot via the 256-bit AES-GCM and SHA/384 blocks. The cryptographic engines in the CSU can be used in the MPSoC after boot for user encryption.



### **Migrating Devices**

UltraScale and UltraScale+ families provide footprint compatibility to enable users to migrate designs from one device or family to another. Any two packages with the same footprint identifier code are footprint compatible. For example, Kintex UltraScale devices in the A1156 packages are footprint compatible with Kintex UltraScale+ devices in the A1156 packages. Likewise, Virtex UltraScale devices in the B2104 packages are compatible with Virtex UltraScale+ devices and Kintex UltraScale devices in the B2104 packages. All valid device/package combinations are provided in the Device-Package Combinations and Maximum I/Os tables in this document. Refer to UG583, UltraScale Architecture PCB Design User Guide for more detail on migrating between UltraScale and UltraScale+ devices and packages.



# Kintex UltraScale FPGA Feature Summary

Table 3: Kintex UltraScale FPGA Feature Summary

|                                          | KU025 <sup>(1)</sup> | KU035   | KU040   | KU060   | KU085     | KU095     | KU115     |
|------------------------------------------|----------------------|---------|---------|---------|-----------|-----------|-----------|
| System Logic Cells                       | 318,150              | 444,343 | 530,250 | 725,550 | 1,088,325 | 1,176,000 | 1,451,100 |
| CLB Flip-Flops                           | 290,880              | 406,256 | 484,800 | 663,360 | 995,040   | 1,075,200 | 1,326,720 |
| CLB LUTs                                 | 145,440              | 203,128 | 242,400 | 331,680 | 497,520   | 537,600   | 663,360   |
| Maximum Distributed RAM (Mb)             | 4.1                  | 5.9     | 7.0     | 9.1     | 13.4      | 4.7       | 18.3      |
| Block RAM Blocks                         | 360                  | 540     | 600     | 1,080   | 1,620     | 1,680     | 2,160     |
| Block RAM (Mb)                           | 12.7                 | 19.0    | 21.1    | 38.0    | 56.9      | 59.1      | 75.9      |
| CMTs (1 MMCM, 2 PLLs)                    | 6                    | 10      | 10      | 12      | 22        | 16        | 24        |
| I/O DLLs                                 | 24                   | 40      | 40      | 48      | 56        | 64        | 64        |
| Maximum HP I/Os <sup>(2)</sup>           | 208                  | 416     | 416     | 520     | 572       | 650       | 676       |
| Maximum HR I/Os <sup>(3)</sup>           | 104                  | 104     | 104     | 104     | 104       | 52        | 156       |
| DSP Slices                               | 1,152                | 1,700   | 1,920   | 2,760   | 4,100     | 768       | 5,520     |
| System Monitor                           | 1                    | 1       | 1       | 1       | 2         | 1         | 2         |
| PCIe Gen3 x8                             | 1                    | 2       | 3       | 3       | 4         | 4         | 6         |
| 150G Interlaken                          | 0                    | 0       | 0       | 0       | 0         | 2         | 0         |
| 100G Ethernet                            | 0                    | 0       | 0       | 0       | 0         | 2         | 0         |
| GTH 16.3Gb/s Transceivers <sup>(4)</sup> | 12                   | 16      | 20      | 32      | 56        | 32        | 64        |
| GTY 16.3Gb/s Transceivers <sup>(5)</sup> | 0                    | 0       | 0       | 0       | 0         | 32        | 0         |
| Transceiver Fractional PLLs              | 0                    | 0       | 0       | 0       | 0         | 16        | 0         |

- 1. Certain advanced configuration features are not supported in the KU025. Refer to the Configuring FPGAs section for details.
- 2. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 3. HR = High-range I/O with support for I/O voltage from 1.2V to 3.3V.
- 4. GTH transceivers in SF/FB packages support data rates up to 12.5Gb/s. See Table 4.
- 5. GTY transceivers in Kintex UltraScale devices support data rates up to 16.3Gb/s. See Table 4.



# **Virtex UltraScale+ FPGA Feature Summary**

Table 9: Virtex UltraScale+ FPGA Feature Summary

|                                           | VU3P    | VU5P      | VU7P      | VU9P      | VU11P     | VU13P     | VU31P   | VU33P   | VU35P     | VU37P     |
|-------------------------------------------|---------|-----------|-----------|-----------|-----------|-----------|---------|---------|-----------|-----------|
| System Logic Cells                        | 862,050 | 1,313,763 | 1,724,100 | 2,586,150 | 2,835,000 | 3,780,000 | 961,800 | 961,800 | 1,906,800 | 2,851,800 |
| CLB Flip-Flops                            | 788,160 | 1,201,154 | 1,576,320 | 2,364,480 | 2,592,000 | 3,456,000 | 879,360 | 879,360 | 1,743,360 | 2,607,360 |
| CLB LUTs                                  | 394,080 | 600,577   | 788,160   | 1,182,240 | 1,296,000 | 1,728,000 | 439,680 | 439,680 | 871,680   | 1,303,680 |
| Max. Distributed RAM (Mb)                 | 12.0    | 18.3      | 24.1      | 36.1      | 36.2      | 48.3      | 12.5    | 12.5    | 24.6      | 36.7      |
| Block RAM Blocks                          | 720     | 1,024     | 1,440     | 2,160     | 2,016     | 2,688     | 672     | 672     | 1,344     | 2,016     |
| Block RAM (Mb)                            | 25.3    | 36.0      | 50.6      | 75.9      | 70.9      | 94.5      | 23.6    | 23.6    | 47.3      | 70.9      |
| UltraRAM Blocks                           | 320     | 470       | 640       | 960       | 960       | 1,280     | 320     | 320     | 640       | 960       |
| UltraRAM (Mb)                             | 90.0    | 132.2     | 180.0     | 270.0     | 270.0     | 360.0     | 90.0    | 90.0    | 180.0     | 270.0     |
| HBM DRAM (GB)                             | _       | _         | _         | _         | _         | _         | 4       | 8       | 8         | 8         |
| CMTs (1 MMCM and 2 PLLs)                  | 10      | 20        | 20        | 30        | 12        | 16        | 4       | 4       | 8         | 12        |
| Max. HP I/O <sup>(1)</sup>                | 520     | 832       | 832       | 832       | 624       | 832       | 208     | 208     | 416       | 624       |
| DSP Slices                                | 2,280   | 3,474     | 4,560     | 6,840     | 9,216     | 12,288    | 2,880   | 2,880   | 5,952     | 9,024     |
| System Monitor                            | 1       | 2         | 2         | 3         | 3         | 4         | 1       | 1       | 2         | 3         |
| GTY Transceivers 32.75Gb/s <sup>(2)</sup> | 40      | 80        | 80        | 120       | 96        | 128       | 32      | 32      | 64        | 96        |
| Transceiver Fractional PLLs               | 20      | 40        | 40        | 60        | 48        | 64        | 16      | 16      | 32        | 48        |
| PCIe Gen3 x16 and Gen4 x8                 | 2       | 4         | 4         | 6         | 3         | 4         | 4       | 4       | 5         | 6         |
| CCIX Ports <sup>(3)</sup>                 | -       | _         | _         | _         | _         | _         | 4       | 4       | 4         | 4         |
| 150G Interlaken                           | 3       | 4         | 6         | 9         | 6         | 8         | 0       | 0       | 2         | 4         |
| 100G Ethernet w/RS-FEC                    | 3       | 4         | 6         | 9         | 9         | 12        | 2       | 2       | 5         | 8         |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. GTY transceivers in the FLGF1924 package support data rates up to 16.3Gb/s. See Table 10.
- 3. A CCIX port requires the use of a PCIe Gen3 x16 / Gen4 x8 block.



# **Zynq UltraScale+: CG Device Feature Summary**

Table 11: Zynq UltraScale+: CG Device Feature Summary

|                                         | ZU2CG        | ZU3CG                                                                                                       | ZU4CG                      | ZU5CG                            | ZU6CG                        | ZU7CG            | ZU9CG          |  |  |  |  |
|-----------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|------------------------------|------------------|----------------|--|--|--|--|
| Application Processing Unit             | Dual-core AR | RM Cortex-A53                                                                                               | MPCore with C<br>32KB/32KE | oreSight; NEOI<br>3 L1 Cache, 1M | N & Single/Dou<br>B L2 Cache | ıble Precision F | loating Point; |  |  |  |  |
| Real-Time Processing Unit               | Dua          | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |                            |                                  |                              |                  |                |  |  |  |  |
| Embedded and External<br>Memory         | 256K         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC       |                            |                                  |                              |                  |                |  |  |  |  |
| General Connectivity                    | 214 PS I/O;  | UART; CAN; U                                                                                                | SB 2.0; I2C; S             | PI; 32b GPIO;<br>Timer Counters  | Real Time Cloc               | k; WatchDog T    | imers; Triple  |  |  |  |  |
| High-Speed Connectivity                 | 4            | PS-GTR; PCI                                                                                                 | Gen1/2; Seria              | al ATA 3.1; Disp                 | olayPort 1.2a;               | USB 3.0; SGMI    |                |  |  |  |  |
| System Logic Cells                      | 103,320      | 154,350                                                                                                     | 192,150                    | 256,200                          | 469,446                      | 504,000          | 599,550        |  |  |  |  |
| CLB Flip-Flops                          | 94,464       | 141,120                                                                                                     | 175,680                    | 234,240                          | 429,208                      | 460,800          | 548,160        |  |  |  |  |
| CLB LUTs                                | 47,232       | 70,560                                                                                                      | 87,840                     | 117,120                          | 214,604                      | 230,400          | 274,080        |  |  |  |  |
| Distributed RAM (Mb)                    | 1.2          | 1.8                                                                                                         | 2.6                        | 3.5                              | 6.9                          | 6.2              | 8.8            |  |  |  |  |
| Block RAM Blocks                        | 150          | 216                                                                                                         | 128                        | 144                              | 714                          | 312              | 912            |  |  |  |  |
| Block RAM (Mb)                          | 5.3          | 7.6                                                                                                         | 4.5                        | 5.1                              | 25.1                         | 11.0             | 32.1           |  |  |  |  |
| UltraRAM Blocks                         | 0            | 0                                                                                                           | 48                         | 64                               | 0                            | 96               | 0              |  |  |  |  |
| UltraRAM (Mb)                           | 0            | 0                                                                                                           | 14.0                       | 18.0                             | 0                            | 27.0             | 0              |  |  |  |  |
| DSP Slices                              | 240          | 360                                                                                                         | 728                        | 1,248                            | 1,973                        | 1,728            | 2,520          |  |  |  |  |
| CMTs                                    | 3            | 3                                                                                                           | 4                          | 4                                | 4                            | 8                | 4              |  |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156          | 156                                                                                                         | 156                        | 156                              | 208                          | 416              | 208            |  |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96           | 96                                                                                                          | 96                         | 96                               | 120                          | 48               | 120            |  |  |  |  |
| System Monitor                          | 2            | 2                                                                                                           | 2                          | 2                                | 2                            | 2                | 2              |  |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0            | 0                                                                                                           | 16                         | 16                               | 24                           | 24               | 24             |  |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0            | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |  |  |
| Transceiver Fractional PLLs             | 0            | 0                                                                                                           | 8                          | 8                                | 12                           | 12               | 12             |  |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 0            | 0                                                                                                           | 2                          | 2                                | 0                            | 2                | 0              |  |  |  |  |
| 150G Interlaken                         | 0            | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0            | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |  |  |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 12.



# Zynq UltraScale+: CG Device-Package Combinations and Maximum I/Os

Table 12: Zynq UltraScale+: CG Device-Package Combinations and Maximum I/Os

| Package                | Package         | ZU2CG              | ZU3CG              | ZU4CG              | ZU5CG              | ZU6CG              | ZU7CG              | ZU9CG              |
|------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| (1)(2)(3)(4)(5)        | Dimensions (mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup> | 19x19           | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |
| SFVA625                | 21x21           | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup> | 23x23           | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |
| FBVB900                | 31x31           |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |
| FFVC900                | 31x31           |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |
| FFVB1156               | 35x35           |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |
| FFVC1156               | 35x35           |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    |
| FFVF1517               | 40x40           |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- All device package combinations bond out 214 PS I/O except ZU2CG and ZU3CG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{CCO}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.



# **Zynq UltraScale+: EG Device Feature Summary**

Table 13: Zynq UltraScale+: EG Device Feature Summary

|                                         | ZU2EG   | ZU3EG                                                                                                       | ZU4EG        | ZU5EG         | ZU6EG          | ZU7EG          | ZU9EG          | ZU11EG         | ZU15EG       | ZU17EG     | ZU19EG    |  |
|-----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|--------------|---------------|----------------|----------------|----------------|----------------|--------------|------------|-----------|--|
| Application Processing Unit             | Quad-co | re ARM Corte                                                                                                | x-A53 MPCore | e with CoreSi | ght; NEON & :  | Single/Double  | Precision Flo  | ating Point; 3 | 2KB/32KB L1  | Cache, 1MB | L2 Cache  |  |
| Real-Time Processing Unit               |         | Dual-core                                                                                                   | ARM Cortex-  | R5 with Cores | Sight; Single/ | Double Precis  | ion Floating P | oint; 32KB/32  | 2KB L1 Cache | , and TCM  |           |  |
| Embedded and External<br>Memory         |         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC       |              |               |                |                |                |                |              |            |           |  |
| General Connectivity                    |         | 214 PS I/O; UART; CAN; USB 2.0; I2C; SPI; 32b GPIO; Real Time Clock; WatchDog Timers; Triple Timer Counters |              |               |                |                |                |                |              |            |           |  |
| High-Speed Connectivity                 |         |                                                                                                             | 4 PS         | S-GTR; PCIe C | Gen1/2; Seria  | I ATA 3.1; Dis | splayPort 1.2a | ; USB 3.0; S0  | GMII         |            |           |  |
| Graphic Processing Unit                 |         |                                                                                                             |              |               | ARM Mali-4     | 100 MP2; 64K   | B L2 Cache     |                |              |            |           |  |
| System Logic Cells                      | 103,320 | 154,350                                                                                                     | 192,150      | 256,200       | 469,446        | 504,000        | 599,550        | 653,100        | 746,550      | 926,194    | 1,143,450 |  |
| CLB Flip-Flops                          | 94,464  | 141,120                                                                                                     | 175,680      | 234,240       | 429,208        | 460,800        | 548,160        | 597,120        | 682,560      | 846,806    | 1,045,440 |  |
| CLB LUTs                                | 47,232  | 70,560                                                                                                      | 87,840       | 117,120       | 214,604        | 230,400        | 274,080        | 298,560        | 341,280      | 423,403    | 522,720   |  |
| Distributed RAM (Mb)                    | 1.2     | 1.8                                                                                                         | 2.6          | 3.5           | 6.9            | 6.2            | 8.8            | 9.1            | 11.3         | 8.0        | 9.8       |  |
| Block RAM Blocks                        | 150     | 216                                                                                                         | 128          | 144           | 714            | 312            | 912            | 600            | 744          | 796        | 984       |  |
| Block RAM (Mb)                          | 5.3     | 7.6                                                                                                         | 4.5          | 5.1           | 25.1           | 11.0           | 32.1           | 21.1           | 26.2         | 28.0       | 34.6      |  |
| UltraRAM Blocks                         | 0       | 0                                                                                                           | 48           | 64            | 0              | 96             | 0              | 80             | 112          | 102        | 128       |  |
| UltraRAM (Mb)                           | 0       | 0                                                                                                           | 14.0         | 18.0          | 0              | 27.0           | 0              | 22.5           | 31.5         | 28.7       | 36.0      |  |
| DSP Slices                              | 240     | 360                                                                                                         | 728          | 1,248         | 1,973          | 1,728          | 2,520          | 2,928          | 3,528        | 1,590      | 1,968     |  |
| CMTs                                    | 3       | 3                                                                                                           | 4            | 4             | 4              | 8              | 4              | 8              | 4            | 11         | 11        |  |
| Max. HP I/O <sup>(1)</sup>              | 156     | 156                                                                                                         | 156          | 156           | 208            | 416            | 208            | 416            | 208          | 572        | 572       |  |
| Max. HD I/O <sup>(2)</sup>              | 96      | 96                                                                                                          | 96           | 96            | 120            | 48             | 120            | 96             | 120          | 96         | 96        |  |
| System Monitor                          | 2       | 2                                                                                                           | 2            | 2             | 2              | 2              | 2              | 2              | 2            | 2          | 2         |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0       | 0                                                                                                           | 16           | 16            | 24             | 24             | 24             | 32             | 24           | 44         | 44        |  |
| GTY Transceivers 32.75Gb/s              | 0       | 0                                                                                                           | 0            | 0             | 0              | 0              | 0              | 16             | 0            | 28         | 28        |  |
| Transceiver Fractional PLLs             | 0       | 0                                                                                                           | 8            | 8             | 12             | 12             | 12             | 24             | 12           | 36         | 36        |  |
| PCIe Gen3 x16 and Gen4 x8               | 0       | 0                                                                                                           | 2            | 2             | 0              | 2              | 0              | 4              | 0            | 4          | 5         |  |
| 150G Interlaken                         | 0       | 0                                                                                                           | 0            | 0             | 0              | 0              | 0              | 1              | 0            | 2          | 4         |  |
| 100G Ethernet w/ RS-FEC                 | 0       | 0                                                                                                           | 0            | 0             | 0              | 0              | 0              | 2              | 0            | 2          | 4         |  |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 14.



## Zynq UltraScale+: EG Device-Package Combinations and Maximum I/Os

Table 14: Zynq UltraScale+: EG Device-Package Combinations and Maximum I/Os

| Package                    | Package         | ZU2EG              | ZU3EG              | ZU4EG              | ZU5EG              | ZU6EG              | ZU7EG              | ZU9EG              | ZU11EG             | ZU15EG             | ZU17EG             | ZU19EG             |
|----------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(3)(4)(5) | Dimensions (mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup>     | 19x19           | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| SFVA625                    | 21x21           | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup>     | 23x23           | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |                    |                    |                    |                    |
| FBVB900                    | 31x31           |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |                    |                    |                    |                    |
| FFVC900                    | 31x31           |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |                    |
| FFVB1156                   | 35x35           |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |                    |                    |
| FFVC1156                   | 35x35           |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    | 48, 312<br>20, 0   |                    |                    |                    |
| FFVB1517                   | 40x40           |                    |                    |                    |                    |                    |                    |                    | 72, 416<br>16, 0   |                    | 72, 572<br>16, 0   | 72, 572<br>16, 0   |
| FFVF1517                   | 40x40           |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    | 48, 416<br>32, 0   |                    |                    |                    |
| FFVC1760                   | 42.5x42.5       |                    |                    |                    |                    |                    |                    |                    | 96, 416<br>32, 16  |                    | 96, 416<br>32, 16  | 96, 416<br>32, 16  |
| FFVD1760                   | 42.5x42.5       |                    |                    |                    |                    |                    |                    |                    |                    |                    | 48, 260<br>44, 28  | 48, 260<br>44, 28  |
| FFVE1924                   | 45x45           |                    |                    |                    |                    |                    |                    |                    |                    |                    | 96, 572<br>44, 0   | 96, 572<br>44, 0   |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. All device package combinations bond out 214 PS I/O except ZU2EG and ZU3EG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{CCO}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.



# Zynq UltraScale+: EG Device-Package Combinations and Maximum I/Os

Table 16: Zynq UltraScale+: EV Device-Package Combinations and Maximum I/Os

| Dackago                  | Package         | ZU4EV              | ZU5EV              | ZU7EV              |
|--------------------------|-----------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(3)(4). | Dimensions (mm) | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY | HD, HP<br>GTH, GTY |
| SFVC784 <sup>(5)</sup>   | 23x23           | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |
| FBVB900                  | 31x31           | 48, 156<br>16, 0   | 48, 156<br>16, 0   | 48, 156<br>16, 0   |
| FFVC1156                 | 35x35           |                    |                    | 48, 312<br>20, 0   |
| FFVF1517                 | 40x40           |                    |                    | 48, 416<br>24, 0   |

#### Notes:

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- 4. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.
- 5. Packages with the same last letter and number sequence, e.g., B900, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined.

# **Device Layout**

UltraScale devices are arranged in a column-and-grid layout. Columns of resources are combined in different ratios to provide the optimum capability for the device density, target market or application, and device cost. At the core of UltraScale+ MPSoCs is the processing system that displaces some of the full or partial columns of programmable logic resources. Figure 1 shows a device-level view with resources grouped together. For simplicity, certain resources such as the processing system, integrated blocks for PCIe, configuration logic, and System Monitor are not shown.



Figure 1: FPGA with Columnar Resources

Resources within the device are divided into segmented clock regions. The height of a clock region is 60 CLBs. A bank of 52 I/Os, 24 DSP slices, 12 block RAMs, or 4 transceiver channels also matches the height of a clock region. The width of a clock region is essentially the same in all cases, regardless of device size or the mix of resources in the region, enabling repeatable timing results. Each segmented clock region



contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of an FPGA divided into regions.



Figure 2: Column-Based FPGA Divided into Clock Regions

# **Processing System (PS)**

Zynq UltraScale+ MPSoCs consist of a PS coupled with programmable logic. The contents of the PS varies between the different Zynq UltraScale+ devices. All devices contain an APU, an RPU, and many peripherals for connecting the multiple processing engines to external components. The EG and EV devices contain a GPU and the EV devices contain a video codec unit (VCU). The components of the PS are connected together and to the PL through a multi-layered ARM AMBA AXI non-blocking interconnect that supports multiple simultaneous master-slave transactions. Traffic through the interconnect can be regulated by the quality of service (QoS) block in the interconnect. Twelve dedicated AXI 32-bit, 64-bit, or 128-bit ports connect the PL to high-speed interconnect and DDR in the PS via a FIFO interface.

There are four independently controllable power domains: the PL plus three within the PS (full power, lower power, and battery power domains). Additionally, many peripherals support clock gating and power gating to further reduce dynamic and static power consumption.

### **Application Processing Unit (APU)**

The APU has a feature-rich dual-core or quad-core ARM Cortex-A53 processor. Cortex-A53 cores are 32-bit/64-bit application processors based on ARM-v8A architecture, offering the best performance-to-power ratio. The ARMv8 architecture supports hardware virtualization. Each of the Cortex-A53 cores has: 32KB of instruction and data L1 caches, with parity and ECC protection respectively; a NEON SIMD engine; and a single and double precision floating point unit. In addition to these blocks, the APU consists of a snoop control unit and a 1MB L2 cache with ECC protection to enhance system-level performance. The snoop control unit keeps the L1 caches coherent thus eliminating the need of spending software bandwidth for coherency. The APU also has a built-in interrupt controller supporting virtual interrupts. The APU communicates to the rest of the PS through 128-bit AXI coherent extension (ACE) port via Cache Coherent Interconnect (CCI) block, using the System Memory Management Unit (SMMU). The APU is also connected to the Programmable Logic (PL), through the 128-bit accelerator coherency port



## I/O Electrical Characteristics

Single-ended outputs use a conventional CMOS push/pull output structure driving High towards  $V_{CCO}$  or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor.

Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a  $100\Omega$  internal resistor. All UltraScale devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. UltraScale+ families add support for MIPI with a dedicated D-PHY in the I/O bank.

### 3-State Digitally Controlled Impedance and Low Power I/O Features

The 3-state Digitally Controlled Impedance (T\_DCI) can control the output drive impedance (series termination) or can provide parallel termination of an input signal to  $V_{CCO}$  or split (Thevenin) termination to  $V_{CCO}/2$ . This allows users to eliminate off-chip termination for signals using T\_DCI. In addition to board space savings, the termination automatically turns off when in output mode or when 3-stated, saving considerable power compared to off-chip termination. The I/Os also have low power modes for IBUF and IDELAY to provide further power savings, especially when used to implement memory interfaces.

## I/O Logic

### Input and Output Delay

All inputs and outputs can be configured as either combinatorial or registered. Double data rate (DDR) is supported by all inputs and outputs. Any input or output can be individually delayed by up to 1,250ps of delay with a resolution of 5–15ps. Such delays are implemented as IDELAY and ODELAY. The number of delay steps can be set by configuration and can also be incremented or decremented while in use. The IDELAY and ODELAY can be cascaded together to double the amount of delay in a single direction.

### **ISERDES** and **OSERDES**

Many applications combine high-speed, bit-serial I/O with slower parallel operation inside the device. This requires a serializer and deserializer (SerDes) inside the I/O logic. Each I/O pin possesses an IOSERDES (ISERDES and OSERDES) capable of performing serial-to-parallel or parallel-to-serial conversions with programmable widths of 2, 4, or 8 bits. These I/O logic features enable high-performance interfaces, such as Gigabit Ethernet/1000BaseX/SGMII, to be moved from the transceivers to the SelectIO interface.



# **High-Speed Serial Transceivers**

Serial data transmission between devices on the same PCB, over backplanes, and across even longer distances is becoming increasingly important for scaling to 100Gb/s and 400Gb/s line cards. Specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity issues are required at these high data rates.

Three types of transceivers are used in the UltraScale architecture: GTH and GTY in FPGAs and MPSoC PL, and PS-GTR in the MPSoC PS. All transceivers are arranged in groups of four, known as a transceiver Quad. Each serial transceiver is a combined transmitter and receiver. Table 17 compares the available transceivers.

Table 17: Transceiver Information

|                      | Kintex UltraScale       |                         | Kintex<br>UltraScale+   |                                                                  | Virtex                  | UltraScale                                                       | Virtex<br>UltraScale+                                            | Z                                     | Zynq UltraScale+        |                                                                         |
|----------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------|-------------------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------|-------------------------|-------------------------------------------------------------------------|
| Туре                 | GTH                     | GTY                     | GTH                     | GTY                                                              | GTH                     | GTY                                                              | GTY                                                              | PS-GTR                                | GTH                     | GTY                                                                     |
| Qty                  | 16–64                   | 0-32                    | 20–60                   | 0–60                                                             | 20–60                   | 0–60                                                             | 40–128                                                           | 4                                     | 0-44                    | 0–28                                                                    |
| Max.<br>Data<br>Rate | 16.3Gb/s                | 16.3Gb/s                | 16.3Gb/s                | 32.75Gb/s                                                        | 16.3Gb/s                | 30.5Gb/s                                                         | 32.75Gb/s                                                        | 6.0Gb/s                               | 16.3Gb/s                | 32.75Gb/s                                                               |
| Min.<br>Data<br>Rate | 0.5Gb/s                 | 0.5Gb/s                 | 0.5Gb/s                 | 0.5Gb/s                                                          | 0.5Gb/s                 | 0.5Gb/s                                                          | 0.5Gb/s                                                          | 1.25Gb/s                              | 0.5Gb/s                 | 0.5Gb/s                                                                 |
| Key<br>Apps          | Backplane PCIe Gen4 HMC | Backplane PCIe Gen4 HMC | Backplane PCIe Gen4 HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | Backplane PCIe Gen4 HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | • PCIe<br>Gen2<br>• USB<br>• Ethernet | Backplane PCIe Gen4 HMC | • 100G+<br>Optics<br>• Chip-to-<br>Chip<br>• 25G+<br>Backplane<br>• HMC |

The following information in this section pertains to the GTH and GTY only.

The serial transmitter and receiver are independent circuits that use an advanced phase-locked loop (PLL) architecture to multiply the reference frequency input by certain programmable numbers between 4 and 25 to become the bit-serial data clock. Each transceiver has a large number of user-definable features and parameters. All of these can be defined during device configuration, and many can also be modified during operation.



# Cache Coherent Interconnect for Accelerators (CCIX)

CCIX is a chip-to-chip interconnect operating at data rates up to 25Gb/s that allows two or more devices to share memory in a cache coherent manner. Using PCIe for the transport layer, CCIX can operate at several standard data rates (2.5, 5, 8, and 16Gb/s) with an additional high-speed 25Gb/s option. The specification employs a subset of full coherency protocols and ensures that FPGAs used as accelerators can coherently share data with processors using different instruction set architectures.

Virtex UltraScale+ HBM devices support CCIX data rates up to 16Gb/s and contain four CCIX ports and at least four integrated blocks for PCIe. Each CCIX port requires the use of one integrated block for PCIe. If not used with a CCIX port, the integrated blocks for PCIe can still be used for PCIe communication.

# **Integrated Block for Interlaken**

Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale devices enable easy, reliable Interlaken switches and bridges.

# **Integrated Block for 100G Ethernet**

Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping.

In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operated without using the MAC.



The MMCM can have a fractional counter in either the feedback path (acting as a multiplier) or in one output path. Fractional counters allow non-integer increments of 1/8 and can thus increase frequency synthesis capabilities by a factor of 8. The MMCM can also provide fixed or dynamic phase shift in small increments that depend on the VCO frequency. At 1,600MHz, the phase-shift timing increment is 11.2ps.

### **PLL**

With fewer features than the MMCM, the two PLLs in a clock management tile are primarily present to provide the necessary clocks to the dedicated memory interface circuitry. The circuit at the center of the PLLs is similar to the MMCM, with PFD feeding a VCO and programmable M, D, and O counters. There are two divided outputs to the device fabric per PLL as well as one clock plus one enable signal to the memory interface circuitry.

UltraScale+ MPSoCs are equipped with five additional PLLs in the PS for independently configuring the four primary clock domains with the PS: the APU, the RPU, the DDR controller, and the I/O peripherals.

## **Clock Distribution**

Clocks are distributed throughout UltraScale devices via buffers that drive a number of vertical and horizontal tracks. There are 24 horizontal clock routes per clock region and 24 vertical clock routes per clock region with 24 additional vertical clock routes adjacent to the MMCM and PLL. Within a clock region, clock signals are routed to the device logic (CLBs, etc.) via 16 gateable leaf clocks.

Several types of clock buffers are available. The BUFGCE and BUFCE\_LEAF buffers provide clock gating at the global and leaf levels, respectively. BUFGCTRL provides glitchless clock muxing and gating capability. BUFGCE\_DIV has clock gating capability and can divide a clock by 1 to 8. BUFG\_GT performs clock division from 1 to 8 for the transceiver clocks. In MPSoCs, clocks can be transferred from the PS to the PL using dedicated buffers.

# **Memory Interfaces**

Memory interface data rates continue to increase, driving the need for dedicated circuitry that enables high performance, reliable interfacing to current and next-generation memory technologies. Every UltraScale device includes dedicated physical interfaces (PHY) blocks located between the CMT and I/O columns that support implementation of high-performance PHY blocks to external memories such as DDR4, DDR3, QDRII+, and RLDRAM3. The PHY blocks in each I/O bank generate the address/control and data bus signaling protocols as well as the precision clock/data alignment required to reliably communicate with a variety of high-performance memory standards. Multiple I/O banks can be used to create wider memory interfaces.

As well as external parallel memory interfaces, UltraScale FPGAs and MPSoCs can communicate to external serial memories, such as Hybrid Memory Cube (HMC), via the high-speed serial transceivers. All transceivers in the UltraScale architecture support the HMC protocol, up to 15Gb/s line rates. UltraScale devices support the highest bandwidth HMC configuration of 64 lanes with a single FPGA.



## **Block RAM**

Every UltraScale architecture-based device contains a number of 36 Kb block RAMs, each with two completely independent ports that share only the stored data. Each block RAM can be configured as one 36Kb RAM or two independent 18Kb RAMs. Each memory access, read or write, is controlled by the clock. Connections in every block RAM column enable signals to be cascaded between vertically adjacent block RAMs, providing an easy method to create large, fast memory arrays, and FIFOs with greatly reduced power consumption.

All inputs, data, address, clock enables, and write enables are registered. The input address is always clocked (unless address latching is turned off), retaining data until the next operation. An optional output data pipeline register allows higher clock rates at the cost of an extra cycle of latency. During a write operation, the data output can reflect either the previously stored data or the newly written data, or it can remain unchanged. Block RAM sites that remain unused in the user design are automatically powered down to reduce total power consumption. There is an additional pin on every block RAM to control the dynamic power gating feature.

### **Programmable Data Width**

Each port can be configured as  $32K \times 1$ ;  $16K \times 2$ ;  $8K \times 4$ ;  $4K \times 9$  (or 8);  $2K \times 18$  (or 16);  $1K \times 36$  (or 32); or  $512 \times 72$  (or 64). Whether configured as block RAM or FIFO, the two ports can have different aspect ratios without any constraints. Each block RAM can be divided into two completely independent 18Kb block RAMs that can each be configured to any aspect ratio from  $16K \times 1$  to  $512 \times 36$ . Everything described previously for the full 36Kb block RAM also applies to each of the smaller 18Kb block RAMs. Only in simple dual-port (SDP) mode can data widths of greater than 18bits (18Kb RAM) or 36 bits (36Kb RAM) be accessed. In this mode, one port is dedicated to read operation, the other to write operation. In SDP mode, one side (read or write) can be variable, while the other is fixed to 32/36 or 64/72. Both sides of the dual-port 36Kb RAM can be of variable width.

### **Error Detection and Correction**

Each 64-bit-wide block RAM can generate, store, and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. The ECC logic can also be used when writing to or reading from external 64- to 72-bit-wide memories.

### **FIFO Controller**

Each block RAM can be configured as a 36Kb FIFO or an 18Kb FIFO. The built-in FIFO controller for single-clock (synchronous) or dual-clock (asynchronous or multirate) operation increments the internal addresses and provides four handshaking flags: full, empty, programmable full, and programmable empty. The programmable flags allow the user to specify the FIFO counter values that make these flags go active. The FIFO width and depth are programmable with support for different read port and write port widths on a single FIFO. A dedicated cascade path allows for easy creation of deeper FIFOs.



## **UltraRAM**

UltraRAM is a high-density, dual-port, synchronous memory block available in UltraScale+ devices. Both of the ports share the same clock and can address all of the 4K x 72 bits. Each port can independently read from or write to the memory array. UltraRAM supports two types of write enable schemes. The first mode is consistent with the block RAM byte write enable mode. The second mode allows gating the data and parity byte writes separately. UltraRAM blocks can be connected together to create larger memory arrays. Dedicated routing in the UltraRAM column enables the entire column height to be connected together. If additional density is required, all the UltraRAM columns in an SLR can be connected together with a few fabric resources to create single instances of RAM approximately 100Mb in size. This makes UltraRAM an ideal solution for replacing external memories such as SRAM. Cascadable anywhere from 288Kb to 100Mb, UltraRAM provides the flexibility to fulfill many different memory requirements.

### **Error Detection and Correction**

Each 64-bit-wide UltraRAM can generate, store and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process.

# **High Bandwidth Memory (HBM)**

Virtex UltraScale+ HBM devices incorporate 4GB HBM stacks adjacent to the FPGA die. Using stacked silicon interconnect technology, the FPGA communicates to the HBM stacks through memory controllers that connect to dedicated low-inductance interconnect in the silicon interposer. Each Virtex UltraScale+ HBM FPGA contains one or two HBM stacks, resulting in up to 8GB of HBM per FPGA.

The FPGA has 32 HBM AXI interfaces used to communicate with the HBM. Through a built-in switch mechanism, any of the 32 HBM AXI interfaces can access any memory address on either one or both of the HBM stacks due to the flexible addressing feature. This flexible connection between the FPGA and the HBM stacks results in easy floorplanning and timing closure. The memory controllers perform read and write reordering to improve bus efficiency. Data integrity is ensured through error checking and correction (ECC) circuitry.

# **Configurable Logic Block**

Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions.

Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization.



After copying the FSBL to OCM, the processor executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL) such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage.

The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or executable after boot.

### **Configuring FPGAs**

The SPI (serial NOR) interface (x1, x2, x4, and dual x4 modes) and the BPI (parallel NOR) interface (x8 and x16 modes) are two common methods used for configuring the FPGA. Users can directly connect an SPI or BPI flash to the FPGA, and the FPGA's internal configuration logic reads the bitstream out of the flash and configures itself, eliminating the need for an external controller. The FPGA automatically detects the bus width on the fly, eliminating the need for any external controls or switches. Bus widths supported are x1, x2, x4, and dual x4 for SPI, and x8 and x16 for BPI. The larger bus widths increase configuration speed and reduce the amount of time it takes for the FPGA to start up after power-on.

In master mode, the FPGA can drive the configuration clock from an internally generated clock, or for higher speed configuration, the FPGA can use an external configuration clock source. This allows high-speed configuration with the ease of use characteristic of master mode. Slave modes up to 32 bits wide that are especially useful for processor-driven configuration are also supported by the FPGA. In addition, the new media configuration access port (MCAP) provides a direct connection between the integrated block for PCIe and the configuration logic to simplify configuration over PCIe.

SEU detection and mitigation (SEM) IP, RSA authentication, post-configuration CRC, and Security Monitor (SecMon) IP are not supported in the KU025 FPGA.

# **Packaging**

The UltraScale devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type.

In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions.



Table 21: Speed Grade and Temperature Grade (Cont'd)

|                  |                  | Speed Grade and Temperature Grade |               |                                         |                                      |  |  |  |  |  |  |
|------------------|------------------|-----------------------------------|---------------|-----------------------------------------|--------------------------------------|--|--|--|--|--|--|
| Device<br>Family | Devices          | Commercial<br>(C)                 | E             | xtended<br>(E)                          | Industrial<br>(I)                    |  |  |  |  |  |  |
|                  |                  | 0°C to +85°C                      | 0°C to +100°C | 0°C to +110°C                           | -40°C to +100°C                      |  |  |  |  |  |  |
|                  |                  |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |  |
|                  | CG               |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |  |
|                  | Devices          |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |  |
|                  |                  |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |  |
|                  |                  |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |  |
|                  | ZU2EG            |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |  |
|                  | ZU3EG            |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |  |
|                  |                  |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |  |
|                  | ZU4EG            |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |  |  |  |
| Zynq             | ZU5EG<br>ZU6EG   |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |  |
| UltraScale+      | ZU7EG            |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |  |
|                  | ZU9EG            |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |  |
|                  | ZU11EG<br>ZU15EG |                                   |               |                                         |                                      |  |  |  |  |  |  |
|                  | ZU17EG           |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |  |
|                  | ZU19EG           |                                   |               |                                         |                                      |  |  |  |  |  |  |
|                  |                  |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |  |  |  |
|                  | <b>5</b> , (     |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |  |
|                  | EV<br>Devices    |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |  |
|                  |                  |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |  |
|                  |                  |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |  |

- 1. KU025 and KU095 are not available in -3E or -1LI speed/temperature grades.
- 2. In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.
- 3. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V).



## Disclaimer

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>.

This document contains preliminary information and is subject to change without notice. Information provided herein relates to products and/or services not yet available for sale, and provided solely for information purposes and are not intended, or to be construed, as an offer for sale or an attempted commercialization of the products and/or services referred to herein.

# **Automotive Applications Disclaimer**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.