



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                 |
|--------------------------------|-----------------------------------------------------------------|
| Product Status                 | Active                                                          |
| Number of LABs/CLBs            | 65340                                                           |
| Number of Logic Elements/Cells | 1143450                                                         |
| Total RAM Bits                 | 82329600                                                        |
| Number of I/O                  | 516                                                             |
| Number of Gates                | -                                                               |
| Voltage - Supply               | 0.825V ~ 0.876V                                                 |
| Mounting Type                  | Surface Mount                                                   |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                              |
| Package / Case                 | 1156-BBGA, FCBGA                                                |
| Supplier Device Package        | 1156-FCBGA (35x35)                                              |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xillinx/xcku15p-2ffva1156i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Summary of Features**

## **Processing System Overview**

UltraScale+ MPSoCs feature dual and quad core variants of the ARM Cortex-A53 (APU) with dual-core ARM Cortex-R5 (RPU) processing system (PS). Some devices also include a dedicated ARM Mali™-400 MP2 graphics processing unit (GPU). See Table 2.

Table 2: Zynq UltraScale+ MPSoC Device Features

|     | CG Devices               | EG Devices               | EV Devices               |
|-----|--------------------------|--------------------------|--------------------------|
| APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 |
| RPU | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  |
| GPU | -                        | Mali-400MP2              | Mali-400MP2              |
| VCU | -                        | -                        | H.264/H.265              |

To support the processors' functionality, a number of peripherals with dedicated functions are included in the PS. For interfacing to external memories for data or configuration storage, the PS includes a multi-protocol dynamic memory controller, a DMA controller, a NAND controller, an SD/eMMC controller and a Quad SPI controller. In addition to interfacing to external memories, the APU also includes a Level-1 (L1) and Level-2 (L2) cache hierarchy; the RPU includes an L1 cache and Tightly Coupled memory subsystem. Each has access to a 256KB on-chip memory.

For high-speed interfacing, the PS includes 4 channels of transmit (TX) and receive (RX) pairs of transceivers, called PS-GTR transceivers, supporting data rates of up to 6.0Gb/s. These transceivers can interface to the high-speed peripheral blocks to support PCIe Gen2 root complex or end point in x1, x2, or x4 configurations; Serial-ATA (SATA) at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s data rates; and up to two lanes of Display Port at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s data rates. The PS-GTR transceivers can also interface to components over USB 3.0 and Serial Gigabit Media Independent Interface (SGMII).

For general connectivity, the PS includes: a pair of USB 2.0 controllers, which can be configured as host, device, or On-The-Go (OTG); an I2C controller; a UART; and a CAN2.0B controller that conforms to ISO11898-1. There are also four triple speed Ethernet MACs and 128 bits of GPIO, of which 78 bits are available through the MIO and 96 through the EMIO.

High-bandwidth connectivity based on the ARM AMBA® AXI4 protocol connects the processing units with the peripherals and provides interface between the PS and the programmable logic (PL).

For additional information, go to: DS891, Zyng UltraScale+ MPSoC Overview.



## Kintex UltraScale Device-Package Combinations and Maximum I/Os

Table 4: Kintex UltraScale Device-Package Combinations and Maximum I/Os

| Daalaana               | Package            | KU025          | KU035          | KU040          | KU060          | KU085          | KU095                             | KU115          |
|------------------------|--------------------|----------------|----------------|----------------|----------------|----------------|-----------------------------------|----------------|
| Package (1)(2)(3)      | Dimensions<br>(mm) | HR, HP<br>GTH  | HR, HP<br>GTH, GTY <sup>(4)</sup> | HR, HP<br>GTH  |
| SFVA784 <sup>(5)</sup> | 23x23              |                | 104, 364<br>8  | 104, 364<br>8  |                |                |                                   |                |
| FBVA676 <sup>(5)</sup> | 27x27              |                | 104, 208<br>16 | 104, 208<br>16 |                |                |                                   |                |
| FBVA900 <sup>(5)</sup> | 31x31              |                | 104, 364<br>16 | 104, 364<br>16 |                |                |                                   |                |
| FFVA1156               | 35x35              | 104, 208<br>12 | 104, 416<br>16 | 104, 416<br>20 | 104, 416<br>28 |                | 52, 468<br>20, 8                  |                |
| FFVA1517               | 40x40              |                |                |                | 104, 520<br>32 |                |                                   |                |
| FLVA1517               | 40x40              |                |                |                |                | 104, 520<br>48 |                                   | 104, 520<br>48 |
| FFVC1517               | 40x40              |                |                |                |                |                | 52, 468<br>20, 20                 |                |
| FLVD1517               | 40x40              |                |                |                |                |                |                                   | 104, 234<br>64 |
| FFVB1760               | 42.5x42.5          |                |                |                |                |                | 52, 650<br>32, 16                 |                |
| FLVB1760               | 42.5x42.5          |                |                |                |                | 104, 572<br>44 |                                   | 104, 598<br>52 |
| FLVD1924               | 45x45              |                |                |                |                |                |                                   | 156, 676<br>52 |
| FLVF1924               | 45x45              |                |                |                |                | 104, 520<br>56 |                                   | 104, 624<br>64 |
| FLVA2104               | 47.5x47.5          |                |                |                |                |                |                                   | 156, 676<br>52 |
| FFVB2104               | 47.5x47.5          |                |                |                |                |                | 52, 650<br>32, 32                 |                |
| FLVB2104               | 47.5x47.5          |                |                |                |                |                |                                   | 104, 598<br>64 |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF/FL packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch.
- 3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration.
- 4. GTY transceivers in Kintex UltraScale devices support data rates up to 16.3Gb/s.
- 5. GTH transceivers in SF/FB packages support data rates up to 12.5Gb/s.



# Kintex UltraScale+ FPGA Feature Summary

Table 5: Kintex UltraScale+ FPGA Feature Summary

|                                           | КИЗР    | KU5P    | KU9P    | KU11P   | KU13P   | KU15P     |
|-------------------------------------------|---------|---------|---------|---------|---------|-----------|
| System Logic Cells                        | 355,950 | 474,600 | 599,550 | 653,100 | 746,550 | 1,143,450 |
| CLB Flip-Flops                            | 325,440 | 433,920 | 548,160 | 597,120 | 682,560 | 1,045,440 |
| CLB LUTs                                  | 162,720 | 216,960 | 274,080 | 298,560 | 341,280 | 522,720   |
| Max. Distributed RAM (Mb)                 | 4.7     | 6.1     | 8.8     | 9.1     | 11.3    | 9.8       |
| Block RAM Blocks                          | 360     | 480     | 912     | 600     | 744     | 984       |
| Block RAM (Mb)                            | 12.7    | 16.9    | 32.1    | 21.1    | 26.2    | 34.6      |
| UltraRAM Blocks                           | 48      | 64      | 0       | 80      | 112     | 128       |
| UltraRAM (Mb)                             | 13.5    | 18.0    | 0       | 22.5    | 31.5    | 36.0      |
| CMTs (1 MMCM and 2 PLLs)                  | 4       | 4       | 4       | 8       | 4       | 11        |
| Max. HP I/O <sup>(1)</sup>                | 208     | 208     | 208     | 416     | 208     | 572       |
| Max. HD I/O <sup>(2)</sup>                | 96      | 96      | 96      | 96      | 96      | 96        |
| DSP Slices                                | 1,368   | 1,824   | 2,520   | 2,928   | 3,528   | 1,968     |
| System Monitor                            | 1       | 1       | 1       | 1       | 1       | 1         |
| GTH Transceiver 16.3Gb/s                  | 0       | 0       | 28      | 32      | 28      | 44        |
| GTY Transceivers 32.75Gb/s <sup>(3)</sup> | 16      | 16      | 0       | 20      | 0       | 32        |
| Transceiver Fractional PLLs               | 8       | 8       | 14      | 26      | 14      | 38        |
| PCIe Gen3 x16 and Gen4 x8                 | 1       | 1       | 0       | 4       | 0       | 5         |
| 150G Interlaken                           | 0       | 0       | 0       | 1       | 0       | 4         |
| 100G Ethernet w/RS-FEC                    | 0       | 1       | 0       | 2       | 0       | 4         |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTY transceiver line rates are package limited: SFVB784 to 12.5Gb/s; FFVA676, FFVD900, and FFVA1156 to 16.3Gb/s. See Table 6.



## Kintex UltraScale+ Device-Package Combinations and Maximum I/Os

Table 6: Kintex UltraScale+ Device-Package Combinations and Maximum I/Os

| Dackago                 | Package            | KU3P               | KU5P               | KU9P               | KU11P              | KU13P              | KU15P              |
|-------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package (1)(2)(4)       | Dimensions<br>(mm) | HD, HP<br>GTH, GTY |
| SFVB784 <sup>(3)</sup>  | 23x23              | 96, 208<br>0, 16   | 96, 208<br>0, 16   |                    |                    |                    |                    |
| FFVA676 <sup>(3)</sup>  | 27x27              | 48, 208<br>0, 16   | 48, 208<br>0, 16   |                    |                    |                    |                    |
| FFVB676                 | 27x27              | 72, 208<br>0, 16   | 72, 208<br>0, 16   |                    |                    |                    |                    |
| FFVD900 <sup>(3)</sup>  | 31x31              | 96, 208<br>0, 16   | 96, 208<br>0, 16   |                    | 96, 312<br>16, 0   |                    |                    |
| FFVE900                 | 31x31              |                    |                    | 96, 208<br>28, 0   |                    | 96, 208<br>28, 0   |                    |
| FFVA1156 <sup>(3)</sup> | 35x35              |                    |                    |                    | 48, 416<br>20, 8   |                    | 48, 468<br>20, 8   |
| FFVE1517                | 40x40              |                    |                    |                    | 96, 416<br>32, 20  |                    | 96, 416<br>32, 24  |
| FFVA1760                | 42.5x42.5          |                    |                    |                    |                    |                    | 96, 416<br>44, 32  |
| FFVE1760                | 42.5x42.5          |                    |                    |                    |                    |                    | 96, 572<br>32, 24  |

- 1. Go to Ordering Information for package designation details.
- 2. FF packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch.
- 3. GTY transceiver line rates are package limited: SFVB784 to 12.5Gb/s; FFVA676, FFVD900, and FFVA1156 to 16.3Gb/s.
- 4. Packages with the same last letter and number sequence, e.g., A676, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration.



# **Virtex UltraScale+ FPGA Feature Summary**

Table 9: Virtex UltraScale+ FPGA Feature Summary

|                                           | VU3P    | VU5P      | VU7P      | VU9P      | VU11P     | VU13P     | VU31P   | VU33P   | VU35P     | VU37P     |
|-------------------------------------------|---------|-----------|-----------|-----------|-----------|-----------|---------|---------|-----------|-----------|
| System Logic Cells                        | 862,050 | 1,313,763 | 1,724,100 | 2,586,150 | 2,835,000 | 3,780,000 | 961,800 | 961,800 | 1,906,800 | 2,851,800 |
| CLB Flip-Flops                            | 788,160 | 1,201,154 | 1,576,320 | 2,364,480 | 2,592,000 | 3,456,000 | 879,360 | 879,360 | 1,743,360 | 2,607,360 |
| CLB LUTs                                  | 394,080 | 600,577   | 788,160   | 1,182,240 | 1,296,000 | 1,728,000 | 439,680 | 439,680 | 871,680   | 1,303,680 |
| Max. Distributed RAM (Mb)                 | 12.0    | 18.3      | 24.1      | 36.1      | 36.2      | 48.3      | 12.5    | 12.5    | 24.6      | 36.7      |
| Block RAM Blocks                          | 720     | 1,024     | 1,440     | 2,160     | 2,016     | 2,688     | 672     | 672     | 1,344     | 2,016     |
| Block RAM (Mb)                            | 25.3    | 36.0      | 50.6      | 75.9      | 70.9      | 94.5      | 23.6    | 23.6    | 47.3      | 70.9      |
| UltraRAM Blocks                           | 320     | 470       | 640       | 960       | 960       | 1,280     | 320     | 320     | 640       | 960       |
| UltraRAM (Mb)                             | 90.0    | 132.2     | 180.0     | 270.0     | 270.0     | 360.0     | 90.0    | 90.0    | 180.0     | 270.0     |
| HBM DRAM (GB)                             | _       | _         | _         | _         | _         | _         | 4       | 8       | 8         | 8         |
| CMTs (1 MMCM and 2 PLLs)                  | 10      | 20        | 20        | 30        | 12        | 16        | 4       | 4       | 8         | 12        |
| Max. HP I/O <sup>(1)</sup>                | 520     | 832       | 832       | 832       | 624       | 832       | 208     | 208     | 416       | 624       |
| DSP Slices                                | 2,280   | 3,474     | 4,560     | 6,840     | 9,216     | 12,288    | 2,880   | 2,880   | 5,952     | 9,024     |
| System Monitor                            | 1       | 2         | 2         | 3         | 3         | 4         | 1       | 1       | 2         | 3         |
| GTY Transceivers 32.75Gb/s <sup>(2)</sup> | 40      | 80        | 80        | 120       | 96        | 128       | 32      | 32      | 64        | 96        |
| Transceiver Fractional PLLs               | 20      | 40        | 40        | 60        | 48        | 64        | 16      | 16      | 32        | 48        |
| PCIe Gen3 x16 and Gen4 x8                 | 2       | 4         | 4         | 6         | 3         | 4         | 4       | 4       | 5         | 6         |
| CCIX Ports <sup>(3)</sup>                 | _       | _         | _         | _         | _         | _         | 4       | 4       | 4         | 4         |
| 150G Interlaken                           | 3       | 4         | 6         | 9         | 6         | 8         | 0       | 0       | 2         | 4         |
| 100G Ethernet w/RS-FEC                    | 3       | 4         | 6         | 9         | 9         | 12        | 2       | 2       | 5         | 8         |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. GTY transceivers in the FLGF1924 package support data rates up to 16.3Gb/s. See Table 10.
- 3. A CCIX port requires the use of a PCIe Gen3 x16 / Gen4 x8 block.



# **Zynq UltraScale+: CG Device Feature Summary**

Table 11: Zynq UltraScale+: CG Device Feature Summary

|                                         | ZU2CG                                                                                                 | ZU3CG                                                                                                       | ZU4CG                      | ZU5CG                            | ZU6CG                        | ZU7CG            | ZU9CG          |  |  |  |  |  |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|------------------------------|------------------|----------------|--|--|--|--|--|
| Application Processing Unit             | Dual-core AR                                                                                          | RM Cortex-A53                                                                                               | MPCore with C<br>32KB/32KE | oreSight; NEOI<br>3 L1 Cache, 1M | N & Single/Dou<br>B L2 Cache | uble Precision F | loating Point; |  |  |  |  |  |
| Real-Time Processing Unit               | Dua                                                                                                   | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |                            |                                  |                              |                  |                |  |  |  |  |  |
| Embedded and External<br>Memory         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC |                                                                                                             |                            |                                  |                              |                  |                |  |  |  |  |  |
| General Connectivity                    | 214 PS I/O;                                                                                           | UART; CAN; U                                                                                                | SB 2.0; I2C; S             | PI; 32b GPIO;<br>Timer Counters  | Real Time Cloc               | ck; WatchDog T   | imers; Triple  |  |  |  |  |  |
| High-Speed Connectivity                 | 4                                                                                                     | PS-GTR; PCI                                                                                                 | Gen1/2; Seria              | al ATA 3.1; Disp                 | olayPort 1.2a;               | USB 3.0; SGMI    | 1              |  |  |  |  |  |
| System Logic Cells                      | 103,320                                                                                               | 154,350                                                                                                     | 192,150                    | 256,200                          | 469,446                      | 504,000          | 599,550        |  |  |  |  |  |
| CLB Flip-Flops                          | 94,464                                                                                                | 141,120                                                                                                     | 175,680                    | 234,240                          | 429,208                      | 460,800          | 548,160        |  |  |  |  |  |
| CLB LUTs                                | 47,232                                                                                                | 70,560                                                                                                      | 87,840                     | 117,120                          | 214,604                      | 230,400          | 274,080        |  |  |  |  |  |
| Distributed RAM (Mb)                    | 1.2                                                                                                   | 1.8                                                                                                         | 2.6                        | 3.5                              | 6.9                          | 6.2              | 8.8            |  |  |  |  |  |
| Block RAM Blocks                        | 150                                                                                                   | 216                                                                                                         | 128                        | 144                              | 714                          | 312              | 912            |  |  |  |  |  |
| Block RAM (Mb)                          | 5.3                                                                                                   | 7.6                                                                                                         | 4.5                        | 5.1                              | 25.1                         | 11.0             | 32.1           |  |  |  |  |  |
| UltraRAM Blocks                         | 0                                                                                                     | 0                                                                                                           | 48                         | 64                               | 0                            | 96               | 0              |  |  |  |  |  |
| UltraRAM (Mb)                           | 0                                                                                                     | 0                                                                                                           | 14.0                       | 18.0                             | 0                            | 27.0             | 0              |  |  |  |  |  |
| DSP Slices                              | 240                                                                                                   | 360                                                                                                         | 728                        | 1,248                            | 1,973                        | 1,728            | 2,520          |  |  |  |  |  |
| CMTs                                    | 3                                                                                                     | 3                                                                                                           | 4                          | 4                                | 4                            | 8                | 4              |  |  |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156                                                                                                   | 156                                                                                                         | 156                        | 156                              | 208                          | 416              | 208            |  |  |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96                                                                                                    | 96                                                                                                          | 96                         | 96                               | 120                          | 48               | 120            |  |  |  |  |  |
| System Monitor                          | 2                                                                                                     | 2                                                                                                           | 2                          | 2                                | 2                            | 2                | 2              |  |  |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0                                                                                                     | 0                                                                                                           | 16                         | 16                               | 24                           | 24               | 24             |  |  |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0                                                                                                     | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |  |  |  |
| Transceiver Fractional PLLs             | 0                                                                                                     | 0                                                                                                           | 8                          | 8                                | 12                           | 12               | 12             |  |  |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 0                                                                                                     | 0                                                                                                           | 2                          | 2                                | 0                            | 2                | 0              |  |  |  |  |  |
| 150G Interlaken                         | 0                                                                                                     | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0                                                                                                     | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |  |  |  |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 12.



## Zynq UltraScale+: CG Device-Package Combinations and Maximum I/Os

Table 12: Zynq UltraScale+: CG Device-Package Combinations and Maximum I/Os

| Package                | Package            | ZU2CG              | ZU3CG              | ZU4CG              | ZU5CG              | ZU6CG              | ZU7CG              | ZU9CG              |
|------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| (1)(2)(3)(4)(5)        | Dimensions<br>(mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup> | 19x19              | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |
| SFVA625                | 21x21              | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup> | 23x23              | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |
| FBVB900                | 31x31              |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |
| FFVC900                | 31x31              |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |
| FFVB1156               | 35x35              |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |
| FFVC1156               | 35x35              |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    |
| FFVF1517               | 40x40              |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- All device package combinations bond out 214 PS I/O except ZU2CG and ZU3CG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{CCO}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.



# **Zynq UltraScale+: EG Device Feature Summary**

Table 13: Zynq UltraScale+: EG Device Feature Summary

|                                         | ZU2EG   | ZU3EG                                                                                                       | ZU4EG        | ZU5EG         | ZU6EG         | ZU7EG          | ZU9EG          | ZU11EG         | ZU15EG      | ZU17EG       | ZU19EG    |  |
|-----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|--------------|---------------|---------------|----------------|----------------|----------------|-------------|--------------|-----------|--|
| Application Processing Unit             | Quad-co | re ARM Corte                                                                                                | x-A53 MPCore | e with CoreSi | ght; NEON & : | Single/Double  | Precision Flo  | ating Point; 3 | 2KB/32KB L1 | Cache, 1MB I | _2 Cache  |  |
| Real-Time Processing Unit               |         | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |              |               |               |                |                |                |             |              |           |  |
| Embedded and External<br>Memory         |         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC       |              |               |               |                |                |                |             |              |           |  |
| General Connectivity                    |         | 214 PS I/O; UART; CAN; USB 2.0; I2C; SPI; 32b GPIO; Real Time Clock; WatchDog Timers; Triple Timer Counters |              |               |               |                |                |                |             |              |           |  |
| High-Speed Connectivity                 |         |                                                                                                             | 4 PS         | S-GTR; PCIe C | Gen1/2; Seria | I ATA 3.1; Dis | splayPort 1.2a | ; USB 3.0; S0  | GMII        |              |           |  |
| Graphic Processing Unit                 |         |                                                                                                             |              |               | ARM Mali-4    | 100 MP2; 64K   | B L2 Cache     |                |             |              |           |  |
| System Logic Cells                      | 103,320 | 154,350                                                                                                     | 192,150      | 256,200       | 469,446       | 504,000        | 599,550        | 653,100        | 746,550     | 926,194      | 1,143,450 |  |
| CLB Flip-Flops                          | 94,464  | 141,120                                                                                                     | 175,680      | 234,240       | 429,208       | 460,800        | 548,160        | 597,120        | 682,560     | 846,806      | 1,045,440 |  |
| CLB LUTs                                | 47,232  | 70,560                                                                                                      | 87,840       | 117,120       | 214,604       | 230,400        | 274,080        | 298,560        | 341,280     | 423,403      | 522,720   |  |
| Distributed RAM (Mb)                    | 1.2     | 1.8                                                                                                         | 2.6          | 3.5           | 6.9           | 6.2            | 8.8            | 9.1            | 11.3        | 8.0          | 9.8       |  |
| Block RAM Blocks                        | 150     | 216                                                                                                         | 128          | 144           | 714           | 312            | 912            | 600            | 744         | 796          | 984       |  |
| Block RAM (Mb)                          | 5.3     | 7.6                                                                                                         | 4.5          | 5.1           | 25.1          | 11.0           | 32.1           | 21.1           | 26.2        | 28.0         | 34.6      |  |
| UltraRAM Blocks                         | 0       | 0                                                                                                           | 48           | 64            | 0             | 96             | 0              | 80             | 112         | 102          | 128       |  |
| UltraRAM (Mb)                           | 0       | 0                                                                                                           | 14.0         | 18.0          | 0             | 27.0           | 0              | 22.5           | 31.5        | 28.7         | 36.0      |  |
| DSP Slices                              | 240     | 360                                                                                                         | 728          | 1,248         | 1,973         | 1,728          | 2,520          | 2,928          | 3,528       | 1,590        | 1,968     |  |
| CMTs                                    | 3       | 3                                                                                                           | 4            | 4             | 4             | 8              | 4              | 8              | 4           | 11           | 11        |  |
| Max. HP I/O <sup>(1)</sup>              | 156     | 156                                                                                                         | 156          | 156           | 208           | 416            | 208            | 416            | 208         | 572          | 572       |  |
| Max. HD I/O <sup>(2)</sup>              | 96      | 96                                                                                                          | 96           | 96            | 120           | 48             | 120            | 96             | 120         | 96           | 96        |  |
| System Monitor                          | 2       | 2                                                                                                           | 2            | 2             | 2             | 2              | 2              | 2              | 2           | 2            | 2         |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0       | 0                                                                                                           | 16           | 16            | 24            | 24             | 24             | 32             | 24          | 44           | 44        |  |
| GTY Transceivers 32.75Gb/s              | 0       | 0                                                                                                           | 0            | 0             | 0             | 0              | 0              | 16             | 0           | 28           | 28        |  |
| Transceiver Fractional PLLs             | 0       | 0                                                                                                           | 8            | 8             | 12            | 12             | 12             | 24             | 12          | 36           | 36        |  |
| PCIe Gen3 x16 and Gen4 x8               | 0       | 0                                                                                                           | 2            | 2             | 0             | 2              | 0              | 4              | 0           | 4            | 5         |  |
| 150G Interlaken                         | 0       | 0                                                                                                           | 0            | 0             | 0             | 0              | 0              | 1              | 0           | 2            | 4         |  |
| 100G Ethernet w/ RS-FEC                 | 0       | 0                                                                                                           | 0            | 0             | 0             | 0              | 0              | 2              | 0           | 2            | 4         |  |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 14.



# **Zynq UltraScale+: EG Device Feature Summary**

Table 15: Zynq UltraScale+: EV Device Feature Summary

|                                         | ZU4EV                        | ZU5EV                                                                                                       | ZU7EV                                   |  |  |  |  |  |  |  |
|-----------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--|--|--|--|
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPC | ore with CoreSight; NEON & Single<br>32KB/32KB L1 Cache, 1MB L2 Cach                                        | e/Double Precision Floating Point;<br>e |  |  |  |  |  |  |  |
| Real-Time Processing Unit               | Dual-core ARM Cortex-        | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |                                         |  |  |  |  |  |  |  |
| Embedded and External<br>Memory         | 256KB On-Chip Memory         | w/ECC; External DDR4; DDR3; DE<br>External Quad-SPI; NAND; eMMC                                             | DR3L; LPDDR4; LPDDR3;                   |  |  |  |  |  |  |  |
| General Connectivity                    | 214 PS I/O; UART; CAN; USB 2 | .0; I2C; SPI; 32b GPIO; Real Time<br>Timer Counters                                                         | Clock; WatchDog Timers; Triple          |  |  |  |  |  |  |  |
| High-Speed Connectivity                 | 4 PS-GTR; PCIe Ger           | n1/2; Serial ATA 3.1; DisplayPort 1                                                                         | .2a; USB 3.0; SGMII                     |  |  |  |  |  |  |  |
| Graphic Processing Unit                 |                              | ARM Mali-400 MP2; 64KB L2 Cache                                                                             | 9                                       |  |  |  |  |  |  |  |
| Video Codec                             | 1                            | 1                                                                                                           | 1                                       |  |  |  |  |  |  |  |
| System Logic Cells                      | 192,150                      | 256,200                                                                                                     | 504,000                                 |  |  |  |  |  |  |  |
| CLB Flip-Flops                          | 175,680                      | 234,240                                                                                                     | 460,800                                 |  |  |  |  |  |  |  |
| CLB LUTs                                | 87,840                       | 117,120                                                                                                     | 230,400                                 |  |  |  |  |  |  |  |
| Distributed RAM (Mb)                    | 2.6                          | 3.5                                                                                                         | 6.2                                     |  |  |  |  |  |  |  |
| Block RAM Blocks                        | 128                          | 144                                                                                                         | 312                                     |  |  |  |  |  |  |  |
| Block RAM (Mb)                          | 4.5                          | 5.1                                                                                                         | 11.0                                    |  |  |  |  |  |  |  |
| UltraRAM Blocks                         | 48                           | 64                                                                                                          | 96                                      |  |  |  |  |  |  |  |
| UltraRAM (Mb)                           | 14.0                         | 18.0                                                                                                        | 27.0                                    |  |  |  |  |  |  |  |
| DSP Slices                              | 728                          | 1,248                                                                                                       | 1,728                                   |  |  |  |  |  |  |  |
| CMTs                                    | 4                            | 4                                                                                                           | 8                                       |  |  |  |  |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156                          | 156                                                                                                         | 416                                     |  |  |  |  |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96                           | 96                                                                                                          | 48                                      |  |  |  |  |  |  |  |
| System Monitor                          | 2                            | 2                                                                                                           | 2                                       |  |  |  |  |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16                           | 16                                                                                                          | 24                                      |  |  |  |  |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0                            | 0                                                                                                           | 0                                       |  |  |  |  |  |  |  |
| Transceiver Fractional PLLs             | 8                            | 8                                                                                                           | 12                                      |  |  |  |  |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 2                            | 2                                                                                                           | 2                                       |  |  |  |  |  |  |  |
| 150G Interlaken                         | 0                            | 0                                                                                                           | 0                                       |  |  |  |  |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0                            | 0                                                                                                           | 0                                       |  |  |  |  |  |  |  |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 16.



contains vertical and horizontal clock routing that span its full height and width. These horizontal and vertical clock routes can be segmented at the clock region boundary to provide a flexible, high-performance, low-power clock distribution architecture. Figure 2 is a representation of an FPGA divided into regions.



Figure 2: Column-Based FPGA Divided into Clock Regions

# **Processing System (PS)**

Zynq UltraScale+ MPSoCs consist of a PS coupled with programmable logic. The contents of the PS varies between the different Zynq UltraScale+ devices. All devices contain an APU, an RPU, and many peripherals for connecting the multiple processing engines to external components. The EG and EV devices contain a GPU and the EV devices contain a video codec unit (VCU). The components of the PS are connected together and to the PL through a multi-layered ARM AMBA AXI non-blocking interconnect that supports multiple simultaneous master-slave transactions. Traffic through the interconnect can be regulated by the quality of service (QoS) block in the interconnect. Twelve dedicated AXI 32-bit, 64-bit, or 128-bit ports connect the PL to high-speed interconnect and DDR in the PS via a FIFO interface.

There are four independently controllable power domains: the PL plus three within the PS (full power, lower power, and battery power domains). Additionally, many peripherals support clock gating and power gating to further reduce dynamic and static power consumption.

## **Application Processing Unit (APU)**

The APU has a feature-rich dual-core or quad-core ARM Cortex-A53 processor. Cortex-A53 cores are 32-bit/64-bit application processors based on ARM-v8A architecture, offering the best performance-to-power ratio. The ARMv8 architecture supports hardware virtualization. Each of the Cortex-A53 cores has: 32KB of instruction and data L1 caches, with parity and ECC protection respectively; a NEON SIMD engine; and a single and double precision floating point unit. In addition to these blocks, the APU consists of a snoop control unit and a 1MB L2 cache with ECC protection to enhance system-level performance. The snoop control unit keeps the L1 caches coherent thus eliminating the need of spending software bandwidth for coherency. The APU also has a built-in interrupt controller supporting virtual interrupts. The APU communicates to the rest of the PS through 128-bit AXI coherent extension (ACE) port via Cache Coherent Interconnect (CCI) block, using the System Memory Management Unit (SMMU). The APU is also connected to the Programmable Logic (PL), through the 128-bit accelerator coherency port



## **General Connectivity**

There are many peripherals in the PS for connecting to external devices over industry standard protocols, including CAN2.0B, USB, Ethernet, I2C, and UART. Many of the peripherals support clock gating and power gating modes to reduce dynamic and static power consumption.

### USB 3.0/2.0

The pair of USB controllers can be configured as host, device, or On-The-Go (OTG). The core is compliant to USB 3.0 specification and supports super, high, full, and low speed modes in all configurations. In host mode, the USB controller is compliant with the Intel XHCI specification. In device mode, it supports up to 12 end points. While operating in USB 3.0 mode, the controller uses the serial transceiver and operates up to 5.0Gb/s. In USB 2.0 mode, the Universal Low Peripheral Interface (ULPI) is used to connect the controller to an external PHY operating up to 480Mb/s. The ULPI is also connected in USB 3.0 mode to support high-speed operations.

### **Ethernet MAC**

The four tri-speed ethernet MACs support 10Mb/s, 100Mb/s, and 1Gb/s operations. The MACs support jumbo frames and time stamping through the interfaces based on IEEE Std 1588v2. The ethernet MACs can be connected through the serial transceivers (SGMII), the MIO (RGMII), or through EMIO (GMII). The GMII interface can be converted to a different interface within the PL.

## **High-Speed Connectivity**

The PS includes four PS-GTR transceivers (transmit and receive), supporting data rates up to 6.0Gb/s and can interface to the peripherals for communication over PCIe, SATA, USB 3.0, SGMII, and DisplayPort.

### **PCle**

The integrated block for PCIe is compliant with PCI Express base specification 2.1 and supports x1, x2, and x4 configurations as root complex or end point, compliant to transaction ordering rules in both configurations. It has built-in DMA, supports one virtual channel and provides fully configurable base address registers.

### SATA

Users can connect up to two external devices using the two SATA host port interfaces compliant to the SATA 3.1 specification. The SATA interfaces can operate at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s data rates and are compliant with advanced host controller interface (AHCI) version 1.3 supporting partial and slumber power modes.

## DisplayPort

The DisplayPort controller supports up to two lanes of source-only DisplayPort compliant with VESA DisplayPort v1.2a specification (source only) at 1.62Gb/s, 2.7Gb/s, and 5.4Gb/s data rates. The controller supports single stream transport (SST); video resolution up to 4Kx2K at a 30Hz frame rate; video formats Y-only, YCbCr444, YCbCr422, YCbCr420, RGB, YUV444, YUV422, xvYCC, and pixel color depth of 6, 8, 10, and 12 bits per color component.



# **High-Speed Serial Transceivers**

Serial data transmission between devices on the same PCB, over backplanes, and across even longer distances is becoming increasingly important for scaling to 100Gb/s and 400Gb/s line cards. Specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity issues are required at these high data rates.

Three types of transceivers are used in the UltraScale architecture: GTH and GTY in FPGAs and MPSoC PL, and PS-GTR in the MPSoC PS. All transceivers are arranged in groups of four, known as a transceiver Quad. Each serial transceiver is a combined transmitter and receiver. Table 17 compares the available transceivers.

Table 17: Transceiver Information

|                      | Kintex UltraScale       |                         | Kintex<br>UltraScale+   |                                                                  | Virtex UltraScale       |                                                                  | Virtex<br>UltraScale+                                            | Zynq UltraScale+                      |                         | le+                                                                     |
|----------------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------|-------------------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------|-------------------------|-------------------------------------------------------------------------|
| Туре                 | GTH                     | GTY                     | GTH                     | GTY                                                              | GTH                     | GTY                                                              | GTY                                                              | PS-GTR                                | GTH                     | GTY                                                                     |
| Qty                  | 16–64                   | 0-32                    | 20–60                   | 0–60                                                             | 20–60                   | 0–60                                                             | 40–128                                                           | 4                                     | 0-44                    | 0–28                                                                    |
| Max.<br>Data<br>Rate | 16.3Gb/s                | 16.3Gb/s                | 16.3Gb/s                | 32.75Gb/s                                                        | 16.3Gb/s                | 30.5Gb/s                                                         | 32.75Gb/s                                                        | 6.0Gb/s                               | 16.3Gb/s                | 32.75Gb/s                                                               |
| Min.<br>Data<br>Rate | 0.5Gb/s                 | 0.5Gb/s                 | 0.5Gb/s                 | 0.5Gb/s                                                          | 0.5Gb/s                 | 0.5Gb/s                                                          | 0.5Gb/s                                                          | 1.25Gb/s                              | 0.5Gb/s                 | 0.5Gb/s                                                                 |
| Key<br>Apps          | Backplane PCIe Gen4 HMC | Backplane PCIe Gen4 HMC | Backplane PCIe Gen4 HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | Backplane PCIe Gen4 HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | • 100G+ Optics<br>• Chip-to-Chip<br>• 25G+<br>Backplane<br>• HMC | • PCIe<br>Gen2<br>• USB<br>• Ethernet | Backplane PCIe Gen4 HMC | • 100G+<br>Optics<br>• Chip-to-<br>Chip<br>• 25G+<br>Backplane<br>• HMC |

The following information in this section pertains to the GTH and GTY only.

The serial transmitter and receiver are independent circuits that use an advanced phase-locked loop (PLL) architecture to multiply the reference frequency input by certain programmable numbers between 4 and 25 to become the bit-serial data clock. Each transceiver has a large number of user-definable features and parameters. All of these can be defined during device configuration, and many can also be modified during operation.



# **Integrated Interface Blocks for PCI Express Designs**

The UltraScale architecture includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port. UltraScale devices are compliant to the PCI Express Base Specification Revision 3.0. UltraScale+ devices are compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates, and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates.

The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the FPGA or MPSoC.

This block is highly configurable to system design requirements and can operate up to the maximum lane widths and data rates listed in Table 18.

Table 18: PCIe Maximum Configurations

|                              | Kintex<br>UltraScale | Kintex<br>UltraScale+ | Virtex<br>UltraScale | Virtex<br>UltraScale+ | Zynq<br>UltraScale+ |
|------------------------------|----------------------|-----------------------|----------------------|-----------------------|---------------------|
| Gen1 (2.5Gb/s)               | x8                   | x16                   | x8                   | x16                   | x16                 |
| Gen2 (5Gb/s)                 | x8                   | x16                   | x8                   | x16                   | x16                 |
| Gen3 (8Gb/s)                 | x8                   | x16                   | x8                   | x16                   | x16                 |
| Gen4 (16Gb/s) <sup>(1)</sup> |                      | x8                    |                      | x8                    | x8                  |

#### Notes:

For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol.

Xilinx provides a light-weight, configurable, easy-to-use LogiCORE™ IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, FPGA or MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering.

<sup>1.</sup> Transceivers in Kintex UltraScale and Virtex UltraScale devices are capable of operating at Gen4 data rates.



# Cache Coherent Interconnect for Accelerators (CCIX)

CCIX is a chip-to-chip interconnect operating at data rates up to 25Gb/s that allows two or more devices to share memory in a cache coherent manner. Using PCIe for the transport layer, CCIX can operate at several standard data rates (2.5, 5, 8, and 16Gb/s) with an additional high-speed 25Gb/s option. The specification employs a subset of full coherency protocols and ensures that FPGAs used as accelerators can coherently share data with processors using different instruction set architectures.

Virtex UltraScale+ HBM devices support CCIX data rates up to 16Gb/s and contain four CCIX ports and at least four integrated blocks for PCIe. Each CCIX port requires the use of one integrated block for PCIe. If not used with a CCIX port, the integrated blocks for PCIe can still be used for PCIe communication.

## **Integrated Block for Interlaken**

Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale devices enable easy, reliable Interlaken switches and bridges.

## **Integrated Block for 100G Ethernet**

Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping.

In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operated without using the MAC.



## **Block RAM**

Every UltraScale architecture-based device contains a number of 36 Kb block RAMs, each with two completely independent ports that share only the stored data. Each block RAM can be configured as one 36Kb RAM or two independent 18Kb RAMs. Each memory access, read or write, is controlled by the clock. Connections in every block RAM column enable signals to be cascaded between vertically adjacent block RAMs, providing an easy method to create large, fast memory arrays, and FIFOs with greatly reduced power consumption.

All inputs, data, address, clock enables, and write enables are registered. The input address is always clocked (unless address latching is turned off), retaining data until the next operation. An optional output data pipeline register allows higher clock rates at the cost of an extra cycle of latency. During a write operation, the data output can reflect either the previously stored data or the newly written data, or it can remain unchanged. Block RAM sites that remain unused in the user design are automatically powered down to reduce total power consumption. There is an additional pin on every block RAM to control the dynamic power gating feature.

## **Programmable Data Width**

Each port can be configured as  $32K \times 1$ ;  $16K \times 2$ ;  $8K \times 4$ ;  $4K \times 9$  (or 8);  $2K \times 18$  (or 16);  $1K \times 36$  (or 32); or  $512 \times 72$  (or 64). Whether configured as block RAM or FIFO, the two ports can have different aspect ratios without any constraints. Each block RAM can be divided into two completely independent 18Kb block RAMs that can each be configured to any aspect ratio from  $16K \times 1$  to  $512 \times 36$ . Everything described previously for the full 36Kb block RAM also applies to each of the smaller 18Kb block RAMs. Only in simple dual-port (SDP) mode can data widths of greater than 18bits (18Kb RAM) or 36 bits (36Kb RAM) be accessed. In this mode, one port is dedicated to read operation, the other to write operation. In SDP mode, one side (read or write) can be variable, while the other is fixed to 32/36 or 64/72. Both sides of the dual-port 36Kb RAM can be of variable width.

### **Error Detection and Correction**

Each 64-bit-wide block RAM can generate, store, and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process. The ECC logic can also be used when writing to or reading from external 64- to 72-bit-wide memories.

### **FIFO Controller**

Each block RAM can be configured as a 36Kb FIFO or an 18Kb FIFO. The built-in FIFO controller for single-clock (synchronous) or dual-clock (asynchronous or multirate) operation increments the internal addresses and provides four handshaking flags: full, empty, programmable full, and programmable empty. The programmable flags allow the user to specify the FIFO counter values that make these flags go active. The FIFO width and depth are programmable with support for different read port and write port widths on a single FIFO. A dedicated cascade path allows for easy creation of deeper FIFOs.



After copying the FSBL to OCM, the processor executes the FSBL. Xilinx supplies example FSBLs or users can create their own. The FSBL initiates the boot of the PS and can load and configure the PL, or configuration of the PL can be deferred to a later stage. The FSBL typically loads either a user application or an optional second stage boot loader (SSBL) such as U-Boot. Users obtain example SSBL from Xilinx or a third party, or they can create their own SSBL. The SSBL continues the boot process by loading code from any of the primary boot devices or from other sources such as USB, Ethernet, etc. If the FSBL did not configure the PL, the SSBL can do so, or again, the configuration can be deferred to a later stage.

The static memory interface controller (NAND, eMMC, or Quad-SPI) is configured using default settings. To improve device configuration speed, these settings can be modified by information provided in the boot image header. The ROM boot image is not user readable or executable after boot.

## **Configuring FPGAs**

The SPI (serial NOR) interface (x1, x2, x4, and dual x4 modes) and the BPI (parallel NOR) interface (x8 and x16 modes) are two common methods used for configuring the FPGA. Users can directly connect an SPI or BPI flash to the FPGA, and the FPGA's internal configuration logic reads the bitstream out of the flash and configures itself, eliminating the need for an external controller. The FPGA automatically detects the bus width on the fly, eliminating the need for any external controls or switches. Bus widths supported are x1, x2, x4, and dual x4 for SPI, and x8 and x16 for BPI. The larger bus widths increase configuration speed and reduce the amount of time it takes for the FPGA to start up after power-on.

In master mode, the FPGA can drive the configuration clock from an internally generated clock, or for higher speed configuration, the FPGA can use an external configuration clock source. This allows high-speed configuration with the ease of use characteristic of master mode. Slave modes up to 32 bits wide that are especially useful for processor-driven configuration are also supported by the FPGA. In addition, the new media configuration access port (MCAP) provides a direct connection between the integrated block for PCIe and the configuration logic to simplify configuration over PCIe.

SEU detection and mitigation (SEM) IP, RSA authentication, post-configuration CRC, and Security Monitor (SecMon) IP are not supported in the KU025 FPGA.

# **Packaging**

The UltraScale devices are available in a variety of organic flip-chip and lidless flip-chip packages supporting different quantities of I/Os and transceivers. Maximum supported performance can depend on the style of package and its material. Always refer to the specific device data sheet for performance specifications by package type.

In flip-chip packages, the silicon device is attached to the package substrate using a high-performance flip-chip process. Decoupling capacitors are mounted on the package substrate to optimize signal integrity under simultaneous switching of outputs (SSO) conditions.



# **Ordering Information**

Table 21 shows the speed and temperature grades available in the different device families.  $V_{CCINT}$  supply voltage is listed in parentheses.

Table 21: Speed Grade and Temperature Grade

| Device<br>Family      | Devices                                        | Speed Grade and Temperature Grade |                           |                                      |                                      |  |
|-----------------------|------------------------------------------------|-----------------------------------|---------------------------|--------------------------------------|--------------------------------------|--|
|                       |                                                | Commercial Extended (C) (E)       |                           |                                      | Industrial<br>(I)                    |  |
|                       |                                                | 0°C to +85°C                      | 0°C to +100°C             | 0°C to +110°C                        | -40°C to +100°C                      |  |
| Kintex<br>UltraScale  | All                                            |                                   | -3E <sup>(1)</sup> (1.0V) |                                      |                                      |  |
|                       |                                                |                                   | -2E (0.95V)               |                                      | -21 (0.95V)                          |  |
|                       |                                                | -1C (0.95V)                       |                           |                                      | -1I (0.95V)                          |  |
|                       |                                                |                                   |                           |                                      | -1LI <sup>(1)</sup> (0.95V or 0.90V) |  |
|                       |                                                |                                   | -3E (0.90V)               |                                      |                                      |  |
|                       |                                                |                                   | -2E (0.85V)               |                                      | -2I (0.85V)                          |  |
| Kintex<br>UltraScale+ | All                                            |                                   |                           | -2LE <sup>(2)</sup> (0.85V or 0.72V) |                                      |  |
| Siti addard i         |                                                |                                   | -1E (0.85V)               |                                      | -1I (0.85V)                          |  |
|                       |                                                |                                   |                           |                                      | -1LI (0.85V or 0.72V)                |  |
|                       | VU065                                          |                                   | -3E (1.0V)                |                                      |                                      |  |
| Virtex<br>UltraScale  | VU080<br>VU095<br>VU125<br>VU160<br>VU190      |                                   | -2E (0.95V)               |                                      | -21 (0.95V)                          |  |
|                       |                                                |                                   | -1HE (0.95V or 1.0V)      |                                      | -1I (0.95V)                          |  |
| Onrascale             | VU440                                          |                                   | -3E (1.0V)                |                                      |                                      |  |
|                       |                                                |                                   | -2E (0.95V)               |                                      | -21 (0.95V)                          |  |
|                       |                                                | -1C (0.95V)                       |                           |                                      | -1I (0.95V)                          |  |
| Virtex<br>UltraScale+ | VU3P<br>VU5P<br>VU7P<br>VU9P<br>VU11P<br>VU13P |                                   | -3E (0.90V)               |                                      |                                      |  |
|                       |                                                |                                   | -2E (0.85V)               |                                      | -21 (0.85V)                          |  |
|                       |                                                |                                   |                           | -2LE <sup>(2)</sup> (0.85V or 0.72V) |                                      |  |
|                       |                                                |                                   | -1E (0.85V)               |                                      | -1I (0.85V)                          |  |
|                       | VU31P<br>VU33P<br>VU35P<br>VU37P               |                                   | -3E (0.90V)               |                                      |                                      |  |
|                       |                                                |                                   | -2E (0.85V)               |                                      |                                      |  |
|                       |                                                |                                   |                           | -2LE <sup>(2)</sup> (0.85V or 0.72V) |                                      |  |
|                       |                                                |                                   | -1E (0.85V)               |                                      |                                      |  |



Table 21: Speed Grade and Temperature Grade (Cont'd)

|                     | Devices          | Speed Grade and Temperature Grade |                 |                                         |                                      |  |
|---------------------|------------------|-----------------------------------|-----------------|-----------------------------------------|--------------------------------------|--|
| Device<br>Family    |                  | Commercial<br>(C)                 | Extended<br>(E) |                                         | Industrial<br>(I)                    |  |
|                     |                  | 0°C to +85°C                      | 0°C to +100°C   | 0°C to +110°C                           | -40°C to +100°C                      |  |
| Zynq<br>UltraScale+ | CG<br>Devices    |                                   | -2E (0.85V)     |                                         | -2I (0.85V)                          |  |
|                     |                  |                                   |                 | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                     |                  |                                   | -1E (0.85V)     |                                         | -1I (0.85V)                          |  |
|                     |                  |                                   |                 |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                     |                  |                                   | -2E (0.85V)     |                                         | -2I (0.85V)                          |  |
|                     | ZU2EG            |                                   |                 | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                     | ZU3EG            |                                   | -1E (0.85V)     |                                         | -1I (0.85V)                          |  |
|                     |                  |                                   |                 |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                     | ZU4EG            |                                   | -3E (0.90V)     |                                         |                                      |  |
|                     | ZU5EG<br>ZU6EG   |                                   | -2E (0.85V)     |                                         | -2I (0.85V)                          |  |
|                     | ZU7EG            |                                   |                 | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                     | ZU9EG            |                                   | -1E (0.85V)     |                                         | -1I (0.85V)                          |  |
|                     | ZU11EG<br>ZU15EG |                                   |                 |                                         |                                      |  |
|                     | ZU17EG           |                                   |                 |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                     | ZU19EG           |                                   |                 |                                         |                                      |  |
|                     | EV<br>Devices    |                                   | -3E (0.90V)     |                                         |                                      |  |
|                     |                  |                                   | -2E (0.85V)     |                                         | -2I (0.85V)                          |  |
|                     |                  |                                   |                 | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                     |                  |                                   | -1E (0.85V)     |                                         | -1I (0.85V)                          |  |
|                     |                  |                                   |                 |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |

- 1. KU025 and KU095 are not available in -3E or -1LI speed/temperature grades.
- 2. In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.
- 3. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V).



The ordering information shown in Figure 3 applies to all packages in the Kintex UltraScale and Virtex UltraScale FPGAs. Refer to the Package Marking section of <u>UG575</u>, *UltraScale and UltraScale+ FPGAs Packaging and Pinouts User Guide* for a more detailed explanation of the device markings.



Figure 3: Kintex UltraScale and Virtex UltraScale FPGA Ordering Information



| Date       | Version | Description of Revisions                                                            |
|------------|---------|-------------------------------------------------------------------------------------|
| 02/06/2014 | 1.1     | Updated PCIe information in Table 1 and Table 3. Added FFVJ1924 package to Table 8. |
| 12/10/2013 | 1.0     | Initial Xilinx release.                                                             |