



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| 2014.10                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | 55714                                                          |
| Number of Logic Elements/Cells | 975000                                                         |
| Total RAM Bits                 | 51200000                                                       |
| Number of I/O                  | 520                                                            |
| Number of Gates                | -                                                              |
| Voltage - Supply               | 0.922V ~ 0.979V                                                |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | 0°C ~ 100°C (TJ)                                               |
| Package / Case                 | 1517-BBGA, FCBGA                                               |
| Supplier Device Package        | 1517-FCBGA (40x40)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcvu080-2ffvc1517e |
|                                |                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Summary of Features**

### **Processing System Overview**

UltraScale+ MPSoCs feature dual and quad core variants of the ARM Cortex-A53 (APU) with dual-core ARM Cortex-R5 (RPU) processing system (PS). Some devices also include a dedicated ARM Mali<sup>™</sup>-400 MP2 graphics processing unit (GPU). See Table 2.

|     | CG Devices               | EG Devices               | EV Devices               |  |  |  |  |  |  |  |  |
|-----|--------------------------|--------------------------|--------------------------|--|--|--|--|--|--|--|--|
| APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 |  |  |  |  |  |  |  |  |
| RPU | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  |  |  |  |  |  |  |  |  |
| GPU | -                        | Mali-400MP2              | Mali-400MP2              |  |  |  |  |  |  |  |  |
| VCU | -                        | _                        | H.264/H.265              |  |  |  |  |  |  |  |  |

To support the processors' functionality, a number of peripherals with dedicated functions are included in the PS. For interfacing to external memories for data or configuration storage, the PS includes a multi-protocol dynamic memory controller, a DMA controller, a NAND controller, an SD/eMMC controller and a Quad SPI controller. In addition to interfacing to external memories, the APU also includes a Level-1 (L1) and Level-2 (L2) cache hierarchy; the RPU includes an L1 cache and Tightly Coupled memory subsystem. Each has access to a 256KB on-chip memory.

For high-speed interfacing, the PS includes 4 channels of transmit (TX) and receive (RX) pairs of transceivers, called PS-GTR transceivers, supporting data rates of up to 6.0Gb/s. These transceivers can interface to the high-speed peripheral blocks to support PCIe Gen2 root complex or end point in x1, x2, or x4 configurations; Serial-ATA (SATA) at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s data rates; and up to two lanes of Display Port at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s data rates. The PS-GTR transceivers can also interface to components over USB 3.0 and Serial Gigabit Media Independent Interface (SGMII).

For general connectivity, the PS includes: a pair of USB 2.0 controllers, which can be configured as host, device, or On-The-Go (OTG); an I2C controller; a UART; and a CAN2.0B controller that conforms to ISO11898-1. There are also four triple speed Ethernet MACs and 128 bits of GPIO, of which 78 bits are available through the MIO and 96 through the EMIO.

High-bandwidth connectivity based on the ARM AMBA® AXI4 protocol connects the processing units with the peripherals and provides interface between the PS and the programmable logic (PL).

For additional information, go to: <u>DS891</u>, *Zynq UltraScale+ MPSoC Overview*.

## I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken

Data is transported on and off chip through a combination of the high-performance parallel SelectIO<sup>™</sup> interface and high-speed serial transceiver connectivity. I/O blocks provide support for cutting-edge memory interface and network protocols through flexible I/O standard and voltage support. The serial transceivers in the UltraScale architecture-based devices transfer data up to 32.75Gb/s, enabling 25G+ backplane designs with dramatically lower power per bit than previous generation transceivers. All transceivers, except the PS-GTR, support the required data rates for PCIe Gen3, and Gen4 (rev 0.5), and integrated blocks for PCIe enable UltraScale devices to support up to Gen4 x8 and Gen3 x16 Endpoint and Root Port designs. Integrated blocks for 150Gb/s Interlaken and 100Gb/s Ethernet (100G MAC/PCS) extend the capabilities of UltraScale devices, enabling simple, reliable support for Nx100G switch and bridge applications. Virtex UltraScale+ HBM devices include Cache Coherent Interconnect for Accelerators (CCIX) ports for coherently sharing data with different processors.

### **Clocks and Memory Interfaces**

UltraScale devices contain powerful clock management circuitry, including clock synthesis, buffering, and routing components that together provide a highly capable framework to meet design requirements. The clock network allows for extremely flexible distribution of clocks to minimize the skew, power consumption, and delay associated with clock signals. The clock management technology is tightly integrated with dedicated memory interface circuitry to enable support for high-performance external memories, including DDR4. In addition to parallel memory interfaces, UltraScale devices support serial memories, such as hybrid memory cube (HMC).

## Routing, SSI, Logic, Storage, and Signal Processing

Configurable Logic Blocks (CLBs) containing 6-input look-up tables (LUTs) and flip-flops, DSP slices with 27x18 multipliers, 36Kb block RAMs with built-in FIFO and ECC support, and 4Kx72 UltraRAM blocks (in UltraScale+ devices) are all connected with an abundance of high-performance, low-latency interconnect. In addition to logical functions, the CLB provides shift register, multiplexer, and carry logic functionality as well as the ability to configure the LUTs as distributed memory to complement the highly capable and configurable block RAMs. The DSP slice, with its 96-bit-wide XOR functionality, 27-bit pre-adder, and 30-bit A input, performs numerous independent functions including multiply accumulate, multiply add, and pattern detect. In addition to the device interconnect, in devices using SSI technology, signals can cross between super-logic regions (SLRs) using dedicated, low-latency interface tiles. These combined routing resources enable easy support for next-generation bus data widths. Virtex UltraScale+ HBM devices include up to 8GB of high bandwidth memory.

## Configuration, Encryption, and System Monitoring

The configuration and encryption block performs numerous device-level functions critical to the successful operation of the FPGA or MPSoC. This high-performance configuration block enables device configuration from external media through various protocols, including PCIe, often with no requirement to use multi-function I/O pins during configuration. The configuration block also provides 256-bit AES-GCM decryption capability at the same performance as unencrypted configuration. Additional features include SEU detection and correction, partial reconfiguration support, and battery-backed RAM or eFUSE technology for AES key storage to provide additional security. The System Monitor enables the monitoring of the physical environment via on-chip temperature and supply sensors and can also monitor up to 17 external analog inputs. With UltraScale+ MPSoCs, the device is booted via the Configuration and Security Unit (CSU), which supports secure boot via the 256-bit AES-GCM and SHA/384 blocks. The cryptographic engines in the CSU can be used in the MPSoC after boot for user encryption.

### Kintex UltraScale+ Device-Package Combinations and Maximum I/Os

| Table 6: Kintex UltraScale+ | Dovico Dockago | Combinations a | nd Maximum L/Oc |
|-----------------------------|----------------|----------------|-----------------|
|                             | Device-Package | compinations a | nu waximum 1705 |

| Dookogo                 | Package            | KU3P               | KU5P               | KU9P               | KU11P              | KU13P              | KU15P              |
|-------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package<br>(1)(2)(4)    | Dimensions<br>(mm) | HD, HP<br>GTH, GTY |
| SFVB784 <sup>(3)</sup>  | 23x23              | 96, 208<br>0, 16   | 96, 208<br>0, 16   |                    |                    |                    |                    |
| FFVA676 <sup>(3)</sup>  | 27x27              | 48, 208<br>0, 16   | 48, 208<br>0, 16   |                    |                    |                    |                    |
| FFVB676                 | 27x27              | 72, 208<br>0, 16   | 72, 208<br>0, 16   |                    |                    |                    |                    |
| FFVD900 <sup>(3)</sup>  | 31x31              | 96, 208<br>0, 16   | 96, 208<br>0, 16   |                    | 96, 312<br>16, 0   |                    |                    |
| FFVE900                 | 31x31              |                    |                    | 96, 208<br>28, 0   |                    | 96, 208<br>28, 0   |                    |
| FFVA1156 <sup>(3)</sup> | 35x35              |                    |                    |                    | 48, 416<br>20, 8   |                    | 48, 468<br>20, 8   |
| FFVE1517                | 40x40              |                    |                    |                    | 96, 416<br>32, 20  |                    | 96, 416<br>32, 24  |
| FFVA1760                | 42.5x42.5          |                    |                    |                    |                    |                    | 96, 416<br>44, 32  |
| FFVE1760                | 42.5x42.5          |                    |                    |                    |                    |                    | 96, 572<br>32, 24  |

#### Notes:

1. Go to Ordering Information for package designation details.

2. FF packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch.

3. GTY transceiver line rates are package limited: SFVB784 to 12.5Gb/s; FFVA676, FFVD900, and FFVA1156 to 16.3Gb/s.

4. Packages with the same last letter and number sequence, e.g., A676, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the <u>UltraScale Architecture Product Selection Guide</u> for details on inter-family migration.

## Virtex UltraScale+ FPGA Feature Summary

#### Table 9: Virtex UltraScale+ FPGA Feature Summary

|                                           | VU3P    | VU5P      | VU7P      | VU9P      | VU11P     | VU13P     | VU31P   | VU33P   | VU35P     | VU37P     |
|-------------------------------------------|---------|-----------|-----------|-----------|-----------|-----------|---------|---------|-----------|-----------|
| System Logic Cells                        | 862,050 | 1,313,763 | 1,724,100 | 2,586,150 | 2,835,000 | 3,780,000 | 961,800 | 961,800 | 1,906,800 | 2,851,800 |
| CLB Flip-Flops                            | 788,160 | 1,201,154 | 1,576,320 | 2,364,480 | 2,592,000 | 3,456,000 | 879,360 | 879,360 | 1,743,360 | 2,607,360 |
| CLB LUTs                                  | 394,080 | 600,577   | 788,160   | 1,182,240 | 1,296,000 | 1,728,000 | 439,680 | 439,680 | 871,680   | 1,303,680 |
| Max. Distributed RAM (Mb)                 | 12.0    | 18.3      | 24.1      | 36.1      | 36.2      | 48.3      | 12.5    | 12.5    | 24.6      | 36.7      |
| Block RAM Blocks                          | 720     | 1,024     | 1,440     | 2,160     | 2,016     | 2,688     | 672     | 672     | 1,344     | 2,016     |
| Block RAM (Mb)                            | 25.3    | 36.0      | 50.6      | 75.9      | 70.9      | 94.5      | 23.6    | 23.6    | 47.3      | 70.9      |
| UltraRAM Blocks                           | 320     | 470       | 640       | 960       | 960       | 1,280     | 320     | 320     | 640       | 960       |
| UltraRAM (Mb)                             | 90.0    | 132.2     | 180.0     | 270.0     | 270.0     | 360.0     | 90.0    | 90.0    | 180.0     | 270.0     |
| HBM DRAM (GB)                             | _       | _         | _         | -         | _         | _         | 4       | 8       | 8         | 8         |
| CMTs (1 MMCM and 2 PLLs)                  | 10      | 20        | 20        | 30        | 12        | 16        | 4       | 4       | 8         | 12        |
| Max. HP I/O <sup>(1)</sup>                | 520     | 832       | 832       | 832       | 624       | 832       | 208     | 208     | 416       | 624       |
| DSP Slices                                | 2,280   | 3,474     | 4,560     | 6,840     | 9,216     | 12,288    | 2,880   | 2,880   | 5,952     | 9,024     |
| System Monitor                            | 1       | 2         | 2         | 3         | 3         | 4         | 1       | 1       | 2         | 3         |
| GTY Transceivers 32.75Gb/s <sup>(2)</sup> | 40      | 80        | 80        | 120       | 96        | 128       | 32      | 32      | 64        | 96        |
| Transceiver Fractional PLLs               | 20      | 40        | 40        | 60        | 48        | 64        | 16      | 16      | 32        | 48        |
| PCIe Gen3 x16 and Gen4 x8                 | 2       | 4         | 4         | 6         | 3         | 4         | 4       | 4       | 5         | 6         |
| CCIX Ports <sup>(3)</sup>                 | _       | _         | _         | _         | _         | _         | 4       | 4       | 4         | 4         |
| 150G Interlaken                           | 3       | 4         | 6         | 9         | 6         | 8         | 0       | 0       | 2         | 4         |
| 100G Ethernet w/RS-FEC                    | 3       | 4         | 6         | 9         | 9         | 12        | 2       | 2       | 5         | 8         |

#### Notes:

1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

2. GTY transceivers in the FLGF1924 package support data rates up to 16.3Gb/s. See Table 10.

3. A CCIX port requires the use of a PCIe Gen3 x16 / Gen4 x8 block.

### Virtex UltraScale+ Device-Package Combinations and Maximum I/Os

| Package<br>(1)(2)(3)    | Package                  | VU3P    | VU5P    | VU7P    | VU9P     | VU11P   | VU13P    | VU31P   | VU33P   | VU35P   | VU37P   |
|-------------------------|--------------------------|---------|---------|---------|----------|---------|----------|---------|---------|---------|---------|
| (1)(2)(3)               | Dimensions<br>(mm)       | HP, GTY | HP, GTY | HP, GTY | HP, GTY  | HP, GTY | HP, GTY  | HP, GTY | HP, GTY | HP, GTY | HP, GTY |
| FFVC1517                | 40x40                    | 520, 40 |         |         |          |         |          |         |         |         |         |
| FLGF1924 <sup>(4)</sup> | 45x45                    |         |         |         |          | 624, 64 |          |         |         |         |         |
| FLVA2104                | 47.5x47.5                |         | 832, 52 | 832, 52 |          |         |          |         |         |         |         |
| FLGA2104                | 47.5x47.5                |         |         |         | 832, 52  |         |          |         |         |         |         |
| FHGA2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 832, 52  |         |         |         |         |
| FLVB2104                | 47.5x47.5                |         | 702, 76 | 702, 76 |          |         |          |         |         |         |         |
| FLGB2104                | 47.5x47.5                |         |         |         | 702, 76  | 572, 76 |          |         |         |         |         |
| FHGB2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 702, 76  |         |         |         |         |
| FLVC2104                | 47.5x47.5                |         | 416, 80 | 416, 80 |          |         |          |         |         |         |         |
| FLGC2104                | 47.5x47.5                |         |         |         | 416, 104 | 416, 96 |          |         |         |         |         |
| FHGC2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 416, 104 |         |         |         |         |
| FSGD2104                | 47.5x47.5                |         |         |         | 676, 76  | 572, 76 |          |         |         |         |         |
| FIGD2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 676, 76  |         |         |         |         |
| FLGA2577                | 52.5x52.5                |         |         |         | 448, 120 | 448, 96 | 448, 128 |         |         |         |         |
| FSVH1924                | 45x45                    |         |         |         | -        |         |          | 208, 32 |         |         |         |
| FSVH2104                | 47.5x47.5                |         |         |         |          |         |          |         | 208, 32 | 416, 64 |         |
| FSVH2892                | 55x55                    |         |         |         |          |         |          |         |         | 416, 64 | 624, 96 |

#### Table 10: Virtex UltraScale+ Device-Package Combinations and Maximum I/Os

#### Notes:

1. Go to Ordering Information for package designation details.

2. All packages have 1.0mm ball pitch.

3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the <u>UltraScale Architecture Product Selection Guide</u> for details on inter-family migration.

4. GTY transceivers in the FLGF1924 package support data rates up to 16.3Gb/s.

5. These 52.5x52.5mm overhang packages have the same PCB ball footprint as the corresponding 47.5x47.5mm packages (i.e., the same last letter and number sequence) and are footprint compatible.

## Zynq UltraScale+: CG Device Feature Summary

Table 11: Zynq UltraScale+: CG Device Feature Summary

|                                         | ZU2CG        | ZU3CG                                                                                                          | ZU4CG                      | ZU5CG                           | ZU6CG                        | ZU7CG           | ZU9CG         |  |  |  |  |
|-----------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------|------------------------------|-----------------|---------------|--|--|--|--|
| Application Processing Unit             | Dual-core AR | RM Cortex-A53                                                                                                  | MPCore with C<br>32KB/32KI | oreSight; NEO<br>3 L1 Cache, 1M | N & Single/Dou<br>B L2 Cache | ble Precision F | loating Point |  |  |  |  |
| Real-Time Processing Unit               | Dua          | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point;<br>32KB/32KB L1 Cache, and TCM |                            |                                 |                              |                 |               |  |  |  |  |
| Embedded and External<br>Memory         | 256k         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3;<br>External Quad-SPI; NAND; eMMC       |                            |                                 |                              |                 |               |  |  |  |  |
| General Connectivity                    | 214 PS I/O;  | UART; CAN; U                                                                                                   | SB 2.0; I2C; S             | PI; 32b GPIO;<br>Timer Counters | Real Time Cloc               | k; WatchDog T   | imers; Triple |  |  |  |  |
| High-Speed Connectivity                 | 2            | 1 PS-GTR; PCI                                                                                                  | e Gen1/2; Seria            | al ATA 3.1; Dis                 | playPort 1.2a;               | USB 3.0; SGM    | 1             |  |  |  |  |
| System Logic Cells                      | 103,320      | 154,350                                                                                                        | 192,150                    | 256,200                         | 469,446                      | 504,000         | 599,550       |  |  |  |  |
| CLB Flip-Flops                          | 94,464       | 141,120                                                                                                        | 175,680                    | 234,240                         | 429,208                      | 460,800         | 548,160       |  |  |  |  |
| CLB LUTs                                | 47,232       | 70,560                                                                                                         | 87,840                     | 117,120                         | 214,604                      | 230,400         | 274,080       |  |  |  |  |
| Distributed RAM (Mb)                    | 1.2          | 1.8                                                                                                            | 2.6                        | 3.5                             | 6.9                          | 6.2             | 8.8           |  |  |  |  |
| Block RAM Blocks                        | 150          | 216                                                                                                            | 128                        | 144                             | 714                          | 312             | 912           |  |  |  |  |
| Block RAM (Mb)                          | 5.3          | 7.6                                                                                                            | 4.5                        | 5.1                             | 25.1                         | 11.0            | 32.1          |  |  |  |  |
| UltraRAM Blocks                         | 0            | 0                                                                                                              | 48                         | 64                              | 0                            | 96              | 0             |  |  |  |  |
| UltraRAM (Mb)                           | 0            | 0                                                                                                              | 14.0                       | 18.0                            | 0                            | 27.0            | 0             |  |  |  |  |
| DSP Slices                              | 240          | 360                                                                                                            | 728                        | 1,248                           | 1,973                        | 1,728           | 2,520         |  |  |  |  |
| CMTs                                    | 3            | 3                                                                                                              | 4                          | 4                               | 4                            | 8               | 4             |  |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156          | 156                                                                                                            | 156                        | 156                             | 208                          | 416             | 208           |  |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96           | 96                                                                                                             | 96                         | 96                              | 120                          | 48              | 120           |  |  |  |  |
| System Monitor                          | 2            | 2                                                                                                              | 2                          | 2                               | 2                            | 2               | 2             |  |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0            | 0                                                                                                              | 16                         | 16                              | 24                           | 24              | 24            |  |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0            | 0                                                                                                              | 0                          | 0                               | 0                            | 0               | 0             |  |  |  |  |
| Transceiver Fractional PLLs             | 0            | 0                                                                                                              | 8                          | 8                               | 12                           | 12              | 12            |  |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 0            | 0                                                                                                              | 2                          | 2                               | 0                            | 2               | 0             |  |  |  |  |
| 150G Interlaken                         | 0            | 0                                                                                                              | 0                          | 0                               | 0                            | 0               | 0             |  |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0            | 0                                                                                                              | 0                          | 0                               | 0                            | 0               | 0             |  |  |  |  |

#### Notes:

1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.

3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 12.

## Zynq UltraScale+: EG Device Feature Summary

#### Table 13: Zynq UltraScale+: EG Device Feature Summary

|                                         | ZU2EG   | ZU3EG                                                                                                       | ZU4EG       | ZU5EG          | ZU6EG          | ZU7EG          | ZU9EG          | ZU11EG         | ZU15EG       | ZU17EG     | ZU19EG    |
|-----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|-------------|----------------|----------------|----------------|----------------|----------------|--------------|------------|-----------|
| Application Processing Unit             | Quad-co | re ARM Corte                                                                                                | x-A53 MPCor | e with CoreSig | ght; NEON & S  | Single/Double  | Precision Flo  | ating Point; 3 | 2KB/32KB L1  | Cache, 1MB | L2 Cache  |
| Real-Time Processing Unit               |         | Dual-core                                                                                                   | ARM Cortex- | R5 with Cores  | Sight; Single/ | Double Precis  | ion Floating P | oint; 32KB/32  | 2KB L1 Cache | , and TCM  |           |
| Embedded and External<br>Memory         |         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3;<br>External Quad-SPI; NAND; eMMC    |             |                |                |                |                |                |              |            |           |
| General Connectivity                    |         | 214 PS I/O; UART; CAN; USB 2.0; I2C; SPI; 32b GPIO; Real Time Clock; WatchDog Timers; Triple Timer Counters |             |                |                |                |                |                |              |            |           |
| High-Speed Connectivity                 |         |                                                                                                             | 4 PS        | S-GTR; PCIe G  | Gen1/2; Seria  | I ATA 3.1; Dis | playPort 1.2a  | ; USB 3.0; S   | GMH          |            |           |
| Graphic Processing Unit                 |         |                                                                                                             |             |                | ARM Mali-4     | 100 MP2; 64K   | B L2 Cache     |                |              |            |           |
| System Logic Cells                      | 103,320 | 154,350                                                                                                     | 192,150     | 256,200        | 469,446        | 504,000        | 599,550        | 653,100        | 746,550      | 926,194    | 1,143,450 |
| CLB Flip-Flops                          | 94,464  | 141,120                                                                                                     | 175,680     | 234,240        | 429,208        | 460,800        | 548,160        | 597,120        | 682,560      | 846,806    | 1,045,440 |
| CLB LUTs                                | 47,232  | 70,560                                                                                                      | 87,840      | 117,120        | 214,604        | 230,400        | 274,080        | 298,560        | 341,280      | 423,403    | 522,720   |
| Distributed RAM (Mb)                    | 1.2     | 1.8                                                                                                         | 2.6         | 3.5            | 6.9            | 6.2            | 8.8            | 9.1            | 11.3         | 8.0        | 9.8       |
| Block RAM Blocks                        | 150     | 216                                                                                                         | 128         | 144            | 714            | 312            | 912            | 600            | 744          | 796        | 984       |
| Block RAM (Mb)                          | 5.3     | 7.6                                                                                                         | 4.5         | 5.1            | 25.1           | 11.0           | 32.1           | 21.1           | 26.2         | 28.0       | 34.6      |
| UltraRAM Blocks                         | 0       | 0                                                                                                           | 48          | 64             | 0              | 96             | 0              | 80             | 112          | 102        | 128       |
| UltraRAM (Mb)                           | 0       | 0                                                                                                           | 14.0        | 18.0           | 0              | 27.0           | 0              | 22.5           | 31.5         | 28.7       | 36.0      |
| DSP Slices                              | 240     | 360                                                                                                         | 728         | 1,248          | 1,973          | 1,728          | 2,520          | 2,928          | 3,528        | 1,590      | 1,968     |
| CMTs                                    | 3       | 3                                                                                                           | 4           | 4              | 4              | 8              | 4              | 8              | 4            | 11         | 11        |
| Max. HP I/O <sup>(1)</sup>              | 156     | 156                                                                                                         | 156         | 156            | 208            | 416            | 208            | 416            | 208          | 572        | 572       |
| Max. HD I/O <sup>(2)</sup>              | 96      | 96                                                                                                          | 96          | 96             | 120            | 48             | 120            | 96             | 120          | 96         | 96        |
| System Monitor                          | 2       | 2                                                                                                           | 2           | 2              | 2              | 2              | 2              | 2              | 2            | 2          | 2         |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0       | 0                                                                                                           | 16          | 16             | 24             | 24             | 24             | 32             | 24           | 44         | 44        |
| GTY Transceivers 32.75Gb/s              | 0       | 0                                                                                                           | 0           | 0              | 0              | 0              | 0              | 16             | 0            | 28         | 28        |
| Transceiver Fractional PLLs             | 0       | 0                                                                                                           | 8           | 8              | 12             | 12             | 12             | 24             | 12           | 36         | 36        |
| PCIe Gen3 x16 and Gen4 x8               | 0       | 0                                                                                                           | 2           | 2              | 0              | 2              | 0              | 4              | 0            | 4          | 5         |
| 150G Interlaken                         | 0       | 0                                                                                                           | 0           | 0              | 0              | 0              | 0              | 1              | 0            | 2          | 4         |
| 100G Ethernet w/ RS-FEC                 | 0       | 0                                                                                                           | 0           | 0              | 0              | 0              | 0              | 2              | 0            | 2          | 4         |

#### Notes:

1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.

3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 14.

## Zynq UltraScale+: EG Device Feature Summary

| Table 1 | 15: Zyng Ul                  | traScale+: EV | <b>/ Device F</b> | eature | Summary |
|---------|------------------------------|---------------|-------------------|--------|---------|
|         | · · · _ <b>J</b> · · · · · · |               |                   |        | J       |

|                                         |                                   | -                                                                                                             |                                         |  |  |  |  |  |
|-----------------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--|--|
|                                         | ZU4EV                             | ZU5EV                                                                                                         | ZU7EV                                   |  |  |  |  |  |
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPC<br>3 | ore with CoreSight; NEON & Single<br>32KB/32KB L1 Cache, 1MB L2 Cach                                          | e/Double Precision Floating Point;<br>e |  |  |  |  |  |
| Real-Time Processing Unit               | Dual-core ARM Cortex-             | R5 with CoreSight; Single/Double F<br>32KB/32KB L1 Cache, and TCM                                             | Precision Floating Point;               |  |  |  |  |  |
| Embedded and External<br>Memory         | 256KB On-Chip Memory              | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3;<br>External Quad-SPI; NAND; eMMC      |                                         |  |  |  |  |  |
| General Connectivity                    | 214 PS I/O; UART; CAN; USB 2      | 214 PS I/O; UART; CAN; USB 2.0; I2C; SPI; 32b GPIO; Real Time Clock; WatchDog Timers; Tripl<br>Timer Counters |                                         |  |  |  |  |  |
| High-Speed Connectivity                 | 4 PS-GTR; PCIe Gen                | 1/2; Serial ATA 3.1; DisplayPort 1                                                                            | .2a; USB 3.0; SGMII                     |  |  |  |  |  |
| Graphic Processing Unit                 |                                   | ARM Mali-400 MP2; 64KB L2 Cache                                                                               | 9                                       |  |  |  |  |  |
| Video Codec                             | 1                                 | 1                                                                                                             | 1                                       |  |  |  |  |  |
| System Logic Cells                      | 192,150                           | 256,200                                                                                                       | 504,000                                 |  |  |  |  |  |
| CLB Flip-Flops                          | 175,680                           | 234,240                                                                                                       | 460,800                                 |  |  |  |  |  |
| CLB LUTs                                | 87,840                            | 117,120                                                                                                       | 230,400                                 |  |  |  |  |  |
| Distributed RAM (Mb)                    | 2.6                               | 3.5                                                                                                           | 6.2                                     |  |  |  |  |  |
| Block RAM Blocks                        | 128                               | 144                                                                                                           | 312                                     |  |  |  |  |  |
| Block RAM (Mb)                          | 4.5                               | 5.1                                                                                                           | 11.0                                    |  |  |  |  |  |
| UltraRAM Blocks                         | 48                                | 64                                                                                                            | 96                                      |  |  |  |  |  |
| UltraRAM (Mb)                           | 14.0                              | 18.0                                                                                                          | 27.0                                    |  |  |  |  |  |
| DSP Slices                              | 728                               | 1,248                                                                                                         | 1,728                                   |  |  |  |  |  |
| CMTs                                    | 4                                 | 4                                                                                                             | 8                                       |  |  |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156                               | 156                                                                                                           | 416                                     |  |  |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96                                | 96                                                                                                            | 48                                      |  |  |  |  |  |
| System Monitor                          | 2                                 | 2                                                                                                             | 2                                       |  |  |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16                                | 16                                                                                                            | 24                                      |  |  |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0                                 | 0                                                                                                             | 0                                       |  |  |  |  |  |
| Transceiver Fractional PLLs             | 8                                 | 8                                                                                                             | 12                                      |  |  |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 2                                 | 2                                                                                                             | 2                                       |  |  |  |  |  |
| 150G Interlaken                         | 0                                 | 0                                                                                                             | 0                                       |  |  |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0                                 | 0                                                                                                             | 0                                       |  |  |  |  |  |

#### Notes:

1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.

2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.

3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 16.

## **Graphics Processing Unit (GPU)**

The dedicated ARM Mali-400 MP2 GPU in the PS supports 2D and 3D graphics acceleration up to 1080p resolution. The Mali-400 supports OpenGL ES 1.1 and 2.0 for 3D graphics and Open VG 1.1 standards for 2D vector graphics. It has a geometry processor (GP) and 2 pixel processors to perform tile rendering operations in parallel. It has dedicated Memory management units for GP and pixel processors, which supports 4 KB page size. The GPU also has 64KB level-2 (L2) read-only cache. It supports 4X and 16X Full scene Anti-Aliasing (FSAA). It is fully autonomous, enabling maximum parallelization between APU and GPU. It has built-in hardware texture decompression, allowing the texture to remain compressed (in ETC format) in graphics hardware and decompress the required samples on the fly. It also supports efficient alpha blending of multiple layers in hardware without additional bandwidth consumption. It has a pixel fill rate of 2Mpixel/sec/MHz and a triangle rate of 0.1Mvertex/sec/MHz. The GPU supports extensive texture format for RGBA 8888, 565, and 1556 in Mono 8, 16, and YUV formats. For power sensitive applications, the GPU supports clock and power gating for each GP, pixel processors, and L2 cache. During power gating, GPU does not consume any static or dynamic power; during clock gating, it only consumes static power.

## Video Codec Unit (VCU)

The video codec unit (VCU) provides multi-standard video encoding and decoding capabilities, including: High Efficiency Video Coding (HEVC), i.e., H.265; and Advanced Video Coding (AVC), i.e., H.264 standards. The VCU is capable of simultaneous encode and decode at rates up to 4Kx2K at 60 frames per second (fps) (approx. 600Mpixel/sec) or 8Kx4K at a reduced frame rate (~15fps).

# Input/Output

All UltraScale devices, whether FPGA or MPSoC, have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO).

The number of I/O pins in UltraScale FPGAs and in the programmable logic of UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-range (HR), high-performance (HP), or high-density (HD). The HR I/Os offer the widest range of voltage support, from 1.2V to 3.3V. The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V.

All I/O pins are organized in banks, with 52 HP or HR pins per bank or 24 HD pins per bank. Each bank has one common  $V_{CCO}$  output buffer power supply, which also powers certain input buffers. In addition, HR banks can be split into two half-banks, each with their own  $V_{CCO}$  supply. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ).  $V_{REF}$  pins can be driven directly from the PCB or internally generated using the internal  $V_{REF}$  generator circuitry present in each bank.

# **High-Speed Serial Transceivers**

Serial data transmission between devices on the same PCB, over backplanes, and across even longer distances is becoming increasingly important for scaling to 100Gb/s and 400Gb/s line cards. Specialized dedicated on-chip circuitry and differential I/O capable of coping with the signal integrity issues are required at these high data rates.

Three types of transceivers are used in the UltraScale architecture: GTH and GTY in FPGAs and MPSoC PL, and PS-GTR in the MPSoC PS. All transceivers are arranged in groups of four, known as a transceiver Quad. Each serial transceiver is a combined transmitter and receiver. Table 17 compares the available transceivers.

|                      | Kintex U                                                          | Kintex UltraScale                                                 |                                                                   | Kintex<br>UltraScale+                                                                           |                                                               | Virtex UltraScale                                                                               |                                                                                                        | Zynq UltraScale+                                                 |                                                                   |                                                                                                            |
|----------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Туре                 | GTH                                                               | GTY                                                               | GTH                                                               | GTY                                                                                             | GTH                                                           | GTY                                                                                             | GTY                                                                                                    | PS-GTR                                                           | GTH                                                               | GTY                                                                                                        |
| Qty                  | 16–64                                                             | 0–32                                                              | 20–60                                                             | 0–60                                                                                            | 20–60                                                         | 0–60                                                                                            | 40–128                                                                                                 | 4                                                                | 0-44                                                              | 0–28                                                                                                       |
| Max.<br>Data<br>Rate | 16.3Gb/s                                                          | 16.3Gb/s                                                          | 16.3Gb/s                                                          | 32.75Gb/s                                                                                       | 16.3Gb/s                                                      | 30.5Gb/s                                                                                        | 32.75Gb/s                                                                                              | 6.0Gb/s                                                          | 16.3Gb/s                                                          | 32.75Gb/s                                                                                                  |
| Min.<br>Data<br>Rate | 0.5Gb/s                                                           | 0.5Gb/s                                                           | 0.5Gb/s                                                           | 0.5Gb/s                                                                                         | 0.5Gb/s                                                       | 0.5Gb/s                                                                                         | 0.5Gb/s                                                                                                | 1.25Gb/s                                                         | 0.5Gb/s                                                           | 0.5Gb/s                                                                                                    |
| Key<br>Apps          | <ul> <li>Backplane</li> <li>PCIe<br/>Gen4</li> <li>HMC</li> </ul> | <ul> <li>Backplane</li> <li>PCIe<br/>Gen4</li> <li>HMC</li> </ul> | <ul> <li>Backplane</li> <li>PCIe<br/>Gen4</li> <li>HMC</li> </ul> | <ul> <li>100G+ Optics</li> <li>Chip-to-Chip</li> <li>25G+<br/>Backplane</li> <li>HMC</li> </ul> | <ul> <li>Backplane</li> <li>PCIe Gen4</li> <li>HMC</li> </ul> | <ul> <li>100G+ Optics</li> <li>Chip-to-Chip</li> <li>25G+<br/>Backplane</li> <li>HMC</li> </ul> | <ul> <li>100G + Optics</li> <li>Chip-to-Chip</li> <li>25G +</li> <li>Backplane</li> <li>HMC</li> </ul> | <ul> <li>PCIe<br/>Gen2</li> <li>USB</li> <li>Ethernet</li> </ul> | <ul> <li>Backplane</li> <li>PCIe<br/>Gen4</li> <li>HMC</li> </ul> | <ul> <li>100G +<br/>Optics</li> <li>Chip-to-<br/>Chip</li> <li>25G +<br/>Backplane</li> <li>HMC</li> </ul> |

#### Table 17: Transceiver Information

The following information in this section pertains to the GTH and GTY only.

The serial transmitter and receiver are independent circuits that use an advanced phase-locked loop (PLL) architecture to multiply the reference frequency input by certain programmable numbers between 4 and 25 to become the bit-serial data clock. Each transceiver has a large number of user-definable features and parameters. All of these can be defined during device configuration, and many can also be modified during operation.

## **Integrated Interface Blocks for PCI Express Designs**

The UltraScale architecture includes integrated blocks for PCIe technology that can be configured as an Endpoint or Root Port. UltraScale devices are compliant to the PCI Express Base Specification Revision 3.0. UltraScale+ devices are compliant to the PCI Express Base Specification Revision 3.1 for Gen3 and lower data rates, and compatible with the PCI Express Base Specification Revision 4.0 (rev 0.5) for Gen4 data rates.

The Root Port can be used to build the basis for a compatible Root Complex, to allow custom chip-to-chip communication via the PCI Express protocol, and to attach ASSP Endpoint devices, such as Ethernet Controllers or Fibre Channel HBAs, to the FPGA or MPSoC.

This block is highly configurable to system design requirements and can operate up to the maximum lane widths and data rates listed in Table 18.

|                              | Kintex<br>UltraScale | Kintex<br>UltraScale+ | Virtex<br>UltraScale | Virtex<br>UltraScale+ | Zynq<br>UltraScale+ |
|------------------------------|----------------------|-----------------------|----------------------|-----------------------|---------------------|
| Gen1 (2.5Gb/s)               | x8                   | x16                   | x8                   | x16                   | x16                 |
| Gen2 (5Gb/s)                 | x8                   | x16                   | x8                   | x16                   | x16                 |
| Gen3 (8Gb/s)                 | x8                   | x16                   | x8                   | x16                   | x16                 |
| Gen4 (16Gb/s) <sup>(1)</sup> |                      | x8                    |                      | x8                    | x8                  |

### Table 18: PCI e Maximum Configurations

#### Notes:

1. Transceivers in Kintex UltraScale and Virtex UltraScale devices are capable of operating at Gen4 data rates.

For high-performance applications, advanced buffering techniques of the block offer a flexible maximum payload size of up to 1,024 bytes. The integrated block interfaces to the integrated high-speed transceivers for serial connectivity and to block RAMs for data buffering. Combined, these elements implement the Physical Layer, Data Link Layer, and Transaction Layer of the PCI Express protocol.

Xilinx provides a light-weight, configurable, easy-to-use LogiCORE<sup>™</sup> IP wrapper that ties the various building blocks (the integrated block for PCIe, the transceivers, block RAM, and clocking resources) into an Endpoint or Root Port solution. The system designer has control over many configurable parameters: link width and speed, maximum payload size, FPGA or MPSoC logic interface speeds, reference clock frequency, and base address register decoding and filtering.

The MMCM can have a fractional counter in either the feedback path (acting as a multiplier) or in one output path. Fractional counters allow non-integer increments of 1/8 and can thus increase frequency synthesis capabilities by a factor of 8. The MMCM can also provide fixed or dynamic phase shift in small increments that depend on the VCO frequency. At 1,600MHz, the phase-shift timing increment is 11.2ps.

## PLL

With fewer features than the MMCM, the two PLLs in a clock management tile are primarily present to provide the necessary clocks to the dedicated memory interface circuitry. The circuit at the center of the PLLs is similar to the MMCM, with PFD feeding a VCO and programmable M, D, and O counters. There are two divided outputs to the device fabric per PLL as well as one clock plus one enable signal to the memory interface circuitry.

UltraScale+ MPSoCs are equipped with five additional PLLs in the PS for independently configuring the four primary clock domains with the PS: the APU, the RPU, the DDR controller, and the I/O peripherals.

# **Clock Distribution**

Clocks are distributed throughout UltraScale devices via buffers that drive a number of vertical and horizontal tracks. There are 24 horizontal clock routes per clock region and 24 vertical clock routes per clock region with 24 additional vertical clock routes adjacent to the MMCM and PLL. Within a clock region, clock signals are routed to the device logic (CLBs, etc.) via 16 gateable leaf clocks.

Several types of clock buffers are available. The BUFGCE and BUFCE\_LEAF buffers provide clock gating at the global and leaf levels, respectively. BUFGCTRL provides glitchless clock muxing and gating capability. BUFGCE\_DIV has clock gating capability and can divide a clock by 1 to 8. BUFG\_GT performs clock division from 1 to 8 for the transceiver clocks. In MPSoCs, clocks can be transferred from the PS to the PL using dedicated buffers.

# **Memory Interfaces**

Memory interface data rates continue to increase, driving the need for dedicated circuitry that enables high performance, reliable interfacing to current and next-generation memory technologies. Every UltraScale device includes dedicated physical interfaces (PHY) blocks located between the CMT and I/O columns that support implementation of high-performance PHY blocks to external memories such as DDR4, DDR3, QDRII+, and RLDRAM3. The PHY blocks in each I/O bank generate the address/control and data bus signaling protocols as well as the precision clock/data alignment required to reliably communicate with a variety of high-performance memory standards. Multiple I/O banks can be used to create wider memory interfaces.

As well as external parallel memory interfaces, UltraScale FPGAs and MPSoCs can communicate to external serial memories, such as Hybrid Memory Cube (HMC), via the high-speed serial transceivers. All transceivers in the UltraScale architecture support the HMC protocol, up to 15Gb/s line rates. UltraScale devices support the highest bandwidth HMC configuration of 64 lanes with a single FPGA.

# UltraRAM

UltraRAM is a high-density, dual-port, synchronous memory block available in UltraScale+ devices. Both of the ports share the same clock and can address all of the 4K x 72 bits. Each port can independently read from or write to the memory array. UltraRAM supports two types of write enable schemes. The first mode is consistent with the block RAM byte write enable mode. The second mode allows gating the data and parity byte writes separately. UltraRAM blocks can be connected together to create larger memory arrays. Dedicated routing in the UltraRAM column enables the entire column height to be connected together. If additional density is required, all the UltraRAM columns in an SLR can be connected together with a few fabric resources to create single instances of RAM approximately 100Mb in size. This makes UltraRAM an ideal solution for replacing external memories such as SRAM. Cascadable anywhere from 288Kb to 100Mb, UltraRAM provides the flexibility to fulfill many different memory requirements.

### **Error Detection and Correction**

Each 64-bit-wide UltraRAM can generate, store and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process.

# High Bandwidth Memory (HBM)

Virtex UltraScale+ HBM devices incorporate 4GB HBM stacks adjacent to the FPGA die. Using stacked silicon interconnect technology, the FPGA communicates to the HBM stacks through memory controllers that connect to dedicated low-inductance interconnect in the silicon interposer. Each Virtex UltraScale+ HBM FPGA contains one or two HBM stacks, resulting in up to 8GB of HBM per FPGA.

The FPGA has 32 HBM AXI interfaces used to communicate with the HBM. Through a built-in switch mechanism, any of the 32 HBM AXI interfaces can access any memory address on either one or both of the HBM stacks due to the flexible addressing feature. This flexible connection between the FPGA and the HBM stacks results in easy floorplanning and timing closure. The memory controllers perform read and write reordering to improve bus efficiency. Data integrity is ensured through error checking and correction (ECC) circuitry.

# **Configurable Logic Block**

Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions.

Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization.

## Interconnect

Various length vertical and horizontal routing resources in the UltraScale architecture that span 1, 2, 4, 5, 12, or 16 CLBs ensure that all signals can be transported from source to destination with ease, providing support for the next generation of wide data buses to be routed across even the highest capacity devices while simultaneously improving quality of results and software run time.

# **Digital Signal Processing**

DSP applications use many binary multipliers and accumulators, best implemented in dedicated DSP slices. All UltraScale devices have many dedicated, low-power DSP slices, combining high speed with small size while retaining system design flexibility.

Each DSP slice fundamentally consists of a dedicated 27 × 18 bit twos complement multiplier and a 48-bit accumulator. The multiplier can be dynamically bypassed, and two 48-bit inputs can feed a single-instruction-multiple-data (SIMD) arithmetic unit (dual 24-bit add/subtract/accumulate or quad 12-bit add/subtract/accumulate), or a logic unit that can generate any one of ten different logic functions of the two operands.

The DSP includes an additional pre-adder, typically used in symmetrical filters. This pre-adder improves performance in densely packed designs and reduces the DSP slice count by up to 50%. The 96-bit-wide XOR function, programmable to 12, 24, 48, or 96-bit widths, enables performance improvements when implementing forward error correction and cyclic redundancy checking algorithms.

The DSP also includes a 48-bit-wide pattern detector that can be used for convergent or symmetric rounding. The pattern detector is also capable of implementing 96-bit-wide logic functions when used in conjunction with the logic unit.

The DSP slice provides extensive pipelining and extension capabilities that enhance the speed and efficiency of many applications beyond digital signal processing, such as wide dynamic bus shifters, memory address generators, wide bus multiplexers, and memory-mapped I/O register files. The accumulator can also be used as a synchronous up/down counter.

# **System Monitor**

The System Monitor blocks in the UltraScale architecture are used to enhance the overall safety, security, and reliability of the system by monitoring the physical environment via on-chip power supply and temperature sensors and external channels to the ADC.

All UltraScale architecture-based devices contain at least one System Monitor. The System Monitor in UltraScale+ FPGAs and the PL of Zynq UltraScale+ MPSoCs is similar to the Kintex UltraScale and Virtex UltraScale devices but with additional features including a PMBus interface.

| Device<br>Family | Devices                              | Speed Grade and Temperature Grade |               |                                         |                                      |  |
|------------------|--------------------------------------|-----------------------------------|---------------|-----------------------------------------|--------------------------------------|--|
|                  |                                      | Commercial Extended<br>(C) (E)    |               |                                         | Industrial<br>(I)                    |  |
|                  |                                      | 0°C to +85°C                      | 0°C to +100°C | 0°C to +110°C                           | –40°C to +100°C                      |  |
|                  | CG<br>Devices                        |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |
|                  |                                      |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  |                                      |                                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |  |
|                  |                                      |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                  |                                      |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |
|                  | ZU2EG                                |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  | ZU3EG                                |                                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |  |
|                  |                                      |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                  | ZU4EG                                |                                   | -3E (0.90V)   |                                         |                                      |  |
| Zynq             | ZU5EG                                |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |
| UltraScale+      | ZU6EG<br>ZU7EG                       |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  | ZU9EG                                |                                   | -1E (0.85V)   |                                         | -11 (0.85V)                          |  |
|                  | ZU11EG<br>ZU15EG<br>ZU17EG<br>ZU19EG |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |
|                  | EV<br>Devices                        |                                   | -3E (0.90V)   |                                         |                                      |  |
|                  |                                      |                                   | -2E (0.85V)   |                                         | -21 (0.85V)                          |  |
|                  |                                      |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |
|                  |                                      |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |
|                  |                                      |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |

#### Table 21: Speed Grade and Temperature Grade (Cont'd)

#### Notes:

1. KU025 and KU095 are not available in -3E or -1LI speed/temperature grades.

In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.

3. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V).

### **E** XILINX.

The ordering information shown in Figure 3 applies to all packages in the Kintex UltraScale and Virtex UltraScale FPGAs. Refer to the Package Marking section of <u>UG575</u>, *UltraScale and UltraScale+ FPGAs Packaging and Pinouts User Guide* for a more detailed explanation of the device markings.



 L1 and -H1 are the ordering codes for the -1L and -1H speed grades, respectively.
 See UG575: UltraScale and UltraScale+ FPGAs Packaging and Pinouts User Guide for more information. DS890\_03\_050316

Figure 3: Kintex UltraScale and Virtex UltraScale FPGA Ordering Information

The ordering information shown in Figure 4 applies to all packages in the Kintex UltraScale+ and Virtex UltraScale+ FPGAs, and Figure 5 applies to Zynq UltraScale+s.

The -1L and -2L speed grades in the UltraScale+ families can run at one of two different V<sub>CCINT</sub> operating voltages. At 0.72V, they operate at similar performance to the Kintex UltraScale and Virtex UltraScale devices with up to 30% reduction in power consumption. At 0.85V, they consume similar power to the Kintex UltraScale and Virtex UltraScale devices, but operate over 30% faster.

For UltraScale+ devices, the information in this document is pre-release, provided ahead of silicon ordering availability. Please contact your Xilinx sales representative for more information on Early Access Programs.



1) -L1 and -L2 are the ordering codes for the low power -1L and -2L speed grades, respectively.

DS890 04 042816

Figure 4: UltraScale+ FPGA Ordering Information



1) -L1 and -L2 are the ordering codes for the low power -1L and -2L speed grades, respectively.

DS890\_05\_042816

Figure 5: Zynq UltraScale+ Ordering Information

# **Revision History**

The following table shows the revision history for this document:

| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                               |  |  |  |
|------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 02/15/2017 | 2.11    | Updated Table 1, Table 9: Converted HBM from Gb to GB. Updated Table 11, Table 13, and Table 15: Updated DSP count for Zynq UltraScale+ MPSoCs. Updated Cache Coherent Interconnect for Accelerators (CCIX). Updated High Bandwidth Memory (HBM). Updated Table 21: Added-2E speed grade to all UltraScale+ devices. Removed -3E from XCZU2 and XCZU3. |  |  |  |
| 11/09/2016 | 2.10    | Updated Table 1. Added HBM devices to Table 9, Table 10, Table 19 and new High<br>Bandwidth Memory (HBM) section. Added Cache Coherent Interconnect for Accelerators<br>(CCIX) section.                                                                                                                                                                |  |  |  |
| 09/27/2016 | 2.9     | Updated Table 5, Table 12, Table 13, and Table 14.                                                                                                                                                                                                                                                                                                     |  |  |  |
| 06/03/2016 | 2.8     | Added Zynq UltraScale+ MPSoC CG devices: Added Table 2. Updated Table 11, Table 12, Table 21, and Figure 5. Created separate tables for EG and EV devices: Table 13, Table 14, Table 15, and Table 16.                                                                                                                                                 |  |  |  |
|            |         | Updated Table 1, Table 3, Table 5 and notes, Table 6 and notes, Table 7, Table 9, Table 10, Processing System Overview, and Processing System (PS) details.                                                                                                                                                                                            |  |  |  |
| 02/17/2016 | 2.7     | Added Migrating Devices. Updated Table 4, Table 5, Table 6, Table 10, Table 11, Table 12, and Figure 4.                                                                                                                                                                                                                                                |  |  |  |
| 12/15/2015 | 2.6     | Updated Table 1, Table 5, Table 6, Table 9, Table 12, and Configuration.                                                                                                                                                                                                                                                                               |  |  |  |
| 11/24/2015 | 2.5     | Updated Configuration, Encryption, and System Monitoring, Table 5, Table 9, Table 11, and Table 21.                                                                                                                                                                                                                                                    |  |  |  |
| 10/15/2015 | 2.4     | Updated Table 1, Table 3, Table 5, Table 7, Table 9, and Table 11 with System Logic Cells.<br>Updated Figure 3. Updated Table 19.                                                                                                                                                                                                                      |  |  |  |
| 09/29/2015 | 2.3     | Added A1156 to KU095 in Table 4. Updated Table 5. Updated Max. Distributed RAM in Table 9. Updated Distributed RAM in Table 11. Added Table 19. Updated Table 21. Updated Figure 3.                                                                                                                                                                    |  |  |  |
| 08/14/2015 | 2.2     | Updated Table 1. Added XCKU025 to Table 3, Table 4, and Table 21. Updated Table 7, Table 9, Table 11, Table 12, Table 18. Updated System Monitor. Added voltage information to Table 21.                                                                                                                                                               |  |  |  |
| 04/27/2015 | 2.1     | Updated Table 1, Table 3, Table 4, Table 5, Table 6, Table 7, Table 10, Table 11, Table 12, Table 17, I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken, Integrated Interface Blocks for PCI Express Designs, USB 3.0/2.0, Clock Management, System Monitor, and Figure 3.                                                                    |  |  |  |
| 02/23/2015 | 2.0     | UltraScale+ device information (Kintex UltraScale+ FPGA, Virtex UltraScale+ FPGA, and Zynq UltraScale+ MPSoC) added throughout document.                                                                                                                                                                                                               |  |  |  |
| 12/16/2014 | 1.6     | Updated Table 1; I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken; Table 3, Table 7; Table 8; and Table 17.                                                                                                                                                                                                                                  |  |  |  |
| 11/17/2014 | 1.5     | Updated I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken; Table 1; Table 4; Table 7; Table 8; Table 17; Input/Output; and Figure 3.                                                                                                                                                                                                          |  |  |  |
| 09/16/2014 | 1.4     | Updated Logic Cell information in Table 1. Updated Table 3; I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken; Table 7; Table 8; Integrated Block for 100G Ethernet; and Figure 3.                                                                                                                                                            |  |  |  |
| 05/20/2014 | 1.3     | Updated Table 8.                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 05/13/2014 | 1.2     | Added Ordering Information. Updated Table 1, Clocks and Memory Interfaces, Table 3, Table 7 (removed XCVU145; added XCVU190), Table 8 (removed XCVU145; removed FLVD1924 from XCVU160; added XCVU190; updated Table Notes), Table 17, Integrated Interface Blocks for PCI Express Designs, and Integrated Block for Interlaken, and Memory Interfaces. |  |  |  |

| Date       | Version | Description of Revisions                                                            |  |
|------------|---------|-------------------------------------------------------------------------------------|--|
| 02/06/2014 | 1.1     | Updated PCIe information in Table 1 and Table 3. Added FFVJ1924 package to Table 8. |  |
| 12/10/2013 | 1.0     | Initial Xilinx release.                                                             |  |

# Disclaimer

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>; IP cores may be subject to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at <a href="http://www.xilinx.com/legal.htm#tos">http://www.xilinx.com/legal.htm#tos</a>.

This document contains preliminary information and is subject to change without notice. Information provided herein relates to products and/or services not yet available for sale, and provided solely for information purposes and are not intended, or to be construed, as an offer for sale or an attempted commercialization of the products and/or services referred to herein.

# **Automotive Applications Disclaimer**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.