



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                |
|--------------------------------|----------------------------------------------------------------|
| Product Status                 | Active                                                         |
| Number of LABs/CLBs            | 67200                                                          |
| Number of Logic Elements/Cells | 1176000                                                        |
| Total RAM Bits                 | 62259200                                                       |
| Number of I/O                  | 702                                                            |
| Number of Gates                | -                                                              |
| Voltage - Supply               | 0.922V ~ 0.979V                                                |
| Mounting Type                  | Surface Mount                                                  |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                             |
| Package / Case                 | 2104-BBGA, FCBGA                                               |
| Supplier Device Package        | 2104-FCBGA (47.5x47.5)                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xcvu095-2ffvb2104i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Summary of Features**

### **Processing System Overview**

UltraScale+ MPSoCs feature dual and quad core variants of the ARM Cortex-A53 (APU) with dual-core ARM Cortex-R5 (RPU) processing system (PS). Some devices also include a dedicated ARM Mali™-400 MP2 graphics processing unit (GPU). See Table 2.

Table 2: Zynq UltraScale+ MPSoC Device Features

|     | CG Devices               | EG Devices               | EV Devices               |
|-----|--------------------------|--------------------------|--------------------------|
| APU | Dual-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 | Quad-core ARM Cortex-A53 |
| RPU | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  | Dual-core ARM Cortex-R5  |
| GPU | -                        | Mali-400MP2              | Mali-400MP2              |
| VCU | -                        | -                        | H.264/H.265              |

To support the processors' functionality, a number of peripherals with dedicated functions are included in the PS. For interfacing to external memories for data or configuration storage, the PS includes a multi-protocol dynamic memory controller, a DMA controller, a NAND controller, an SD/eMMC controller and a Quad SPI controller. In addition to interfacing to external memories, the APU also includes a Level-1 (L1) and Level-2 (L2) cache hierarchy; the RPU includes an L1 cache and Tightly Coupled memory subsystem. Each has access to a 256KB on-chip memory.

For high-speed interfacing, the PS includes 4 channels of transmit (TX) and receive (RX) pairs of transceivers, called PS-GTR transceivers, supporting data rates of up to 6.0Gb/s. These transceivers can interface to the high-speed peripheral blocks to support PCIe Gen2 root complex or end point in x1, x2, or x4 configurations; Serial-ATA (SATA) at 1.5Gb/s, 3.0Gb/s, or 6.0Gb/s data rates; and up to two lanes of Display Port at 1.62Gb/s, 2.7Gb/s, or 5.4Gb/s data rates. The PS-GTR transceivers can also interface to components over USB 3.0 and Serial Gigabit Media Independent Interface (SGMII).

For general connectivity, the PS includes: a pair of USB 2.0 controllers, which can be configured as host, device, or On-The-Go (OTG); an I2C controller; a UART; and a CAN2.0B controller that conforms to ISO11898-1. There are also four triple speed Ethernet MACs and 128 bits of GPIO, of which 78 bits are available through the MIO and 96 through the EMIO.

High-bandwidth connectivity based on the ARM AMBA® AXI4 protocol connects the processing units with the peripherals and provides interface between the PS and the programmable logic (PL).

For additional information, go to: DS891, Zyng UltraScale+ MPSoC Overview.



### I/O, Transceiver, PCIe, 100G Ethernet, and 150G Interlaken

Data is transported on and off chip through a combination of the high-performance parallel SelectIO™ interface and high-speed serial transceiver connectivity. I/O blocks provide support for cutting-edge memory interface and network protocols through flexible I/O standard and voltage support. The serial transceivers in the UltraScale architecture-based devices transfer data up to 32.75Gb/s, enabling 25G+backplane designs with dramatically lower power per bit than previous generation transceivers. All transceivers, except the PS-GTR, support the required data rates for PCIe Gen3, and Gen4 (rev 0.5), and integrated blocks for PCIe enable UltraScale devices to support up to Gen4 x8 and Gen3 x16 Endpoint and Root Port designs. Integrated blocks for 150Gb/s Interlaken and 100Gb/s Ethernet (100G MAC/PCS) extend the capabilities of UltraScale devices, enabling simple, reliable support for Nx100G switch and bridge applications. Virtex UltraScale+ HBM devices include Cache Coherent Interconnect for Accelerators (CCIX) ports for coherently sharing data with different processors.

## **Clocks and Memory Interfaces**

UltraScale devices contain powerful clock management circuitry, including clock synthesis, buffering, and routing components that together provide a highly capable framework to meet design requirements. The clock network allows for extremely flexible distribution of clocks to minimize the skew, power consumption, and delay associated with clock signals. The clock management technology is tightly integrated with dedicated memory interface circuitry to enable support for high-performance external memories, including DDR4. In addition to parallel memory interfaces, UltraScale devices support serial memories, such as hybrid memory cube (HMC).

### Routing, SSI, Logic, Storage, and Signal Processing

Configurable Logic Blocks (CLBs) containing 6-input look-up tables (LUTs) and flip-flops, DSP slices with 27x18 multipliers, 36Kb block RAMs with built-in FIFO and ECC support, and 4Kx72 UltraRAM blocks (in UltraScale+ devices) are all connected with an abundance of high-performance, low-latency interconnect. In addition to logical functions, the CLB provides shift register, multiplexer, and carry logic functionality as well as the ability to configure the LUTs as distributed memory to complement the highly capable and configurable block RAMs. The DSP slice, with its 96-bit-wide XOR functionality, 27-bit pre-adder, and 30-bit A input, performs numerous independent functions including multiply accumulate, multiply add, and pattern detect. In addition to the device interconnect, in devices using SSI technology, signals can cross between super-logic regions (SLRs) using dedicated, low-latency interface tiles. These combined routing resources enable easy support for next-generation bus data widths. Virtex UltraScale+ HBM devices include up to 8GB of high bandwidth memory.

## Configuration, Encryption, and System Monitoring

The configuration and encryption block performs numerous device-level functions critical to the successful operation of the FPGA or MPSoC. This high-performance configuration block enables device configuration from external media through various protocols, including PCIe, often with no requirement to use multi-function I/O pins during configuration. The configuration block also provides 256-bit AES-GCM decryption capability at the same performance as unencrypted configuration. Additional features include SEU detection and correction, partial reconfiguration support, and battery-backed RAM or eFUSE technology for AES key storage to provide additional security. The System Monitor enables the monitoring of the physical environment via on-chip temperature and supply sensors and can also monitor up to 17 external analog inputs. With UltraScale+ MPSoCs, the device is booted via the Configuration and Security Unit (CSU), which supports secure boot via the 256-bit AES-GCM and SHA/384 blocks. The cryptographic engines in the CSU can be used in the MPSoC after boot for user encryption.



### **Migrating Devices**

UltraScale and UltraScale+ families provide footprint compatibility to enable users to migrate designs from one device or family to another. Any two packages with the same footprint identifier code are footprint compatible. For example, Kintex UltraScale devices in the A1156 packages are footprint compatible with Kintex UltraScale+ devices in the A1156 packages. Likewise, Virtex UltraScale devices in the B2104 packages are compatible with Virtex UltraScale+ devices and Kintex UltraScale devices in the B2104 packages. All valid device/package combinations are provided in the Device-Package Combinations and Maximum I/Os tables in this document. Refer to UG583, UltraScale Architecture PCB Design User Guide for more detail on migrating between UltraScale and UltraScale+ devices and packages.



# Kintex UltraScale FPGA Feature Summary

Table 3: Kintex UltraScale FPGA Feature Summary

|                                          | KU025 <sup>(1)</sup> | KU035   | KU040   | KU060   | KU085     | KU095     | KU115     |
|------------------------------------------|----------------------|---------|---------|---------|-----------|-----------|-----------|
| System Logic Cells                       | 318,150              | 444,343 | 530,250 | 725,550 | 1,088,325 | 1,176,000 | 1,451,100 |
| CLB Flip-Flops                           | 290,880              | 406,256 | 484,800 | 663,360 | 995,040   | 1,075,200 | 1,326,720 |
| CLB LUTs                                 | 145,440              | 203,128 | 242,400 | 331,680 | 497,520   | 537,600   | 663,360   |
| Maximum Distributed RAM (Mb)             | 4.1                  | 5.9     | 7.0     | 9.1     | 13.4      | 4.7       | 18.3      |
| Block RAM Blocks                         | 360                  | 540     | 600     | 1,080   | 1,620     | 1,680     | 2,160     |
| Block RAM (Mb)                           | 12.7                 | 19.0    | 21.1    | 38.0    | 56.9      | 59.1      | 75.9      |
| CMTs (1 MMCM, 2 PLLs)                    | 6                    | 10      | 10      | 12      | 22        | 16        | 24        |
| I/O DLLs                                 | 24                   | 40      | 40      | 48      | 56        | 64        | 64        |
| Maximum HP I/Os <sup>(2)</sup>           | 208                  | 416     | 416     | 520     | 572       | 650       | 676       |
| Maximum HR I/Os <sup>(3)</sup>           | 104                  | 104     | 104     | 104     | 104       | 52        | 156       |
| DSP Slices                               | 1,152                | 1,700   | 1,920   | 2,760   | 4,100     | 768       | 5,520     |
| System Monitor                           | 1                    | 1       | 1       | 1       | 2         | 1         | 2         |
| PCIe Gen3 x8                             | 1                    | 2       | 3       | 3       | 4         | 4         | 6         |
| 150G Interlaken                          | 0                    | 0       | 0       | 0       | 0         | 2         | 0         |
| 100G Ethernet                            | 0                    | 0       | 0       | 0       | 0         | 2         | 0         |
| GTH 16.3Gb/s Transceivers <sup>(4)</sup> | 12                   | 16      | 20      | 32      | 56        | 32        | 64        |
| GTY 16.3Gb/s Transceivers <sup>(5)</sup> | 0                    | 0       | 0       | 0       | 0         | 32        | 0         |
| Transceiver Fractional PLLs              | 0                    | 0       | 0       | 0       | 0         | 16        | 0         |

- 1. Certain advanced configuration features are not supported in the KU025. Refer to the Configuring FPGAs section for details.
- 2. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 3. HR = High-range I/O with support for I/O voltage from 1.2V to 3.3V.
- 4. GTH transceivers in SF/FB packages support data rates up to 12.5Gb/s. See Table 4.
- 5. GTY transceivers in Kintex UltraScale devices support data rates up to 16.3Gb/s. See Table 4.



## Kintex UltraScale Device-Package Combinations and Maximum I/Os

Table 4: Kintex UltraScale Device-Package Combinations and Maximum I/Os

| Daalaana               | Package            | KU025          | KU035          | KU040          | KU060          | KU085          | KU095                             | KU115          |
|------------------------|--------------------|----------------|----------------|----------------|----------------|----------------|-----------------------------------|----------------|
| Package (1)(2)(3)      | Dimensions<br>(mm) | HR, HP<br>GTH  | HR, HP<br>GTH, GTY <sup>(4)</sup> | HR, HP<br>GTH  |
| SFVA784 <sup>(5)</sup> | 23x23              |                | 104, 364<br>8  | 104, 364<br>8  |                |                |                                   |                |
| FBVA676 <sup>(5)</sup> | 27x27              |                | 104, 208<br>16 | 104, 208<br>16 |                |                |                                   |                |
| FBVA900 <sup>(5)</sup> | 31x31              |                | 104, 364<br>16 | 104, 364<br>16 |                |                |                                   |                |
| FFVA1156               | 35x35              | 104, 208<br>12 | 104, 416<br>16 | 104, 416<br>20 | 104, 416<br>28 |                | 52, 468<br>20, 8                  |                |
| FFVA1517               | 40x40              |                |                |                | 104, 520<br>32 |                |                                   |                |
| FLVA1517               | 40x40              |                |                |                |                | 104, 520<br>48 |                                   | 104, 520<br>48 |
| FFVC1517               | 40x40              |                |                |                |                |                | 52, 468<br>20, 20                 |                |
| FLVD1517               | 40x40              |                |                |                |                |                |                                   | 104, 234<br>64 |
| FFVB1760               | 42.5x42.5          |                |                |                |                |                | 52, 650<br>32, 16                 |                |
| FLVB1760               | 42.5x42.5          |                |                |                |                | 104, 572<br>44 |                                   | 104, 598<br>52 |
| FLVD1924               | 45x45              |                |                |                |                |                |                                   | 156, 676<br>52 |
| FLVF1924               | 45x45              |                |                |                |                | 104, 520<br>56 |                                   | 104, 624<br>64 |
| FLVA2104               | 47.5x47.5          |                |                |                |                |                |                                   | 156, 676<br>52 |
| FFVB2104               | 47.5x47.5          |                |                |                |                |                | 52, 650<br>32, 32                 |                |
| FLVB2104               | 47.5x47.5          |                |                |                |                |                |                                   | 104, 598<br>64 |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF/FL packages have 1.0mm ball pitch. SF packages have 0.8mm ball pitch.
- 3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration.
- 4. GTY transceivers in Kintex UltraScale devices support data rates up to 16.3Gb/s.
- 5. GTH transceivers in SF/FB packages support data rates up to 12.5Gb/s.



## Virtex UltraScale Device-Package Combinations and Maximum I/Os

Table 8: Virtex UltraScale Device-Package Combinations and Maximum I/Os

|                              | Package            | VU065              | VU080              | VU095              | VU125              | VU160              | VU190              | VU440              |
|------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Package <sup>(1)(2)(3)</sup> | Dimensions<br>(mm) | HR, HP<br>GTH, GTY |
| FFVC1517                     | 40x40              | 52, 468<br>20, 20  | 52, 468<br>20, 20  | 52, 468<br>20, 20  |                    |                    |                    |                    |
| FFVD1517                     | 40x40              |                    | 52, 286<br>32, 32  | 52, 286<br>32, 32  |                    |                    |                    |                    |
| FLVD1517                     | 40x40              |                    |                    |                    | 52, 286<br>40, 32  |                    |                    |                    |
| FFVB1760                     | 42.5x42.5          |                    | 52, 650<br>32, 16  | 52, 650<br>32, 16  |                    |                    |                    |                    |
| FLVB1760                     | 42.5x42.5          |                    |                    |                    | 52, 650<br>36, 16  |                    |                    |                    |
| FFVA2104                     | 47.5x47.5          |                    | 52, 780<br>28, 24  | 52, 780<br>28, 24  |                    |                    |                    |                    |
| FLVA2104                     | 47.5x47.5          |                    |                    |                    | 52, 780<br>28, 24  |                    |                    |                    |
| FFVB2104                     | 47.5x47.5          |                    | 52, 650<br>32, 32  | 52, 650<br>32, 32  |                    |                    |                    |                    |
| FLVB2104                     | 47.5x47.5          |                    |                    |                    | 52, 650<br>40, 36  |                    |                    |                    |
| FLGB2104                     | 47.5x47.5          |                    |                    |                    |                    | 52, 650<br>40, 36  | 52, 650<br>40, 36  |                    |
| FFVC2104                     | 47.5x47.5          |                    |                    | 52, 364<br>32, 32  |                    |                    |                    |                    |
| FLVC2104                     | 47.5x47.5          |                    |                    |                    | 52, 364<br>40, 40  |                    |                    |                    |
| FLGC2104                     | 47.5x47.5          |                    |                    |                    |                    | 52, 364<br>52, 52  | 52, 364<br>52, 52  |                    |
| FLGB2377                     | 50x50              |                    |                    |                    |                    |                    |                    | 52, 1248<br>36, 0  |
| FLGA2577                     | 52.5x52.5          |                    |                    |                    |                    |                    | 0, 448<br>60, 60   |                    |
| FLGA2892                     | 55x55              |                    |                    |                    |                    |                    |                    | 52, 1404<br>48, 0  |

- 1. Go to Ordering Information for package designation details.
- 2. All packages have 1.0mm ball pitch.
- 3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration.



# Virtex UltraScale+ Device-Package Combinations and Maximum I/Os

Table 10: Virtex UltraScale+ Device-Package Combinations and Maximum I/Os

| Package<br>(1)(2)(3)    | Package                  | VU3P    | VU5P    | VU7P    | VU9P     | VU11P   | VU13P    | VU31P   | VU33P   | VU35P   | VU37P   |
|-------------------------|--------------------------|---------|---------|---------|----------|---------|----------|---------|---------|---------|---------|
| (1)(2)(3)               | Dimensions (mm)          | HP, GTY | HP, GTY | HP, GTY | HP, GTY  | HP, GTY | HP, GTY  | HP, GTY | HP, GTY | HP, GTY | HP, GTY |
| FFVC1517                | 40x40                    | 520, 40 |         |         |          |         |          |         |         |         |         |
| FLGF1924 <sup>(4)</sup> | 45x45                    |         |         |         |          | 624, 64 |          |         |         |         |         |
| FLVA2104                | 47.5x47.5                |         | 832, 52 | 832, 52 |          |         |          |         |         |         |         |
| FLGA2104                | 47.5x47.5                |         |         |         | 832, 52  |         |          |         |         |         |         |
| FHGA2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 832, 52  |         |         |         |         |
| FLVB2104                | 47.5x47.5                |         | 702, 76 | 702, 76 |          |         |          |         |         |         |         |
| FLGB2104                | 47.5x47.5                |         |         |         | 702, 76  | 572, 76 |          |         |         |         |         |
| FHGB2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 702, 76  |         |         |         |         |
| FLVC2104                | 47.5x47.5                |         | 416, 80 | 416, 80 |          |         |          |         |         |         |         |
| FLGC2104                | 47.5x47.5                |         |         |         | 416, 104 | 416, 96 |          |         |         |         |         |
| FHGC2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 416, 104 |         |         |         |         |
| FSGD2104                | 47.5x47.5                |         |         |         | 676, 76  | 572, 76 |          |         |         |         |         |
| FIGD2104                | 52.5x52.5 <sup>(5)</sup> |         |         |         |          |         | 676, 76  |         |         |         |         |
| FLGA2577                | 52.5x52.5                |         |         |         | 448, 120 | 448, 96 | 448, 128 |         |         |         |         |
| FSVH1924                | 45x45                    |         |         |         |          |         |          | 208, 32 |         |         |         |
| FSVH2104                | 47.5x47.5                |         |         |         |          |         |          |         | 208, 32 | 416, 64 |         |
| FSVH2892                | 55x55                    |         |         |         |          |         |          |         |         | 416, 64 | 624, 96 |

- 1. Go to Ordering Information for package designation details.
- 2. All packages have 1.0mm ball pitch.
- 3. Packages with the same last letter and number sequence, e.g., A2104, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined. See the UltraScale Architecture Product Selection Guide for details on inter-family migration.
- 4. GTY transceivers in the FLGF1924 package support data rates up to 16.3Gb/s.
- 5. These 52.5x52.5mm overhang packages have the same PCB ball footprint as the corresponding 47.5x47.5mm packages (i.e., the same last letter and number sequence) and are footprint compatible.



# **Zynq UltraScale+: CG Device Feature Summary**

Table 11: Zynq UltraScale+: CG Device Feature Summary

|                                         | ZU2CG        | ZU3CG                                                                                                       | ZU4CG                      | ZU5CG                            | ZU6CG                        | ZU7CG            | ZU9CG          |  |  |
|-----------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|------------------------------|------------------|----------------|--|--|
| Application Processing Unit             | Dual-core AR | RM Cortex-A53                                                                                               | MPCore with C<br>32KB/32KE | oreSight; NEOI<br>3 L1 Cache, 1M | N & Single/Dou<br>B L2 Cache | uble Precision F | loating Point; |  |  |
| Real-Time Processing Unit               | Dua          | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |                            |                                  |                              |                  |                |  |  |
| Embedded and External<br>Memory         | 256K         | (B On-Chip Mer                                                                                              | mory w/ECC; E<br>External  | xternal DDR4;<br>Quad-SPI; NAN   | DDR3; DDR3L<br>ID; eMMC      | ; LPDDR4; LPD    | DR3;           |  |  |
| General Connectivity                    | 214 PS I/O;  | UART; CAN; U                                                                                                | SB 2.0; I2C; S             | PI; 32b GPIO;<br>Timer Counters  | Real Time Cloc               | ck; WatchDog T   | imers; Triple  |  |  |
| High-Speed Connectivity                 | 4            | PS-GTR; PCI                                                                                                 | Gen1/2; Seria              | al ATA 3.1; Disp                 | olayPort 1.2a;               | USB 3.0; SGMI    | 1              |  |  |
| System Logic Cells                      | 103,320      | 154,350                                                                                                     | 192,150                    | 256,200                          | 469,446                      | 504,000          | 599,550        |  |  |
| CLB Flip-Flops                          | 94,464       | 141,120                                                                                                     | 175,680                    | 234,240                          | 429,208                      | 460,800          | 548,160        |  |  |
| CLB LUTs                                | 47,232       | 70,560                                                                                                      | 87,840                     | 117,120                          | 214,604                      | 230,400          | 274,080        |  |  |
| Distributed RAM (Mb)                    | 1.2          | 1.8                                                                                                         | 2.6                        | 3.5                              | 6.9                          | 6.2              | 8.8            |  |  |
| Block RAM Blocks                        | 150          | 216                                                                                                         | 128                        | 144                              | 714                          | 312              | 912            |  |  |
| Block RAM (Mb)                          | 5.3          | 7.6                                                                                                         | 4.5                        | 5.1                              | 25.1                         | 11.0             | 32.1           |  |  |
| UltraRAM Blocks                         | 0            | 0                                                                                                           | 48                         | 64                               | 0                            | 96               | 0              |  |  |
| UltraRAM (Mb)                           | 0            | 0                                                                                                           | 14.0                       | 18.0                             | 0                            | 27.0             | 0              |  |  |
| DSP Slices                              | 240          | 360                                                                                                         | 728                        | 1,248                            | 1,973                        | 1,728            | 2,520          |  |  |
| CMTs                                    | 3            | 3                                                                                                           | 4                          | 4                                | 4                            | 8                | 4              |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156          | 156                                                                                                         | 156                        | 156                              | 208                          | 416              | 208            |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96           | 96                                                                                                          | 96                         | 96                               | 120                          | 48               | 120            |  |  |
| System Monitor                          | 2            | 2                                                                                                           | 2                          | 2                                | 2                            | 2                | 2              |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0            | 0                                                                                                           | 16                         | 16                               | 24                           | 24               | 24             |  |  |
| GTY Transceivers 32.75Gb/s              | 0            | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |
| Transceiver Fractional PLLs             | 0            | 0                                                                                                           | 8                          | 8                                | 12                           | 12               | 12             |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 0            | 0                                                                                                           | 2                          | 2                                | 0                            | 2                | 0              |  |  |
| 150G Interlaken                         | 0            | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |
| 100G Ethernet w/ RS-FEC                 | 0            | 0                                                                                                           | 0                          | 0                                | 0                            | 0                | 0              |  |  |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 12.



## Zynq UltraScale+: CG Device-Package Combinations and Maximum I/Os

Table 12: Zynq UltraScale+: CG Device-Package Combinations and Maximum I/Os

| Package                | Package         | ZU2CG              | ZU3CG              | ZU4CG              | ZU5CG              | ZU6CG              | ZU7CG              | ZU9CG              |
|------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| (1)(2)(3)(4)(5)        | Dimensions (mm) | HD, HP<br>GTH, GTY |
| SBVA484 <sup>(6)</sup> | 19x19           | 24, 58<br>0, 0     | 24, 58<br>0, 0     |                    |                    |                    |                    |                    |
| SFVA625                | 21x21           | 24, 156<br>0, 0    | 24, 156<br>0, 0    |                    |                    |                    |                    |                    |
| SFVC784 <sup>(7)</sup> | 23x23           | 96, 156<br>0, 0    | 96, 156<br>0, 0    | 96, 156<br>4, 0    | 96, 156<br>4, 0    |                    |                    |                    |
| FBVB900                | 31x31           |                    |                    | 48, 156<br>16, 0   | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |                    |
| FFVC900                | 31x31           |                    |                    |                    |                    | 48, 156<br>16, 0   |                    | 48, 156<br>16, 0   |
| FFVB1156               | 35x35           |                    |                    |                    |                    | 120, 208<br>24, 0  |                    | 120, 208<br>24, 0  |
| FFVC1156               | 35x35           |                    |                    |                    |                    |                    | 48, 312<br>20, 0   |                    |
| FFVF1517               | 40x40           |                    |                    |                    |                    |                    | 48, 416<br>24, 0   |                    |

- 1. Go to Ordering Information for package designation details.
- 2. FB/FF packages have 1.0mm ball pitch. SB/SF packages have 0.8mm ball pitch.
- 3. All device package combinations bond out 4 PS-GTR transceivers.
- All device package combinations bond out 214 PS I/O except ZU2CG and ZU3CG in the SBVA484 and SFVA625 packages, which bond out 170 PS I/Os.
- 5. Packages with the same last letter and number sequence, e.g., A484, are footprint compatible with all other UltraScale architecture-based devices with the same sequence. The footprint compatible devices within this family are outlined.
- 6. All 58 HP I/O pins are powered by the same  $V_{CCO}$  supply.
- 7. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s.



# **Zynq UltraScale+: EG Device Feature Summary**

Table 13: Zynq UltraScale+: EG Device Feature Summary

|                                         | ZU2EG   | ZU3EG                                                                                                       | ZU4EG        | ZU5EG         | ZU6EG         | ZU7EG          | ZU9EG          | ZU11EG         | ZU15EG      | ZU17EG       | ZU19EG    |
|-----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------|--------------|---------------|---------------|----------------|----------------|----------------|-------------|--------------|-----------|
| Application Processing Unit             | Quad-co | re ARM Corte                                                                                                | x-A53 MPCore | e with CoreSi | ght; NEON & : | Single/Double  | Precision Flo  | ating Point; 3 | 2KB/32KB L1 | Cache, 1MB I | _2 Cache  |
| Real-Time Processing Unit               |         | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point; 32KB/32KB L1 Cache, and TCM |              |               |               |                |                |                |             |              |           |
| Embedded and External<br>Memory         |         | 256KB On-Chip Memory w/ECC; External DDR4; DDR3; DDR3L; LPDDR4; LPDDR3; External Quad-SPI; NAND; eMMC       |              |               |               |                |                |                |             |              |           |
| General Connectivity                    |         | 214 PS I/O; UART; CAN; USB 2.0; I2C; SPI; 32b GPIO; Real Time Clock; WatchDog Timers; Triple Timer Counters |              |               |               |                |                |                |             |              |           |
| High-Speed Connectivity                 |         |                                                                                                             | 4 PS         | S-GTR; PCIe C | Gen1/2; Seria | I ATA 3.1; Dis | splayPort 1.2a | ; USB 3.0; S0  | GMII        |              |           |
| Graphic Processing Unit                 |         |                                                                                                             |              |               | ARM Mali-4    | 100 MP2; 64K   | B L2 Cache     |                |             |              |           |
| System Logic Cells                      | 103,320 | 154,350                                                                                                     | 192,150      | 256,200       | 469,446       | 504,000        | 599,550        | 653,100        | 746,550     | 926,194      | 1,143,450 |
| CLB Flip-Flops                          | 94,464  | 141,120                                                                                                     | 175,680      | 234,240       | 429,208       | 460,800        | 548,160        | 597,120        | 682,560     | 846,806      | 1,045,440 |
| CLB LUTs                                | 47,232  | 70,560                                                                                                      | 87,840       | 117,120       | 214,604       | 230,400        | 274,080        | 298,560        | 341,280     | 423,403      | 522,720   |
| Distributed RAM (Mb)                    | 1.2     | 1.8                                                                                                         | 2.6          | 3.5           | 6.9           | 6.2            | 8.8            | 9.1            | 11.3        | 8.0          | 9.8       |
| Block RAM Blocks                        | 150     | 216                                                                                                         | 128          | 144           | 714           | 312            | 912            | 600            | 744         | 796          | 984       |
| Block RAM (Mb)                          | 5.3     | 7.6                                                                                                         | 4.5          | 5.1           | 25.1          | 11.0           | 32.1           | 21.1           | 26.2        | 28.0         | 34.6      |
| UltraRAM Blocks                         | 0       | 0                                                                                                           | 48           | 64            | 0             | 96             | 0              | 80             | 112         | 102          | 128       |
| UltraRAM (Mb)                           | 0       | 0                                                                                                           | 14.0         | 18.0          | 0             | 27.0           | 0              | 22.5           | 31.5        | 28.7         | 36.0      |
| DSP Slices                              | 240     | 360                                                                                                         | 728          | 1,248         | 1,973         | 1,728          | 2,520          | 2,928          | 3,528       | 1,590        | 1,968     |
| CMTs                                    | 3       | 3                                                                                                           | 4            | 4             | 4             | 8              | 4              | 8              | 4           | 11           | 11        |
| Max. HP I/O <sup>(1)</sup>              | 156     | 156                                                                                                         | 156          | 156           | 208           | 416            | 208            | 416            | 208         | 572          | 572       |
| Max. HD I/O <sup>(2)</sup>              | 96      | 96                                                                                                          | 96           | 96            | 120           | 48             | 120            | 96             | 120         | 96           | 96        |
| System Monitor                          | 2       | 2                                                                                                           | 2            | 2             | 2             | 2              | 2              | 2              | 2           | 2            | 2         |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 0       | 0                                                                                                           | 16           | 16            | 24            | 24             | 24             | 32             | 24          | 44           | 44        |
| GTY Transceivers 32.75Gb/s              | 0       | 0                                                                                                           | 0            | 0             | 0             | 0              | 0              | 16             | 0           | 28           | 28        |
| Transceiver Fractional PLLs             | 0       | 0                                                                                                           | 8            | 8             | 12            | 12             | 12             | 24             | 12          | 36           | 36        |
| PCIe Gen3 x16 and Gen4 x8               | 0       | 0                                                                                                           | 2            | 2             | 0             | 2              | 0              | 4              | 0           | 4            | 5         |
| 150G Interlaken                         | 0       | 0                                                                                                           | 0            | 0             | 0             | 0              | 0              | 1              | 0           | 2            | 4         |
| 100G Ethernet w/ RS-FEC                 | 0       | 0                                                                                                           | 0            | 0             | 0             | 0              | 0              | 2              | 0           | 2            | 4         |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 14.



# **Zynq UltraScale+: EG Device Feature Summary**

Table 15: Zynq UltraScale+: EV Device Feature Summary

|                                         | ZU4EV                        | ZU5EV                                                                                                          | ZU7EV                                   |  |  |  |  |  |
|-----------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--|--|
| Application Processing Unit             | Quad-core ARM Cortex-A53 MPC | ore with CoreSight; NEON & Single<br>32KB/32KB L1 Cache, 1MB L2 Cach                                           | e/Double Precision Floating Point;<br>e |  |  |  |  |  |
| Real-Time Processing Unit               | Dual-core ARM Cortex-        | Dual-core ARM Cortex-R5 with CoreSight; Single/Double Precision Floating Point;<br>32KB/32KB L1 Cache, and TCM |                                         |  |  |  |  |  |
| Embedded and External<br>Memory         | 256KB On-Chip Memory         | w/ECC; External DDR4; DDR3; DE<br>External Quad-SPI; NAND; eMMC                                                | DR3L; LPDDR4; LPDDR3;                   |  |  |  |  |  |
| General Connectivity                    | 214 PS I/O; UART; CAN; USB 2 | .0; I2C; SPI; 32b GPIO; Real Time<br>Timer Counters                                                            | Clock; WatchDog Timers; Triple          |  |  |  |  |  |
| High-Speed Connectivity                 | 4 PS-GTR; PCIe Ger           | n1/2; Serial ATA 3.1; DisplayPort 1                                                                            | .2a; USB 3.0; SGMII                     |  |  |  |  |  |
| Graphic Processing Unit                 |                              | ARM Mali-400 MP2; 64KB L2 Cache                                                                                | 9                                       |  |  |  |  |  |
| Video Codec                             | 1                            | 1                                                                                                              | 1                                       |  |  |  |  |  |
| System Logic Cells                      | 192,150                      | 256,200                                                                                                        | 504,000                                 |  |  |  |  |  |
| CLB Flip-Flops                          | 175,680                      | 234,240                                                                                                        | 460,800                                 |  |  |  |  |  |
| CLB LUTs                                | 87,840                       | 117,120                                                                                                        | 230,400                                 |  |  |  |  |  |
| Distributed RAM (Mb)                    | 2.6                          | 3.5                                                                                                            | 6.2                                     |  |  |  |  |  |
| Block RAM Blocks                        | 128                          | 144                                                                                                            | 312                                     |  |  |  |  |  |
| Block RAM (Mb)                          | 4.5                          | 5.1                                                                                                            | 11.0                                    |  |  |  |  |  |
| UltraRAM Blocks                         | 48                           | 64                                                                                                             | 96                                      |  |  |  |  |  |
| UltraRAM (Mb)                           | 14.0                         | 18.0                                                                                                           | 27.0                                    |  |  |  |  |  |
| DSP Slices                              | 728                          | 1,248                                                                                                          | 1,728                                   |  |  |  |  |  |
| CMTs                                    | 4                            | 4                                                                                                              | 8                                       |  |  |  |  |  |
| Max. HP I/O <sup>(1)</sup>              | 156                          | 156                                                                                                            | 416                                     |  |  |  |  |  |
| Max. HD I/O <sup>(2)</sup>              | 96                           | 96                                                                                                             | 48                                      |  |  |  |  |  |
| System Monitor                          | 2                            | 2                                                                                                              | 2                                       |  |  |  |  |  |
| GTH Transceiver 16.3Gb/s <sup>(3)</sup> | 16                           | 16                                                                                                             | 24                                      |  |  |  |  |  |
| GTY Transceivers 32.75Gb/s              | 0                            | 0                                                                                                              | 0                                       |  |  |  |  |  |
| Transceiver Fractional PLLs             | 8                            | 8                                                                                                              | 12                                      |  |  |  |  |  |
| PCIe Gen3 x16 and Gen4 x8               | 2                            | 2                                                                                                              | 2                                       |  |  |  |  |  |
| 150G Interlaken                         | 0                            | 0                                                                                                              | 0                                       |  |  |  |  |  |
| 100G Ethernet w/ RS-FEC                 | 0                            | 0                                                                                                              | 0                                       |  |  |  |  |  |

- 1. HP = High-performance I/O with support for I/O voltage from 1.0V to 1.8V.
- 2. HD = High-density I/O with support for I/O voltage from 1.2V to 3.3V.
- 3. GTH transceivers in the SFVC784 package support data rates up to 12.5Gb/s. See Table 16.



### **Graphics Processing Unit (GPU)**

The dedicated ARM Mali-400 MP2 GPU in the PS supports 2D and 3D graphics acceleration up to 1080p resolution. The Mali-400 supports OpenGL ES 1.1 and 2.0 for 3D graphics and Open VG 1.1 standards for 2D vector graphics. It has a geometry processor (GP) and 2 pixel processors to perform tile rendering operations in parallel. It has dedicated Memory management units for GP and pixel processors, which supports 4 KB page size. The GPU also has 64KB level-2 (L2) read-only cache. It supports 4X and 16X Full scene Anti-Aliasing (FSAA). It is fully autonomous, enabling maximum parallelization between APU and GPU. It has built-in hardware texture decompression, allowing the texture to remain compressed (in ETC format) in graphics hardware and decompress the required samples on the fly. It also supports efficient alpha blending of multiple layers in hardware without additional bandwidth consumption. It has a pixel fill rate of 2Mpixel/sec/MHz and a triangle rate of 0.1Mvertex/sec/MHz. The GPU supports extensive texture format for RGBA 8888, 565, and 1556 in Mono 8, 16, and YUV formats. For power sensitive applications, the GPU supports clock and power gating for each GP, pixel processors, and L2 cache. During power gating, GPU does not consume any static or dynamic power; during clock gating, it only consumes static power.

### Video Codec Unit (VCU)

The video codec unit (VCU) provides multi-standard video encoding and decoding capabilities, including: High Efficiency Video Coding (HEVC), i.e., H.265; and Advanced Video Coding (AVC), i.e., H.264 standards. The VCU is capable of simultaneous encode and decode at rates up to 4Kx2K at 60 frames per second (fps) (approx. 600Mpixel/sec) or 8Kx4K at a reduced frame rate (~15fps).

# Input/Output

All UltraScale devices, whether FPGA or MPSoC, have I/O pins for communicating to external components. In addition, in the MPSoC's PS, there are another 78 I/Os that the I/O peripherals use to communicate to external components, referred to as multiplexed I/O (MIO). If more than 78 pins are required by the I/O peripherals, the I/O pins in the PL can be used to extend the MPSoC interfacing capability, referred to as extended MIO (EMIO).

The number of I/O pins in UltraScale FPGAs and in the programmable logic of UltraScale+ MPSoCs varies depending on device and package. Each I/O is configurable and can comply with a large number of I/O standards. The I/Os are classed as high-range (HR), high-performance (HP), or high-density (HD). The HR I/Os offer the widest range of voltage support, from 1.2V to 3.3V. The HP I/Os are optimized for highest performance operation, from 1.0V to 1.8V. The HD I/Os are reduced-feature I/Os organized in banks of 24, providing voltage support from 1.2V to 3.3V.

All I/O pins are organized in banks, with 52 HP or HR pins per bank or 24 HD pins per bank. Each bank has one common  $V_{CCO}$  output buffer power supply, which also powers certain input buffers. In addition, HR banks can be split into two half-banks, each with their own  $V_{CCO}$  supply. Some single-ended input buffers require an internally generated or an externally applied reference voltage ( $V_{REF}$ ).  $V_{REF}$  pins can be driven directly from the PCB or internally generated using the internal  $V_{REF}$  generator circuitry present in each bank.



## I/O Electrical Characteristics

Single-ended outputs use a conventional CMOS push/pull output structure driving High towards  $V_{CCO}$  or Low towards ground, and can be put into a high-Z state. The system designer can specify the slew rate and the output strength. The input is always active but is usually ignored while the output is active. Each pin can optionally have a weak pull-up or a weak pull-down resistor.

Most signal pin pairs can be configured as differential input pairs or output pairs. Differential input pin pairs can optionally be terminated with a  $100\Omega$  internal resistor. All UltraScale devices support differential standards beyond LVDS, including RSDS, BLVDS, differential SSTL, and differential HSTL. Each of the I/Os supports memory I/O standards, such as single-ended and differential HSTL as well as single-ended and differential SSTL. UltraScale+ families add support for MIPI with a dedicated D-PHY in the I/O bank.

#### 3-State Digitally Controlled Impedance and Low Power I/O Features

The 3-state Digitally Controlled Impedance (T\_DCI) can control the output drive impedance (series termination) or can provide parallel termination of an input signal to  $V_{CCO}$  or split (Thevenin) termination to  $V_{CCO}/2$ . This allows users to eliminate off-chip termination for signals using T\_DCI. In addition to board space savings, the termination automatically turns off when in output mode or when 3-stated, saving considerable power compared to off-chip termination. The I/Os also have low power modes for IBUF and IDELAY to provide further power savings, especially when used to implement memory interfaces.

## I/O Logic

### Input and Output Delay

All inputs and outputs can be configured as either combinatorial or registered. Double data rate (DDR) is supported by all inputs and outputs. Any input or output can be individually delayed by up to 1,250ps of delay with a resolution of 5–15ps. Such delays are implemented as IDELAY and ODELAY. The number of delay steps can be set by configuration and can also be incremented or decremented while in use. The IDELAY and ODELAY can be cascaded together to double the amount of delay in a single direction.

#### **ISERDES** and **OSERDES**

Many applications combine high-speed, bit-serial I/O with slower parallel operation inside the device. This requires a serializer and deserializer (SerDes) inside the I/O logic. Each I/O pin possesses an IOSERDES (ISERDES and OSERDES) capable of performing serial-to-parallel or parallel-to-serial conversions with programmable widths of 2, 4, or 8 bits. These I/O logic features enable high-performance interfaces, such as Gigabit Ethernet/1000BaseX/SGMII, to be moved from the transceivers to the SelectIO interface.



#### **Transmitter**

The transmitter is fundamentally a parallel-to-serial converter with a conversion ratio of 16, 20, 32, 40, 64, or 80 for the GTH and 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off datapath width against timing margin in high-performance designs. These transmitter outputs drive the PC board with a single-channel differential output signal. TXOUTCLK is the appropriately divided serial data clock and can be used directly to register the parallel data coming from the internal logic. The incoming parallel data is fed through an optional FIFO and has additional hardware support for the 8B/10B, 64B/66B, or 64B/67B encoding schemes to provide a sufficient number of transitions. The bit-serial output signal drives two package pins with differential signals. This output signal pair has programmable signal swing as well as programmable pre- and post-emphasis to compensate for PC board losses and other interconnect characteristics. For shorter channels, the swing can be reduced to reduce power consumption.

#### Receiver

The receiver is fundamentally a serial-to-parallel converter, changing the incoming bit-serial differential signal into a parallel stream of words, each 16, 20, 32, 40, 64, or 80 bits in the GTH or 16, 20, 32, 40, 64, 80, 128, or 160 for the GTY. This allows the designer to trade off internal datapath width against logic timing margin. The receiver takes the incoming differential data stream, feeds it through programmable DC automatic gain control, linear and decision feedback equalizers (to compensate for PC board, cable, optical and other interconnect characteristics), and uses the reference clock input to initiate clock recognition. There is no need for a separate clock line. The data pattern uses non-return-to-zero (NRZ) encoding and optionally ensures sufficient data transitions by using the selected encoding scheme. Parallel data is then transferred into the device logic using the RXUSRCLK clock. For short channels, the transceivers offer a special low-power mode (LPM) to reduce power consumption by approximately 30%. The receiver DC automatic gain control and linear and decision feedback equalizers can optionally "auto-adapt" to automatically learn and compensate for different interconnect characteristics. This enables even more margin for 10G+ and 25G+ backplanes.

## **Out-of-Band Signaling**

The transceivers provide out-of-band (OOB) signaling, often used to send low-speed signals from the transmitter to the receiver while high-speed serial data transmission is not active. This is typically done when the link is in a powered-down state or has not yet been initialized. This benefits PCIe and SATA/SAS and QPI applications.



## Cache Coherent Interconnect for Accelerators (CCIX)

CCIX is a chip-to-chip interconnect operating at data rates up to 25Gb/s that allows two or more devices to share memory in a cache coherent manner. Using PCIe for the transport layer, CCIX can operate at several standard data rates (2.5, 5, 8, and 16Gb/s) with an additional high-speed 25Gb/s option. The specification employs a subset of full coherency protocols and ensures that FPGAs used as accelerators can coherently share data with processors using different instruction set architectures.

Virtex UltraScale+ HBM devices support CCIX data rates up to 16Gb/s and contain four CCIX ports and at least four integrated blocks for PCIe. Each CCIX port requires the use of one integrated block for PCIe. If not used with a CCIX port, the integrated blocks for PCIe can still be used for PCIe communication.

## **Integrated Block for Interlaken**

Some UltraScale architecture-based devices include integrated blocks for Interlaken. Interlaken is a scalable chip-to-chip interconnect protocol designed to enable transmission speeds from 10Gb/s to 150Gb/s. The Interlaken integrated block in the UltraScale architecture is compliant to revision 1.2 of the Interlaken specification with data striping and de-striping across 1 to 12 lanes. Permitted configurations are: 1 to 12 lanes at up to 12.5Gb/s and 1 to 6 lanes at up to 25.78125Gb/s, enabling flexible support for up to 150Gb/s per integrated block. With multiple Interlaken blocks, certain UltraScale devices enable easy, reliable Interlaken switches and bridges.

## **Integrated Block for 100G Ethernet**

Compliant to the IEEE Std 802.3ba, the 100G Ethernet integrated blocks in the UltraScale architecture provide low latency 100Gb/s Ethernet ports with a wide range of user customization and statistics gathering. With support for 10 x 10.3125Gb/s (CAUI) and 4 x 25.78125Gb/s (CAUI-4) configurations, the integrated block includes both the 100G MAC and PCS logic with support for IEEE Std 1588v2 1-step and 2-step hardware timestamping.

In UltraScale+ devices, the 100G Ethernet blocks contain a Reed Solomon Forward Error Correction (RS-FEC) block, compliant to IEEE Std 802.3bj, that can be used with the Ethernet block or stand alone in user applications. These families also support OTN mapping mode in which the PCS can be operated without using the MAC.



## **UltraRAM**

UltraRAM is a high-density, dual-port, synchronous memory block available in UltraScale+ devices. Both of the ports share the same clock and can address all of the 4K x 72 bits. Each port can independently read from or write to the memory array. UltraRAM supports two types of write enable schemes. The first mode is consistent with the block RAM byte write enable mode. The second mode allows gating the data and parity byte writes separately. UltraRAM blocks can be connected together to create larger memory arrays. Dedicated routing in the UltraRAM column enables the entire column height to be connected together. If additional density is required, all the UltraRAM columns in an SLR can be connected together with a few fabric resources to create single instances of RAM approximately 100Mb in size. This makes UltraRAM an ideal solution for replacing external memories such as SRAM. Cascadable anywhere from 288Kb to 100Mb, UltraRAM provides the flexibility to fulfill many different memory requirements.

#### **Error Detection and Correction**

Each 64-bit-wide UltraRAM can generate, store and utilize eight additional Hamming code bits and perform single-bit error correction and double-bit error detection (ECC) during the read process.

# **High Bandwidth Memory (HBM)**

Virtex UltraScale+ HBM devices incorporate 4GB HBM stacks adjacent to the FPGA die. Using stacked silicon interconnect technology, the FPGA communicates to the HBM stacks through memory controllers that connect to dedicated low-inductance interconnect in the silicon interposer. Each Virtex UltraScale+ HBM FPGA contains one or two HBM stacks, resulting in up to 8GB of HBM per FPGA.

The FPGA has 32 HBM AXI interfaces used to communicate with the HBM. Through a built-in switch mechanism, any of the 32 HBM AXI interfaces can access any memory address on either one or both of the HBM stacks due to the flexible addressing feature. This flexible connection between the FPGA and the HBM stacks results in easy floorplanning and timing closure. The memory controllers perform read and write reordering to improve bus efficiency. Data integrity is ensured through error checking and correction (ECC) circuitry.

## **Configurable Logic Block**

Every Configurable Logic Block (CLB) in the UltraScale architecture contains 8 LUTs and 16 flip-flops. The LUTs can be configured as either one 6-input LUT with one output, or as two 5-input LUTs with separate outputs but common inputs. Each LUT can optionally be registered in a flip-flop. In addition to the LUTs and flip-flops, the CLB contains arithmetic carry logic and multiplexers to create wider logic functions.

Each CLB contains one slice. There are two types of slices: SLICEL and SLICEM. LUTs in the SLICEM can be configured as 64-bit RAM, as 32-bit shift registers (SRL32), or as two SRL16s. CLBs in the UltraScale architecture have increased routing and connectivity compared to CLBs in previous-generation Xilinx devices. They also have additional control signals to enable superior register packing, resulting in overall higher device utilization.



Zynq UltraScale+ MPSoCs contain an additional System Monitor block in the PS. See Table 20.

Table 20: Key System Monitor Features

|            | Kintex UltraScale<br>Virtex UltraScale | Kintex UltraScale+<br>Virtex UltraScale+<br>Zynq UltraScale+ MPSoC PL | Zynq UltraScale+ MPSoC PS |
|------------|----------------------------------------|-----------------------------------------------------------------------|---------------------------|
| ADC        | 10-bit 200kSPS                         | 10-bit 200kSPS                                                        | 10-bit 1MSPS              |
| Interfaces | JTAG, I2C, DRP                         | JTAG, I2C, DRP, PMBus                                                 | APB                       |

In FPGAs and the MPSoC PL, sensor outputs and up to 17 user-allocated external analog inputs are digitized using a 10-bit 200 kilo-sample-per-second (kSPS) ADC, and the measurements are stored in registers that can be accessed via internal FPGA (DRP), JTAG, PMBus, or I2C interfaces. The I2C interface and PMBus allow the on-chip monitoring to be easily accessed by the System Manager/Host before and after device configuration.

The System Monitor in the MPSoC PS uses a 10-bit, 1 mega-sample-per-second (MSPS) ADC to digitize the sensor outputs. The measurements are stored in registers and are accessed via the Advanced Peripheral Bus (APB) interface by the processors and the platform management unit (PMU) in the PS.

# **Configuration**

The UltraScale architecture-based devices store their customized configuration in SRAM-type internal latches. The configuration storage is volatile and must be reloaded whenever the device is powered up. This storage can also be reloaded at any time. Several methods and data formats for loading configuration are available, determined by the mode pins, with more dedicated configuration datapath pins to simplify the configuration process.

UltraScale architecture-based devices support secure and non-secure boot with optional Advanced Encryption Standard - Galois/Counter Mode (AES-GCM) decryption and authentication logic. If only authentication is required, the UltraScale architecture provides an alternative form of authentication in the form of RSA algorithms. For RSA authentication support in the Kintex UltraScale and Virtex UltraScale families, go to UG570, UltraScale Architecture Configuration User Guide.

UltraScale architecture-based devices also have the ability to select between multiple configurations, and support robust field-update methodologies. This is especially useful for updates to a design after the end product has been shipped. Designers can release their product with an early version of the design, thus getting their product to market faster. This feature allows designers to keep their customers current with the most up-to-date design while the product is already deployed in the field.

### **Booting MPSoCs**

Zynq UltraScale+ MPSoCs use a multi-stage boot process that supports both a non-secure and a secure boot. The PS is the master of the boot and configuration process. For a secure boot, the AES-GCM, SHA-3/384 decryption/authentication, and 4096-bit RSA blocks decrypt and authenticate the image.

Upon reset, the device mode pins are read to determine the primary boot device to be used: NAND, Quad-SPI, SD, eMMC, or JTAG. JTAG can only be used as a non-secure boot source and is intended for debugging purposes. One of the CPUs, Cortex-A53 or Cortex-R5, executes code out of on-chip ROM and copies the first stage boot loader (FSBL) from the boot device to the on-chip memory (OCM).



Table 21: Speed Grade and Temperature Grade (Cont'd)

|                  | Devices          | Speed Grade and Temperature Grade |               |                                         |                                      |  |  |  |  |  |
|------------------|------------------|-----------------------------------|---------------|-----------------------------------------|--------------------------------------|--|--|--|--|--|
| Device<br>Family |                  | Commercial<br>(C)                 | E             | xtended<br>(E)                          | Industrial<br>(I)                    |  |  |  |  |  |
|                  |                  | 0°C to +85°C                      | 0°C to +100°C | 0°C to +110°C                           | -40°C to +100°C                      |  |  |  |  |  |
|                  |                  |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |
|                  | CG               |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |
|                  | Devices          |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |
|                  |                  |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |
|                  |                  |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |
|                  | ZU2EG            |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |
|                  | ZU3EG            |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |
|                  |                  |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |
|                  | ZU4EG            |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |  |  |
| Zynq             | ZU5EG<br>ZU6EG   |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |
| UltraScale+      | ZU7EG            |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |
|                  | ZU9EG            |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |
|                  | ZU11EG<br>ZU15EG |                                   |               |                                         |                                      |  |  |  |  |  |
|                  | ZU17EG           |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |
|                  | ZU19EG           |                                   |               |                                         |                                      |  |  |  |  |  |
|                  |                  |                                   | -3E (0.90V)   |                                         |                                      |  |  |  |  |  |
|                  | _,,              |                                   | -2E (0.85V)   |                                         | -2I (0.85V)                          |  |  |  |  |  |
|                  | EV<br>Devices    |                                   |               | -2LE <sup>(2)(3)</sup> (0.85V or 0.72V) |                                      |  |  |  |  |  |
|                  |                  |                                   | -1E (0.85V)   |                                         | -1I (0.85V)                          |  |  |  |  |  |
|                  |                  |                                   |               |                                         | -1LI <sup>(3)</sup> (0.85V or 0.72V) |  |  |  |  |  |

- 1. KU025 and KU095 are not available in -3E or -1LI speed/temperature grades.
- 2. In -2LE speed/temperature grade, devices can operate for a limited time with junction temperature of 110°C. Timing parameters adhere to the same speed file at 110°C as they do below 110°C, regardless of operating voltage (nominal at 0.85V or low voltage at 0.72V). Operation at 110°C Tj is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of device lifetime.
- 3. In Zynq UltraScale+ MPSoCs, when operating the PL at low voltage (0.72V), the PS operates at nominal voltage (0.85V).



The ordering information shown in Figure 3 applies to all packages in the Kintex UltraScale and Virtex UltraScale FPGAs. Refer to the Package Marking section of <u>UG575</u>, *UltraScale and UltraScale+ FPGAs Packaging and Pinouts User Guide* for a more detailed explanation of the device markings.



Figure 3: Kintex UltraScale and Virtex UltraScale FPGA Ordering Information



The ordering information shown in Figure 4 applies to all packages in the Kintex UltraScale+ and Virtex UltraScale+ FPGAs, and Figure 5 applies to Zyng UltraScale+s.

The -1L and -2L speed grades in the UltraScale+ families can run at one of two different  $V_{CCINT}$  operating voltages. At 0.72V, they operate at similar performance to the Kintex UltraScale and Virtex UltraScale devices with up to 30% reduction in power consumption. At 0.85V, they consume similar power to the Kintex UltraScale and Virtex UltraScale devices, but operate over 30% faster.

For UltraScale+ devices, the information in this document is pre-release, provided ahead of silicon ordering availability. Please contact your Xilinx sales representative for more information on Early Access Programs.



Figure 4: UltraScale+ FPGA Ordering Information



Figure 5: Zynq UltraScale+ Ordering Information