



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                         |
|----------------------------|-------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                |
| Core Processor             | 8051                                                                    |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 16MHz                                                                   |
| Connectivity               | UART/USART                                                              |
| Peripherals                | WDT                                                                     |
| Number of I/O              | 32                                                                      |
| Program Memory Size        | 8KB (8K x 8)                                                            |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 256 x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 4V                                                               |
| Data Converters            | -                                                                       |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 44-LCC (J-Lead)                                                         |
| Supplier Device Package    | 44-PLCC (16.6×16.6)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/at89ls52-16ji |
|                            |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 2. Pin Configurations

## 2.1 40-lead PDIP

|                | · · · · · |    |              |
|----------------|-----------|----|--------------|
| (T2) P1.0 🗌    | 1         | 40 |              |
| (T2 EX) P1.1 🗌 | 2         | 39 | P0.0 (AD0)   |
| P1.2           | 3         | 38 | P0.1 (AD1)   |
| P1.3 🗌         | 4         | 37 | D0.2 (AD2)   |
| P1.4 🗌         | 5         | 36 | 🗌 P0.3 (AD3) |
| (MOSI) P1.5 🗌  | 6         | 35 | D0.4 (AD4)   |
| (MISO) P1.6 🗌  | 7         | 34 | 🗌 P0.5 (AD5) |
| (SCK) P1.7 🗌   | 8         | 33 | P0.6 (AD6)   |
| RST 🗌          | 9         | 32 | D P0.7 (AD7) |
| (RXD) P3.0 🗌   | 10        | 31 | EA/VPP       |
| (TXD) P3.1 🗌   | 11        | 30 | ALE/PROG     |
| (INT0) P3.2 🗌  | 12        | 29 | <b>PSEN</b>  |
| (INT1) P3.3 🗌  | 13        | 28 | 🗌 P2.7 (A15) |
| (T0) P3.4 🗌    | 14        | 27 | 🗌 P2.6 (A14) |
| (T1) P3.5 🗌    | 15        | 26 | 🗆 P2.5 (A13) |
| (WR) P3.6 🗌    | 16        | 25 | 🗌 P2.4 (A12) |
| (RD) P3.7 🗌    | 17        | 24 | 🗌 P2.3 (A11) |
| XTAL2 🗌        | 18        | 23 | P2.2 (A10)   |
| XTAL1 🗌        | 19        | 22 | 2.1 (A9)     |
| GND 🗌          | 20        | 21 | 🗌 P2.0 (A8)  |

## 2.3 44-lead TQFP



## 2.2 44-lead PLCC



2

# 3. Block Diagram







# 4. Pin Description

| 4.1 | VCC    | Cumply voltage                                                                                                                                                                                                                                                                                              |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |        | Supply voltage.                                                                                                                                                                                                                                                                                             |
| 4.2 | GND    |                                                                                                                                                                                                                                                                                                             |
|     |        | Ground.                                                                                                                                                                                                                                                                                                     |
| 4.3 | Port 0 |                                                                                                                                                                                                                                                                                                             |
|     |        | Port 0 is an 8-bit open drain bi-directional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs.                                                                                                            |
|     |        | Port 0 can also be configured to be the multiplexed low-order address/data bus during accesses to external program and data memory. In this mode, P0 has internal pull-ups.                                                                                                                                 |
|     |        | Port 0 also receives the code bytes during Flash programming and outputs the code bytes dur-<br>ing program verification. <b>External pull-ups are required during program verification.</b>                                                                                                                |
| 4.4 | Port 1 |                                                                                                                                                                                                                                                                                                             |
|     |        | Port 1 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins, they are pulled high by the inter-<br>nal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low |

will source current  $(I_{IL})$  because of the internal pull-ups.

In addition, P1.0 and P1.1 can be configured to be the timer/counter 2 external count input (P1.0/T2) and the timer/counter 2 trigger input (P1.1/T2EX), respectively, as shown in the following table.

Port 1 also receives the low-order address bytes during Flash programming and verification.

| Port Pin | Alternate Functions                                                 |
|----------|---------------------------------------------------------------------|
| P1.0     | T2 (external count input to Timer/Counter 2), clock-out             |
| P1.1     | T2EX (Timer/Counter 2 capture/reload trigger and direction control) |
| P1.5     | MOSI (used for In-System Programming)                               |
| P1.6     | MISO (used for In-System Programming)                               |
| P1.7     | SCK (used for In-System Programming)                                |

### 4.5 Port 2

4

Port 2 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current  $(I_{IL})$  because of the internal pull-ups.

Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, Port 2 uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.

Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.

### 4.6 Port 3

Port 3 is an 8-bit bi-directional I/O port with internal pull-ups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins, they are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current ( $I_{II}$ ) because of the pull-ups.

Port 3 receives some control signals for Flash programming and verification.

Port 3 also serves the functions of various special features of the AT89LS52, as shown in the following table.

| Port Pin | Alternate Functions                    |  |  |  |
|----------|----------------------------------------|--|--|--|
| P3.0     | RXD (serial input port)                |  |  |  |
| P3.1     | XD (serial output port)                |  |  |  |
| P3.2     | INT0 (external interrupt 0)            |  |  |  |
| P3.3     | INT1 (external interrupt 1)            |  |  |  |
| P3.4     | T0 (timer 0 external input)            |  |  |  |
| P3.5     | T1 (timer 1 external input)            |  |  |  |
| P3.6     | WR (external data memory write strobe) |  |  |  |
| P3.7     | RD (external data memory read strobe)  |  |  |  |

#### 4.7 RST

Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. This pin drives High for 98 oscillator periods after the Watchdog times out. The DISRTO bit in SFR AUXR (address 8EH) can be used to disable this feature. In the default state of bit DISRTO, the RESET HIGH out feature is enabled.

## 4.8 ALE/PROG

Address Latch Enable (ALE) is an output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming.

In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external data memory.

If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode.

### 4.9 PSEN

Program Store Enable (PSEN) is the read strobe to external program memory.

When the AT89LS52 is executing code from external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory.



# 7. Watchdog Timer (One-time Enabled with Reset-out)

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upsets. The WDT consists of a 14-bit counter and the Watchdog Timer Reset (WDTRST) SFR. The WDT is defaulted to disable from exiting reset. To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, it will increment every machine cycle while the oscillator is running. The WDT timeout period is dependent on the external clock frequency. There is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST pin.

## 7.1 Using the WDT

To enable the WDT, a user must write 01EH and 0E1H in sequence to the WDTRST register (SFR location 0A6H). When the WDT is enabled, the user needs to service it by writing 01EH and 0E1H to WDTRST to avoid a WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH), and this will reset the device. When the WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycles. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write-only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST pin. The RESET pulse duration is 98xTOSC, where TOSC=1/FOSC. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

## 7.2 WDT During Power-down and Idle

In Power-down mode the oscillator stops, which means the WDT also stops. While in Powerdown mode, the user does not need to service the WDT. There are two methods of exiting Power-down mode: by a hardware reset or via a level-activated external interrupt which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, servicing the WDT should occur as it normally does whenever the AT89LS52 is reset. Exiting Power-down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service for the interrupt used to exit Power-down mode.

To ensure that the WDT does not overflow within a few states of exiting Power-down, it is best to reset the WDT just before entering Power-down mode.

Before going into the IDLE mode, the WDIDLE bit in SFR AUXR is used to determine whether the WDT continues to count if enabled. The WDT keeps counting during IDLE (WDIDLE bit = 0) as the default state. To prevent the WDT from resetting the AT89LS52 while in IDLE mode, the user should always set up a timer that will periodically exit IDLE, service the WDT, and reenter IDLE mode.

With WDIDLE bit enabled, the WDT will stop to count in IDLE mode and resumes the count upon exit from IDLE.



## 10.1 Capture Mode

In the capture mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Timer 2 performs the same operation, but a 1-to-0 transition at external input T2EX also causes the current value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respectively. In addition, the transition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, like TF2, can generate an interrupt. The capture mode is illustrated in Figure 10-1.





## 10.2 Auto-reload (Up or Down Counter)

Timer 2 can be programmed to count up or down when configured in its 16-bit auto-reload mode. This feature is invoked by the DCEN (Down Counter Enable) bit located in the SFR T2MOD (see Table 10-2). Upon reset, the DCEN bit is set to 0 so that timer 2 will default to count up. When DCEN is set, Timer 2 can count up or down, depending on the value of the T2EX pin.

Figure 10-2 shows Timer 2 automatically counting up when DCEN=0. In this mode, two options are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 counts up to 0FFFFH and then sets the TF2 bit upon overflow. The overflow also causes the timer registers to be reloaded with the 16-bit value in RCAP2H and RCAP2L. The values in Timer in Capture ModeRCAP2H and RCAP2L are preset by software. If EXEN2 = 1, a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at external input T2EX. This transition also sets the EXF2 bit. Both the TF2 and EXF2 bits can generate an interrupt if enabled.

Setting the DCEN bit enables Timer 2 to count up or down, as shown in Figure 10-2. In this mode, the T2EX pin controls the direction of the count. A logic 1 at T2EX makes Timer 2 count up. The timer will overflow at 0FFFFH and set the TF2 bit. This overflow also causes the 16-bit value in RCAP2H and RCAP2L to be reloaded into the timer registers, TH2 and TL2, respectively.

A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal the values stored in RCAP2H and RCAP2L. The underflow sets the TF2 bit and causes 0FFFFH to be reloaded into the timer registers.

The EXF2 bit toggles whenever Timer 2 overflows or underflows and can be used as a 17th bit of resolution. In this operating mode, EXF2 does not flag an interrupt.







Figure 10-4. Timer 2 in Baud Rate Generator Mode









## 12. Programmable Clock Out

A 50% duty cycle clock can be programmed to come out on P1.0, as shown in Figure 11-1. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed to input the external clock for Timer/Counter 2 or to output a 50% duty cycle clock ranging from 61 Hz to 4 MHz (for a 16 MHz operating frequency).

To configure the Timer/Counter 2 as a clock generator, bit  $C/\overline{T2}$  (T2CON.1) must be cleared and bit T2OE (T2MOD.1) must be set. Bit TR2 (T2CON.2) starts and stops the timer.

The clock-out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (RCAP2H, RCAP2L), as shown in the following equation.

Clock-Out Frequency = 
$$\frac{\text{Oscillator Frequency}}{4 \times [65536-(\text{RCAP2H}, \text{RCAP2L})]}$$

In the clock-out mode, Timer 2 roll-overs will not generate an interrupt. This behavior is similar to when Timer 2 is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate and clock-out frequencies cannot be determined independently from one another since they both use RCAP2H and RCAP2L.





## 13. Interrupts

The AT89LS52 has a total of six interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (Timers 0, 1, and 2), and the serial port interrupt. These interrupts are all shown in Figure 13-1.

Each of these interrupt sources can be individually enabled or disabled by setting or clearing a bit in Special Function Register IE. IE also contains a global disable bit, EA, which disables all interrupts at once.

Note that Table 13-1 shows that bit position IE.6 is unimplemented. User software should not write 1 to this bit position, since it may be used in future AT89 products.

Timer 2 interrupt is generated by the logical OR of bits TF2 and EXF2 in register T2CON. Neither of these flags is cleared by hardware when the service routine is vectored to. In fact, the service routine may have to determine whether it was TF2 or EXF2 that generated the interrupt, and that bit will have to be cleared in software.

The Timer 0 and Timer 1 flags, TF0 and TF1, are set at S5P2 of the cycle in which the timers overflow. The values are then polled by the circuitry in the next cycle. However, the Timer 2 flag, TF2, is set at S2P2 and is polled in the same cycle in which the timer overflows.

| (MSB)             |                                                                                                                                                                                |                                       |                               | (LSB)           |               |                |                |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|-----------------|---------------|----------------|----------------|--|
| EA                | -                                                                                                                                                                              | ET2 ES ET1 EX1 ET0 EX0                |                               |                 |               | EX0            |                |  |
| Enable Bit = 1 e  | Enable Bit = 1 enables the interrupt.                                                                                                                                          |                                       |                               |                 |               |                |                |  |
| Enable Bit = 0 d  | isables the in                                                                                                                                                                 | nterrupt.                             |                               |                 |               |                |                |  |
| Symbol            | Posit                                                                                                                                                                          | ion                                   | Fund                          | tion            |               |                |                |  |
| EA                | IE.7 Disables all interrupts. If EA = 0, no interrupt is acknowledged. If EA = 1, each interrupt source is individually enabled or disabled by setting or clearing enable bit. |                                       |                               |                 | ource is      |                |                |  |
| -                 | IE.6                                                                                                                                                                           | IE.6 Reserved                         |                               |                 | Reserved.     |                |                |  |
| ET2               | IE.5                                                                                                                                                                           |                                       | Time                          | r 2 interrupt ( | enable bit.   |                |                |  |
| ES                | IE.4                                                                                                                                                                           |                                       | Seria                         | l Port interru  | pt enable bit |                |                |  |
| ET1               | IE.3                                                                                                                                                                           |                                       | Time                          | r 1 interrupt   | enable bit.   |                |                |  |
| EX1               | IE.2                                                                                                                                                                           | IE.2 External interrupt 1 enable bit. |                               |                 |               |                |                |  |
| ET0               | IE.1                                                                                                                                                                           |                                       | Timer 0 interrupt enable bit. |                 |               |                |                |  |
| EX0               | IE.0                                                                                                                                                                           | E.0 External interrupt 0 enable bit.  |                               |                 |               |                |                |  |
| User software sho | uld never w                                                                                                                                                                    | rite 1s to res                        | served bits,                  | because the     | y may be us   | ed in future / | AT89 products. |  |

#### Table 13-1. Interrupt Enable (IE) Register

#### Figure 13-1. Interrupt Sources



## 14. Oscillator Characteristics

XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier that can be configured for use as an on-chip oscillator, as shown in Figure 16-1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven, as shown in Figure 16-2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clock-ing circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed.

## 15. Idle Mode

In idle mode, the CPU puts itself to sleep while all the on-chip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special functions registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset.

Note that when idle mode is terminated by a hardware reset, the device normally resumes program execution from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when idle mode is terminated by a reset, the instruction following the one that invokes idle mode should not write to a port pin or to external memory.





## 16. Power-down Mode

In the Power-down mode, the oscillator is stopped, and the instruction that invokes Power-down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power-down mode is terminated. Exit from Power-down mode can be initiated either by a hardware reset or by activation of an enabled external interrupt ( $\overline{INT0}$  or  $\overline{INT1}$ ). Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before V<sub>CC</sub> is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize.

Figure 16-1. Oscillator Connections



Note: C1, C2 = 30 pF  $\pm$  10 pF for Crystals = 40 pF  $\pm$  10 pF for Ceramic Resonators





### 19.1 Serial Programming Algorithm

To program and verify the AT89LS52 in the serial programming mode, the following sequence is recommended:

- 1. Power-up sequence:
  - a. Apply power between VCC and GND pins.
  - b. Set RST pin to "H".

If a crystal is not connected across pins XTAL1 and XTAL2, apply a 3 MHz to 16 MHz clock to XTAL1 pin and wait for at least 10 milliseconds.

- 2. Enable serial programming by sending the Programming Enable serial instruction to pin MOSI/P1.5. The frequency of the shift clock supplied at pin SCK/P1.7 needs to be less than the CPU clock at XTAL1 divided by 16.
- 3. The Code array is programmed one byte at a time in either the Byte or Page mode. The write cycle is self-timed and typically takes less than 1 ms at 2.7V.
- 4. Any memory location can be verified by using the Read instruction which returns the content at the selected address at serial output MISO/P1.6.
- 5. At the end of a programming session, RST can be set low to commence normal device operation.

Power-off sequence (if needed):

- 1. Set XTAL1 to "L" (if a crystal is not used).
- 2. Set RST to "L".
- 3. Turn  $V_{CC}$  power off.

**Data Polling:** The Data Polling feature is also available in the serial mode. In this mode, during a byte write cycle an attempted read of the last byte written will result in the complement of the MSB of the serial output byte on MISO.

#### **19.2 Serial Programming Instruction Set**

The Instruction Set for Serial Programming follows a 4-byte protocol and is shown in Table 22-1.



Figure 20-1. Programming the Flash Memory (Parallel Mode)









Figure 21-2. Flash Memory Serial Downloading



# 22. Flash Programming and Verification Waveforms – Serial Mode



Figure 22-1. Serial Programming Waveforms



| <b>_</b> |   |
|----------|---|
|          | R |

|                                     | Instruction Format |                                                                                                                            |                                   |                                            |                                                                                             |
|-------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------|
| Instruction                         | Byte 1             | Byte 2                                                                                                                     | Byte 3                            | Byte 4                                     | Operation                                                                                   |
| Programming Enable                  | 1010 1100          | 0101 0011                                                                                                                  | XXXX XXXX                         | xxxx xxxx<br>0110 1001<br>(Output on MISO) | Enable Serial Programming while RST is high                                                 |
| Chip Erase                          | 1010 1100          | 100x xxxx                                                                                                                  | XXXX XXXX                         | XXXX XXXX                                  | Chip Erase Flash memory<br>array                                                            |
| Read Program Memory<br>(Byte Mode)  | 0010 0000          | A12<br>A11<br>A10<br>A8<br>A8                                                                                              | A7<br>A5<br>A3<br>A1<br>A0<br>A0  | D7<br>D6<br>D4<br>D3<br>D3<br>D1<br>D1     | Read data from Program memory in the byte mode                                              |
| Write Program Memory<br>(Byte Mode) | 0100 0000          | A11<br>A11<br>A99<br>A89<br>A89<br>A89<br>A89<br>A80<br>A11<br>A12<br>A12<br>A12<br>A12<br>A12<br>A12<br>A12<br>A12<br>A12 | A7<br>A55<br>A3<br>A1<br>A0<br>A1 | D7<br>D6<br>D4<br>D3<br>D3<br>D0           | Write data to Program<br>memory in the byte mode                                            |
| Write Lock Bits <sup>(1)</sup>      | 1010 1100          | 1110 00振 없                                                                                                                 | XXXX XXXX                         | XXXX XXXX                                  | Write Lock bits. See Note 1.                                                                |
| Read Lock Bits                      | 0010 0100          | XXXX XXXX                                                                                                                  | XXXX XXXX                         | XXX <sup>EB</sup> <sup>EB</sup> XX         | Read back current status of<br>the lock bits (a programmed<br>lock bit reads back as a "1") |
| Read Signature Bytes                | 0010 1000          | A12<br>A11<br>A11<br>A8<br>A8                                                                                              | ₽xxx xxx0                         | Signature Byte                             | Read Signature Byte                                                                         |
| Read Program Memory<br>(Page Mode)  | 0011 0000          | A12<br>A10<br>A8<br>A8<br>A8                                                                                               | Byte 0                            | Byte 1 Byte 255                            | Read data from Program<br>memory in the Page Mode<br>(256 bytes)                            |
| Write Program Memory<br>(Page Mode) | 0101 0000          | A12<br>A11<br>A8<br>A8<br>A8<br>A8                                                                                         | Byte 0                            | Byte 1 Byte 255                            | Write data to Program<br>memory in the Page Mode<br>(256 bytes)                             |

Table 22-1. Serial Programming Instruction Set

Note: 1. B1 = 0, B2 = 0 ---> Mode 1, no lock protection

B1 = 0, B2 = 1 ---> Mode 2, lock bit 1 activated B1 = 1, B2 = 0 ---> Mode 3, lock bit 2 activated B1 = 1, B1 = 1 ---> Mode 4, lock bit 3 activated

Each of the lock bit modes needs to be activated sequentially before Mode 4 can be executed.

After Reset signal is high, SCK should be low for at least 64 system clocks before it goes high to clock in the enable data bytes. No pulsing of Reset signal is necessary. SCK should be no faster than 1/16 of the system clock at XTAL1.

For Page Read/Write, the data always starts from byte 0 to 255. After the command byte and upper address byte are latched, each byte thereafter is treated as data until all 256 bytes are shifted in/out. Then the next instruction will be ready to be decoded.



# 25. DC Characteristics

The values shown in this table are valid for  $T_A = -40^{\circ}C$  to  $85^{\circ}C$  and  $V_{CC} = 2.7V$  to 4.0V, unless otherwise noted.

| Symbol           | Parameter                                                | Condition                                       | Min                      | Max                      | Units |
|------------------|----------------------------------------------------------|-------------------------------------------------|--------------------------|--------------------------|-------|
| V <sub>IL</sub>  | Input Low Voltage                                        | (Except EA)                                     | -0.5                     | 0.7                      | V     |
| V <sub>IL1</sub> | Input Low Voltage (EA)                                   |                                                 | -0.5                     | 0.2 V <sub>CC</sub> -0.3 | V     |
| V <sub>IH</sub>  | Input High Voltage                                       | (Except XTAL1, RST)                             | 0.2 V <sub>CC</sub> +0.9 | V <sub>CC</sub> +0.5     | V     |
| V <sub>IH1</sub> | Input High Voltage                                       | (XTAL1, RST)                                    | 0.7 V <sub>CC</sub>      | V <sub>CC</sub> +0.5     | V     |
| V <sub>OL</sub>  | Output Low Voltage <sup>(1)</sup> (Ports 1,2,3)          | I <sub>OL</sub> = 0.8 mA                        |                          | 0.45                     | V     |
| V <sub>OL1</sub> | Output Low Voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 1.6 mA                        |                          | 0.45                     | V     |
|                  |                                                          | $I_{OH} = -60 \ \mu A, \ V_{CC} = 5V \pm 10\%$  | 2.4                      |                          | V     |
| V <sub>OH</sub>  | Output High Voltage<br>(Ports 1,2,3, ALE, PSEN)          | Ι <sub>ΟΗ</sub> = -25 μΑ                        | 0.65 V <sub>CC</sub>     |                          | V     |
|                  | (1013 1,2,0, ALL, 10LN)                                  | I <sub>OH</sub> = -10 μA                        | 0.80 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | $I_{OH} = -800 \ \mu A, \ V_{CC} = 5V \pm 10\%$ | 2.4                      |                          | V     |
|                  | Output High Voltage<br>(Port 0 in External Bus Mode)     | Ι <sub>OH</sub> = -300 μΑ                       | 0.75 V <sub>CC</sub>     |                          | V     |
|                  |                                                          | Ι <sub>OH</sub> = -80 μΑ                        | 0.9 V <sub>CC</sub>      |                          | V     |
| I                | Logical 0 Input Current (Ports 1,2,3)                    | V <sub>IN</sub> = 0.45V                         |                          | -50                      | μA    |
| I <sub>TL</sub>  | Logical 1 to 0 Transition Current<br>(Ports 1,2,3)       | $V_{\rm IN}=2V,V_{\rm CC}=5V\pm10\%$            |                          | -150                     | μA    |
| ILI              | Input Leakage Current (Port 0, EA)                       | 0.45 < V <sub>IN</sub> < V <sub>CC</sub>        |                          | ±10                      | μA    |
| RRST             | Reset Pulldown Resistor                                  |                                                 | 50                       | 300                      | KΩ    |
| C <sub>IO</sub>  | Pin Capacitance                                          | Test Freq. = 1 MHz, T <sub>A</sub> = 25°C       |                          | 10                       | pF    |
|                  | Davies Querche Quercet                                   | Active Mode, 12 MHz                             |                          | 25                       | mA    |
| I <sub>CC</sub>  | Power Supply Current                                     | Idle Mode, 12 MHz                               |                          | 6.5                      | mA    |
|                  | Power-down Mode <sup>(1)</sup>                           | V <sub>CC</sub> = 4.0V                          |                          | 30                       | μA    |

Notes: 1. Under steady state (non-transient) conditions,  $I_{OL}$  must be externally limited as follows: Maximum  $I_{OL}$  per port pin: 10 mA

Maximum I<sub>OL</sub> per 8-bit port:

Port 0: 26 mA Ports 1, 2, 3: 15 mA

Maximum total  $I_{\mbox{\scriptsize OL}}$  for all output pins: 71 mA

If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

2. Minimum  $V_{CC}$  for Power-down is 2V.



# 32. Serial Port Timing: Shift Register Mode Test Conditions

The values in this table are valid for  $V_{CC}$  = 2.7V to 4.0V and Load Capacitance = 80 pF.

|                   |                                          |     | lz Osc | Variable Oscillator       |                           |       |
|-------------------|------------------------------------------|-----|--------|---------------------------|---------------------------|-------|
| Symbol            | Parameter                                | Min | Мах    | Min                       | Мах                       | Units |
| t <sub>XLXL</sub> | Serial Port Clock Cycle Time             | 1.0 |        | 12 t <sub>CLCL</sub>      |                           | μs    |
| t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge   | 700 |        | 10 t <sub>CLCL</sub> -133 |                           | ns    |
| t <sub>xHQX</sub> | Output Data Hold After Clock Rising Edge | 50  |        | 2 t <sub>CLCL</sub> -80   |                           | ns    |
| t <sub>XHDX</sub> | Input Data Hold After Clock Rising Edge  | 0   |        | 0                         |                           | ns    |
| t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid    |     | 700    |                           | 10 t <sub>CLCL</sub> -133 | ns    |

# 33. Shift Register Mode Timing Waveforms



# 34. AC Testing Input/Output Waveforms<sup>(1)</sup>



Note: 1. AC Inputs during testing are driven at  $V_{CC}$  - 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at  $V_{IH}$  min. for a logic 1 and  $V_{IL}$  max. for a logic 0.

# 35. Float Waveforms<sup>(1)</sup>



Note: 1. For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs.

# 36. Ordering Information

# 36.1 Green Package Option (Pb/Halide-free)

| Speed<br>(MHz) | Power<br>Supply | Ordering Code | Package | Operation Range   |
|----------------|-----------------|---------------|---------|-------------------|
|                |                 | AT89LS52-16AU | 44A     | Industrial        |
| 16             | 6 2.7V to 4.0V  | AT89LS52-16JU | 44J     |                   |
|                |                 | AT89LS52-16PU | 40P6    | (-40° C to 85° C) |

|             | Package Type                                            |  |  |  |  |
|-------------|---------------------------------------------------------|--|--|--|--|
| 44 <b>A</b> | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP)    |  |  |  |  |
| 44J         | 44J 44-lead, Plastic J-leaded Chip Carrier (PLCC)       |  |  |  |  |
| 40P6        | 40-pin, 0.600" Wide, Plastic Dual Inline Package (PDIP) |  |  |  |  |





# 37. Packaging Information

## 37.1 44A



36 **AT89LS52** 



### 37.3 40P6

