

#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

## Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Details                         |                                                                       |
|---------------------------------|-----------------------------------------------------------------------|
| Product Status                  | Obsolete                                                              |
| Core Processor                  | ARM920T                                                               |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 200MHz                                                                |
| Co-Processors/DSP               | -                                                                     |
| RAM Controllers                 | SDRAM                                                                 |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | LCD, Touch Panel                                                      |
| Ethernet                        | ·                                                                     |
| SATA                            | ·                                                                     |
| USB                             | USB 1.x (1)                                                           |
| Voltage - I/O                   | 1.8V, 3.0V                                                            |
| Operating Temperature           | 0°C ~ 70°C (TA)                                                       |
| Security Features               | <u>.</u>                                                              |
| Package / Case                  | 256-MAPBGA                                                            |
| Supplier Device Package         |                                                                       |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc9328mx1vm20 |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Introduction



Figure 1. i.MX1 Functional Block Diagram

# 1.1 Features

To support a wide variety of applications, the processor offers a robust array of features, including the following:

- ARM920T<sup>TM</sup> Microprocessor Core
- AHB to IP Bus Interfaces (AIPIs)
- External Interface Module (EIM)
- SDRAM Controller (SDRAMC)
- DPLL Clock and Power Control Module
- Three Universal Asynchronous Receiver/Transmitters (UART 1, UART 2, and UART3)
- Two Serial Peripheral Interfaces (SPI1 and SPI2)
- Two General-Purpose 32-bit Counters/Timers
- Watchdog Timer
- Real-Time Clock/Sampling Timer (RTC)
- LCD Controller (LCDC)
- Pulse-Width Modulation (PWM) Module
- Universal Serial Bus (USB) Device
- Multimedia Card and Secure Digital (MMC/SD) Host Controller Module
- Memory Stick® Host Controller (MSHC)
- Direct Memory Access Controller (DMAC)
- Two Synchronous Serial Interfaces and an Inter-IC Sound (SSI1 and SSI2/I<sup>2</sup>S) Module
- Inter-IC (I<sup>2</sup>C) Bus Module
- Video Port



in the system, these Bluetooth pins can be used as general purpose I/O pins and BTRFVDD can be used as other NVDD pins.

For more information about I/O pads grouping per VDD, please refer to Table 2 on page 4.

| Symbol         | Rating                                                                                         | Minimum | Maximum | Unit |
|----------------|------------------------------------------------------------------------------------------------|---------|---------|------|
| T <sub>A</sub> | Operating temperature range<br>MC9328MX1VM20\MC9328MX1VM15                                     | 0       | 70      | °C   |
| T <sub>A</sub> | Operating temperature range<br>MC9328MX1DVM20\MC9328MX1DVM15                                   | -30     | 70      | °C   |
| T <sub>A</sub> | Operating temperature range<br>MC9328MX1CVM15                                                  | -40     | 85      | °C   |
| NVDD           | I/O supply voltage (if using MSHC, CSI, SPI, BTA, LCD, and USBd which are only 3 V interfaces) | 2.70    | 3.30    | V    |
| NVDD           | I/O supply voltage (if not using the peripherals listed above)                                 | 1.70    | 3.30    | V    |
| QVDD           | Internal supply voltage (Core = 150 MHz)                                                       | 1.70    | 1.90    | V    |
| QVDD           | Internal supply voltage (Core = 200 MHz)                                                       | 1.80    | 2.00    | V    |
| AVDD           | Analog supply voltage                                                                          | 1.70    | 3.30    | V    |

## **Table 5. Recommended Operating Range**

# 3.3 Power Sequence Requirements

For required power-up and power-down sequencing, please refer to the "Power-Up Sequence" section of application note AN2537 on the i.MX applications processor website.

# 3.4 DC Electrical Characteristics

Table 6 contains both maximum and minimum DC characteristics of the i.MX1 processor.

| Number or<br>Symbol | Parameter                                                                                                                                                                                                                                                                                                    | Min | Typical                                                 | Max | Unit |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------------------------------------|-----|------|
| Іор                 | Full running operating current at 1.8V for QVDD, 3.3V for<br>NVDD/AVDD (Core = 96 MHz, System = 96 MHz, MPEG4<br>decoding playback from external memory card to both<br>external SSI audio decoder and driving TFT display panel,<br>and OS with MMU enabled memory system is running on<br>external SDRAM). | _   | QVDD at<br>1.8V = 120mA;<br>NVDD+AVDD at<br>3.0V = 30mA | -   | mA   |
| Sidd <sub>1</sub>   | Standby current<br>(Core = 150 MHz, QVDD = 1.8V, temp = 25°C)                                                                                                                                                                                                                                                | _   | 25                                                      | -   | μA   |
| Sidd <sub>2</sub>   | Standby current<br>(Core = 150 MHz, QVDD = 1.8V, temp = 55°C)                                                                                                                                                                                                                                                | -   | 45                                                      | -   | μA   |
| Sidd <sub>3</sub>   | Standby current<br>(Core = 150 MHz, QVDD = 2.0V, temp = 25°C)                                                                                                                                                                                                                                                | _   | 35                                                      | -   | μA   |

Table 6. Maximum and Minimum DC Characteristics



Functional Description and Application Information



Figure 5. EIM Bus Timing Diagram

| Ref No. | Parameter -                        | 1.8 ± 0.1 V |         |      | 3.0 ± 0.3 V |         |     | Unit |
|---------|------------------------------------|-------------|---------|------|-------------|---------|-----|------|
|         |                                    | Min         | Typical | Max  | Min         | Typical | Max | Unit |
| 1a      | Clock fall to address valid        | 2.48        | 3.31    | 9.11 | 2.4         | 3.2     | 8.8 | ns   |
| 1b      | Clock fall to address invalid      | 1.55        | 2.48    | 5.69 | 1.5         | 2.4     | 5.5 | ns   |
| 2a      | Clock fall to chip-select valid    | 2.69        | 3.31    | 7.87 | 2.6         | 3.2     | 7.6 | ns   |
| 2b      | Clock fall to chip-select invalid  | 1.55        | 2.48    | 6.31 | 1.5         | 2.4     | 6.1 | ns   |
| 3a      | Clock fall to Read (Write) Valid   | 1.35        | 2.79    | 6.52 | 1.3         | 2.7     | 6.3 | ns   |
| Зb      | Clock fall to Read (Write) Invalid | 1.86        | 2.59    | 6.11 | 1.8         | 2.5     | 5.9 | ns   |



**Functional Description and Application Information** 



Figure 12. WSC = 1, OEA = 1, A.WORD/E.HALF



























Functional Description and Application Information



Note 1: x = 0, 1, 2 or 3 Note 2: EBC = Enable Byte Control bit (bit 11) on the Chip Select Control Register





#### 4.6.2 **Gain Calculations**

The ideal mapping of input voltage to output digital sample is defined as follows:



In general, the mapping function is:

S = G \* V + C

Where V is input, S is output, G is the slope, and C is the y-intercept.

Nominal Gain  $G_0 = 65535 / 4800 = 13.65 \text{mV}^{-1}$ Nominal Offset  $\tilde{C}_0 = 65535 / 2 = 32767$ 

#### 4.6.3 **Offset Calculations**

The ideal mapping of input voltage to output digital sample is defined as:





In general, the mapping function is:

S = G \* V + C

Where V is input, S is output, G is the slope, and C is the y-intercept.

Nominal Gain  $G_0 = 65535 / 4800 = 13.65 \text{mV}^{-1}$ Nominal Offset  $C_0 = 65535 / 2 = 32767$ 





Figure 43. Slave SPI Timing Diagram FIFO Advanced by SS Rising Edge



| Ref No. | Parameter                        | 3.0 ± 0                   | Unit    |      |
|---------|----------------------------------|---------------------------|---------|------|
| nei No. | Farameter                        | Minimum                   | Maximum | Onit |
| 1       | SPI_RDY to SS output low         | 2T <sup>1</sup>           | _       | ns   |
| 2       | SS output low to first SCLK edge | 3 • Tsclk <sup>2</sup>    | _       | ns   |
| 3       | Last SCLK edge to SS output high | 2 • Tsclk                 | -       | ns   |
| 4       | SS output high to SPI_RDY low    | 0                         | _       | ns   |
| 5       | SS output pulse width            | Tsclk + WAIT <sup>3</sup> | _       | ns   |
| 6       | SS input low to first SCLK edge  | Т                         | _       | ns   |
| 7       | SS input pulse width             | Т                         | _       | ns   |

## Table 24. Timing Parameter Table for Figure 39 through Figure 43

<sup>1</sup> T = CSPI system clock period (PERCLK2).

<sup>2</sup> Tsclk = Period of SCLK.

<sup>3</sup> WAIT = Number of bit clocks (SCLK) or 32.768 kHz clocks per Sample Period Control Register.



Figure 44. SPI SCLK Timing Diagram

# Table 25. Timing Parameter Table for SPI SCLK

| Ref No. | Parameter        | 3.0 ± 0 | Unit    |      |
|---------|------------------|---------|---------|------|
|         |                  | Minimum | Maximum | onit |
| 8       | SCLK frequency   | 0       | 10      | MHz  |
| 9       | SCLK pulse width | 100     | _       | ns   |

# 4.9 LCD Controller

This section includes timing diagrams for the LCD controller. For detailed timing diagrams of the LCD controller with various display configurations, refer to the LCD controller chapter of the *MC9328MX1 Reference Manual*.



Figure 45. SCLK to LD Timing Diagram





Table 30. Timing Values for Figure 48 through Figure 52

| Parameter                                                                         | Symbol | Minimum | Maximum     | Unit         |  |  |  |  |
|-----------------------------------------------------------------------------------|--------|---------|-------------|--------------|--|--|--|--|
| MMC/SD bus clock, CLK (All values are referred to minimum (VIH) and maximum (VIL) |        |         |             |              |  |  |  |  |
| Command response cycle                                                            | NCR    | 2       | 64          | Clock cycles |  |  |  |  |
| Identification response cycle                                                     | NID    | 5       | 5           | Clock cycles |  |  |  |  |
| Access time delay cycle                                                           | NAC    | 2       | TAAC + NSAC | Clock cycles |  |  |  |  |



**Functional Description and Application Information** 



Figure 55. MSHC Signal Timing Diagram

| Ref | Parameter                              | 3.0 ±   | Unit    |     |
|-----|----------------------------------------|---------|---------|-----|
| No. | Falanielei                             | Minimum | Maximum | onn |
| 1   | MS_SCLKI frequency                     | -       | 25      | MHz |
| 2   | MS_SCLKI high pulse width              | 20      | _       | ns  |
| 3   | MS_SCLKI low pulse width               | 20      | _       | ns  |
| 4   | MS_SCLKI rise time                     | -       | 3       | ns  |
| 5   | MS_SCLKI fall time                     | -       | 3       | ns  |
| 6   | MS_SCLKO frequency <sup>1</sup>        | -       | 25      | MHz |
| 7   | MS_SCLKO high pulse width <sup>1</sup> | 20      | _       | ns  |
| 8   | MS_SCLKO low pulse width <sup>1</sup>  | 15      | _       | ns  |
| 9   | MS_SCLKO rise time <sup>1</sup>        | -       | 5       | ns  |
| 10  | MS_SCLKO fall time <sup>1</sup>        | _       | 5       | ns  |
| 11  | MS_BS delay time <sup>1</sup>          | _       | 3       | ns  |



| Ref No. | Parameter                      | 1.8 ±   | 0.1 V   | 3.0 ±   | Unit    |      |
|---------|--------------------------------|---------|---------|---------|---------|------|
|         | Falameter                      | Minimum | Maximum | Minimum | Maximum | Onit |
| Зb      | Clock rise time <sup>1</sup>   | -       | 6.67    | -       | 5/10    | ns   |
| 4a      | Output delay time <sup>1</sup> | 5.7     | -       | 5       | -       | ns   |
| 4b      | Output setup time <sup>1</sup> | 5.7     | _       | 5       | _       | ns   |

 Table 32. PWM Output Timing Parameter Table (Continued)

<sup>1</sup>  $C_L$  of PWMO = 30 pF

# 4.13 SDRAM Controller

This section shows timing diagrams and parameters associated with the SDRAM (synchronous dynamic random access memory) Controller.





| Ref No. | Parameter                            | 1.8 ± 0.1 V |         | 3.0 ± 0.3 V |         | Unit |
|---------|--------------------------------------|-------------|---------|-------------|---------|------|
| ner No. | Falameter                            | Minimum     | Maximum | Minimum     | Maximum | Unit |
| 1       | Hold time (repeated) START condition | 182         | _       | 160         | -       | ns   |
| 2       | Data hold time                       | 0           | 171     | 0           | 150     | ns   |
| 3       | Data setup time                      | 11.4        | _       | 10          | -       | ns   |
| 4       | HIGH period of the SCL clock         | 80          | _       | 120         | -       | ns   |
| 5       | LOW period of the SCL clock          | 480         | _       | 320         | -       | ns   |
| 6       | Setup time for STOP condition        | 182.4       | _       | 160         | _       | ns   |

## Table 38. I<sup>2</sup>C Bus Timing Parameter Table

# 4.16 Synchronous Serial Interface

The transmit and receive sections of the SSI can be synchronous or asynchronous. In synchronous mode, the transmitter and the receiver use a common clock and frame synchronization signal. In asynchronous mode, the transmitter and receiver each have their own clock and frame synchronization signals. Continuous or gated clock mode can be selected. In continuous mode, the clock runs continuously. In gated clock mode, the clock functions only during transmission. The internal and external clock timing diagrams are shown in Figure 65 through Figure 67.

Normal or network mode can also be selected. In normal mode, the SSI functions with one data word of I/O per frame. In network mode, a frame can contain between 2 and 32 data words. Network mode is typically used in star or ring-time division multiplex networks with other processors or codecs, allowing interface to time division multiplexed networks without additional logic. Use of the gated clock is not allowed in network mode. These distinctions result in the basic operating modes that allow the SSI to communicate with a wide variety of devices.



Figure 64. SSI Transmitter Internal Clock Timing Diagram



**Functional Description and Application Information** 







Note: SRXD Input in Synchronous mode only

Figure 66. SSI Transmitter External Clock Timing Diagram





Figure 69. Sensor Output Data on Pixel Clock Rising Edge CSI Latches Data on Pixel Clock Falling Edge

| Ref No. | Parameter               | Min   | Мах | Unit |
|---------|-------------------------|-------|-----|------|
| 1       | csi_vsync to csi_hsync  | 180   | -   | ns   |
| 2       | csi_hsync to csi_pixclk | 1     | _   | ns   |
| 3       | csi_d setup time        | 1     | -   | ns   |
| 4       | csi_d hold time         | 1     | -   | ns   |
| 5       | csi_pixclk high time    | 10.42 | -   | ns   |
| 6       | csi_pixclk low time     | 10.42 | -   | ns   |
| 7       | csi_pixclk frequency    | 0     | 48  | MHz  |

Table 42. Gated Clock Mode Timing Parameters

The limitation on pixel clock rise time / fall time are not specified. It should be calculated from the hold time and setup time, according to:

# Rising-edge latch data

max rise time allowed = (positive duty cycle - hold time) max fall time allowed = (negative duty cycle - setup time)

In most of case, duty cycle is 50 / 50, therefore

max rise time = (period / 2 - hold time) max fall time = (period / 2 - setup time)

For example: Given pixel clock period = 10ns, duty cycle = 50 / 50, hold time = 1ns, setup time = 1ns.

positive duty cycle = 10 / 2 = 5ns => max rise time allowed = 5 - 1 = 4ns negative duty cycle = 10 / 2 = 5ns => max fall time allowed = 5 - 1 = 4ns



#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MC9328MX1 Rev. 7 12/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. ARM and the ARM POWERED logo are the registered trademarks of ARM Limited. ARM9, ARM920T, and ARM9TDMI are the trademarks of ARM Limited. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2006. All rights reserved.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

