



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | 8051                                                                      |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 50MHz                                                                     |
| Connectivity               | EBI/EMI, SMBus (2-Wire/I <sup>2</sup> C), CANbus, LINbus, SPI, UART/USART |
| Peripherals                | POR, PWM, Temp Sensor, WDT                                                |
| Number of I/O              | 33                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 2.25K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.25V                                                              |
| Data Converters            | A/D 32x12b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 40-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 40-QFN (6x6)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/c8051f568-im            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Figure 25.1 TO Mode 0 Block Diagram                                 | 262 |
|---------------------------------------------------------------------|-----|
| Figure 25.2. To Mode 2 Block Diagram                                | 202 |
| Figure 25.2. TO Mode 2 Block Diagram                                | 203 |
|                                                                     | 204 |
| Figure 25.4. Timer 2 16-Bit Mode Block Diagram                      | 269 |
| Figure 25.5. Timer 2 8-Bit Mode Block Diagram                       | 270 |
| Figure 25.6. Timer 2 External Oscillator Capture Mode Block Diagram | 271 |
| Figure 25.7. Timer 3 16-Bit Mode Block Diagram                      | 275 |
| Figure 25.8. Timer 3 8-Bit Mode Block Diagram                       | 276 |
| Figure 25.9. Timer 3 External Oscillator Capture Mode Block Diagram | 277 |
| Figure 26.1. PCA Block Diagram                                      | 281 |
| Figure 26.2. PCA Counter/Timer Block Diagram                        | 282 |
| Figure 26.3. PCA Interrupt Block Diagram                            | 283 |
| Figure 26.4. PCA Capture Mode Diagram                               | 285 |
| Figure 26.5. PCA Software Timer Mode Diagram                        | 286 |
| Figure 26.6. PCA High-Speed Output Mode Diagram                     | 287 |
| Figure 26.7. PCA Frequency Output Mode                              | 288 |
| Figure 26.8. PCA 8-Bit PWM Mode Diagram                             | 289 |
| Figure 26.9. PCA 9, 10 and 11-Bit PWM Mode Diagram                  | 290 |
| Figure 26.10. PCA 16-Bit PWM Mode                                   | 291 |
| Figure 26.11. PCA Module 2 with Watchdog Timer Enabled              | 292 |
| Figure 27.1. Typical C2 Pin Sharing                                 | 303 |

# List of Registers

| SFR | Definition | 6.4. A | ADC0CF: ADC0 Configuration                                            | 58 |
|-----|------------|--------|-----------------------------------------------------------------------|----|
| SFR | Definition | 6.5. A | ADC0H: ADC0 Data Word MSB                                             | 59 |
| SFR | Definition | 6.6. A | ADC0L: ADC0 Data Word LSB                                             | 59 |
| SFR | Definition | 6.7. A | ADC0CN: ADC0 Control                                                  | 60 |
| SFR | Definition | 6.8. A | ADC0TK: ADC0 Tracking Mode Select                                     | 61 |
| SFR | Definition | 6.9. A | ADC0GTH: ADC0 Greater-Than Data High Byte                             | 62 |
| SFR | Definition | 6.10.  | ADC0GTL: ADC0 Greater-Than Data Low Byte                              | 62 |
| SFR | Definition | 6.11.  | ADC0LTH: ADC0 Less-Than Data High Byte                                | 63 |
| SFR | Definition | 6.12.  | ADC0LTL: ADC0 Less-Than Data Low Byte                                 | 63 |
| SFR | Definition | 6.13.  | ADC0MX: ADC0 Channel Select                                           | 66 |
| SFR | Definition | 7.1. F | REF0CN: Reference Control                                             | 69 |
| SFR | Definition | 8.1. C | CPT0CN: Comparator0 Control                                           | 72 |
| SFR | Definition | 8.2. 0 | CPT0MD: Comparator0 Mode Selection                                    | 73 |
| SFR | Definition | 8.3. C | CPT1CN: Comparator1 Control                                           | 74 |
| SFR | Definition | 8.4. C | CPT1MD: Comparator1 Mode Selection                                    | 75 |
| SFR | Definition | 8.5. C | CPT0MX: Comparator0 MUX Selection                                     | 77 |
| SFR | Definition | 8.6. C | CPT1MX: Comparator1 MUX Selection                                     | 78 |
| SFR | Definition | 9.1. F | REG0CN: Regulator Control                                             | 80 |
| SFR | Definition | 10.1.  | DPL: Data Pointer Low Byte                                            | 88 |
| SFR | Definition | 10.2.  | DPH: Data Pointer High Byte                                           | 88 |
| SFR | Definition | 10.3.  | SP: Stack Pointer                                                     | 89 |
| SFR | Definition | 10.4.  | ACC: Accumulator                                                      | 89 |
| SFR | Definition | 10.5.  | B: B Register                                                         | 89 |
| SFR | Definition | 10.6.  | PSW: Program Status Word                                              | 90 |
| SFR | Definition | 10.7.  | SNn: Serial Number n                                                  | 91 |
| SFR | Definition | 12.1.  | SFR0CN: SFR Page Control 1                                            | 02 |
| SFR | Definition | 12.2.  | SFRPAGE: SFR Page 1                                                   | 03 |
| SFR | Definition | 12.3.  | SFRNEXT: SFR Next 1                                                   | 04 |
| SFR | Definition | 12.4.  | SFRLAST: SFR Last 1                                                   | 05 |
| SFR | Definition | 13.1.  | IE: Interrupt Enable 1                                                | 16 |
| SFR | Definition | 13.2.  | IP: Interrupt Priority1                                               | 17 |
| SFR | Definition | 13.3.  | EIE1: Extended Interrupt Enable 1 1                                   | 18 |
| SFR | Definition | 13.4.  | EIP1: Extended Interrupt Priority 1 1                                 | 19 |
| SFR | Definition | 13.5.  | EIE2: Extended Interrupt Enable 2 1                                   | 20 |
| SFR | Definition | 13.6.  | EIP2: Extended Interrupt Priority Enabled 2                           | 21 |
| SFR | Definition | 13.7.  | 1101CF: INTO/INT1 Configuration                                       | 23 |
| SFR | Definition | 14.1.  | PSCIL: Program Store R/W Control                                      | 31 |
| SFR | Definition | 14.2.  | FLKEY: Flash Lock and Key 1                                           | 32 |
| SFR | Definition | 14.3.  | FLSUL: Flash Scale       1         OOLIOON: Opick of Constant       1 | 33 |
| SFR | Definition | 14.4.  | CUHUCIN: Cache Control                                                | 34 |
| SFR | Definition | 14.5.  | UNESHUT: Flash Uneshot Period1                                        | 34 |
| SFR | Definition | 15.1.  | PCON: Power Control                                                   | 37 |
| SFR | Definition | 16.1.  | VDMUCN: VDD Monitor Control 1                                         | 41 |





### 4.4. QFN-24 Package Specifications



Option 2 Edge Pull-Back

## Figure 4.7. QFN-24 Package Drawing

| -         |      |          |      |
|-----------|------|----------|------|
| Dimension | Min  | Тур      | Max  |
| А         | 0.70 | 0.75     | 0.80 |
| A1        | 0.00 | 0.02     | 0.05 |
| b         | 0.18 | 0.25     | 0.30 |
| D         |      | 4.00 BSC |      |
| D2        | 2.55 | 2.70     | 2.80 |
| е         |      | 0.50 BSC |      |
| E         |      | 4.00 BSC |      |
| E2        | 2.55 | 2.70     | 2.80 |
| Mater     |      |          |      |

### Table 4.7. QFN-24 Package Dimensions

#### Notes:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC Solid State Outline MO-220, variation WGGD, except for custom features D2, E2, Z, Y, and L which are toleranced per supplier designation.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.



#### **Table 5.4. Reset Electrical Characteristics**

-40 to +125 °C unless otherwise specified.

| Parameter                                              | Conditions                                                                            | Min                   | Тур  | Max                   | Units |
|--------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|------|-----------------------|-------|
| RST Output Low Voltage                                 | VIO = 5 V; IOL = 70 µA                                                                |                       |      | 40                    | mV    |
| RST Input High Voltage                                 |                                                                                       | 0.7 x V <sub>IO</sub> |      | —                     |       |
| RST Input Low Voltage                                  |                                                                                       | —                     |      | 0.3 x V <sub>IO</sub> |       |
| RST Input Pullup Current                               | RST = 0.0 V, VIO = 5 V                                                                |                       | 49   | 115                   | μA    |
| V <sub>DD</sub> RST Threshold (V <sub>RST-LOW</sub> )  |                                                                                       | 1.65                  | 1.75 | 1.80                  | V     |
| V <sub>DD</sub> RST Threshold (V <sub>RST-HIGH</sub> ) |                                                                                       | 2.25                  | 2.30 | 2.45                  | V     |
| V <sub>REGIN</sub> Ramp Time for Power On              | V <sub>REGIN</sub> Ramp 0–1.8 V                                                       | _                     | _    | 1                     | ms    |
|                                                        | Time from last system clock rising edge to reset initiation                           |                       |      |                       |       |
| Missing Clock Detector Timeout                         | V <sub>DD</sub> = 2.1 V                                                               | 200                   | 340  | 600                   | μs    |
|                                                        | V <sub>DD</sub> = 2.5 V                                                               | 200                   | 250  | 600                   |       |
| Reset Time Delay                                       | Delay between release of<br>any reset source and code<br>execution at location 0x0000 | _                     | 155  | 175                   | μs    |
| Minimum RST Low Time to<br>Generate a System Reset     |                                                                                       | 6                     |      | _                     | μs    |
| V <sub>DD</sub> Monitor Turn-on Time                   |                                                                                       |                       | 60   | 100                   | μs    |
| V <sub>DD</sub> Monitor Supply Current                 |                                                                                       |                       | 1    | 2                     | μA    |

### **Table 5.5. Flash Electrical Characteristics**

 $V_{DD}$  = 1.8 to 2.75 V, -40 to +125 °C unless otherwise specified.

| Parameter                                                                                                                                                                 | Conditions                                    | Min                                | Тур                | Max  | Units       |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------|--------------------|------|-------------|--|--|
| Elash Size                                                                                                                                                                | C8051F550-3, 'F560-3,<br>'F568-9, and 'F570-1 | :                                  | 32768 <sup>1</sup> |      | Bytes       |  |  |
|                                                                                                                                                                           | C8051F554-7, 'F564-7, and 'F572-5             | 16384                              |                    |      | Dyteo       |  |  |
| Endurance                                                                                                                                                                 |                                               | 20 k                               | 150 k              | [    | Erase/Write |  |  |
| Retention                                                                                                                                                                 | 125 °C                                        | 10                                 | í — '              | [    | Years       |  |  |
| Erase Cycle Time                                                                                                                                                          | 25 MHz System Clock                           | 28                                 | 30                 | 45   | ms          |  |  |
| Write Cycle Time                                                                                                                                                          | 25 MHz System Clock                           | 79                                 | 84                 | 125  | μs          |  |  |
| V <sub>DD</sub>                                                                                                                                                           | Write/Erase operations                        | V <sub>RST-HIGH</sub> <sup>2</sup> |                    |      | V           |  |  |
| Temperature during                                                                                                                                                        | –I Devices                                    | 0                                  |                    | +125 | °C          |  |  |
| tions                                                                                                                                                                     | –A Devices                                    | -40                                | '                  | +125 | U           |  |  |
| <ol> <li>On the 32 kB Flash devices, 1024 bytes at addresses 0x7C00 to 0x7FFF are reserved.</li> <li>See Table 5.4 for the V<sub>RST-HIGH</sub> specification.</li> </ol> |                                               |                                    |                    |      |             |  |  |





Figure 6.3. 12-Bit ADC Tracking Mode Example

#### 6.1.4. Burst Mode

Burst Mode is a power saving feature that allows ADC0 to remain in a very low power state between conversions. When Burst Mode is enabled, ADC0 wakes from a very low power state, accumulates 1, 4, 8, or 16 samples using an internal Burst Mode clock (approximately 25 MHz), then re-enters a very low power state. Since the Burst Mode clock is independent of the system clock, ADC0 can perform multiple conversions then enter a very low power state within a single system clock cycle, even if the system clock is slow (e.g., 32.768 kHz), or suspended.

Burst Mode is enabled by setting BURSTEN to logic 1. When in Burst Mode, AD0EN controls the ADC0 idle power state (i.e. the state ADC0 enters when not tracking or performing conversions). If AD0EN is set to logic 0, ADC0 is powered down after each burst. If AD0EN is set to logic 1, ADC0 remains enabled after each burst. On each convert start signal, ADC0 is awakened from its Idle Power State. If AD0C0 is powered down, it will automatically power up and wait the programmable Power-up Time controlled by the AD0PWR bits. Otherwise, ADC0 will start tracking and converting immediately. Figure 6.4 shows an example of Burst Mode Operation with a slow system clock and a repeat count of 4.

Important Note: When Burst Mode is enabled, only Post-Tracking and Dual-Tracking modes can be used.

When Burst Mode is enabled, a single convert start will initiate a number of conversions equal to the repeat count. When Burst Mode is disabled, a convert start is required to initiate each conversion. In both modes, the ADC0 End of Conversion Interrupt Flag (AD0INT) will be set after "repeat count" conversions have



### 6.2. Output Code Formatting

The registers ADC0H and ADC0L contain the high and low bytes of the output conversion code. When the repeat count is set to 1, conversion codes are represented in 12-bit unsigned integer format and the output conversion code is updated after each conversion. Inputs are measured from 0 to  $V_{REF} \times 4095/4096$ . Data can be right-justified or left-justified, depending on the setting of the AD0LJST bit (ADC0CN.2). Unused bits in the ADC0H and ADC0L registers are set to 0. Example codes are shown below for both right-justified and left-justified data.

| Input Voltage    | Right-Justified ADC0H:ADC0L<br>(AD0LJST = 0) | Left-Justified ADC0H:ADC0L<br>(AD0LJST = 1) |
|------------------|----------------------------------------------|---------------------------------------------|
| VREF x 4095/4096 | 0x0FFF                                       | 0xFFF0                                      |
| VREF x 2048/4096 | 0x0800                                       | 0x8000                                      |
| VREF x 2047/4096 | 0x07FF                                       | 0x7FF0                                      |
| 0                | 0x0000                                       | 0x0000                                      |

When the ADC0 Repeat Count is greater than 1, the output conversion code represents the accumulated result of the conversions performed and is updated after the last conversion in the series is finished. Sets of 4, 8, or 16 consecutive samples can be accumulated and represented in unsigned integer format. The repeat count can be selected using the AD0RPT bits in the ADC0CF register. The value must be right-justified (AD0LJST = 0), and unused bits in the ADC0H and ADC0L registers are set to 0. The following example shows right-justified codes for repeat counts greater than 1. Notice that accumulating  $2^n$  samples is equivalent to left-shifting by *n* bit positions when all samples returned from the ADC have the same value.

| Input Voltage                | Repeat Count = 4 | Repeat Count = 8 | Repeat Count = 16 |
|------------------------------|------------------|------------------|-------------------|
| V <sub>REF</sub> x 4095/4096 | 0x3FFC           | 0x7FF8           | 0xFFF0            |
| V <sub>REF</sub> x 2048/4096 | 0x2000           | 0x4000           | 0x8000            |
| V <sub>REF</sub> x 2047/4096 | 0x1FFC           | 0x3FF8           | 0x7FF0            |
| 0                            | 0x0000           | 0x0000           | 0x0000            |

#### 6.2.1. Settling Time Requirements

A minimum tracking time is required before an accurate conversion is performed. This tracking time is determined by any series impedance, including the AMUX0 resistance, the ADC0 sampling capacitance, and the accuracy required for the conversion.

Figure 6.5 shows the equivalent ADC0 input circuit. The required ADC0 settling time for a given settling accuracy (SA) may be approximated by Equation 6.1. When measuring the Temperature Sensor output, use the settling time specified in Table 5.10. When measuring V<sub>DD</sub> with respect to GND,  $R_{TOTAL}$  reduces to  $R_{MUX}$ . See Table 5.9 for ADC0 minimum settling time requirements as well as the mux impedance and sampling capacitor values.

$$t = ln\left(\frac{2^{n}}{SA}\right) \times R_{TOTAL}C_{SAMPLE}$$

#### **Equation 6.1. ADC0 Settling Time Requirements**

Where:

SA is the settling accuracy, given as a fraction of an LSB (for example, 0.25 to settle within 1/4 LSB). *t* is the required settling time in seconds.  $R_{TOTAL}$  is the sum of the AMUX0 resistance and any external source resistance. *n* is the ADC resolution in bits (10).





Figure 10.1. CIP-51 Block Diagram

With the CIP-51's maximum system clock at 50 MHz, it has a peak throughput of 50 MIPS. The CIP-51 has a total of 109 instructions. The table below shows the total number of instructions that require each execution time.

| Clocks to Execute      | 1  | 2  | 2/3 | 3  | 3/4 | 4 | 4/5 | 5 | 8 |
|------------------------|----|----|-----|----|-----|---|-----|---|---|
| Number of Instructions | 26 | 50 | 5   | 14 | 7   | 3 | 1   | 2 | 1 |

#### Programming and Debugging Support

In-system programming of the Flash program memory and communication with on-chip debug support logic is accomplished via the Silicon Labs 2-Wire Development Interface (C2).

The on-chip debug support logic facilitates full speed in-circuit debugging, allowing the setting of hardware breakpoints, starting, stopping and single stepping through program execution (including interrupt service routines), examination of the program's call stack, and reading/writing the contents of registers and memory. This method of on-chip debugging is completely non-intrusive, requiring no RAM, Stack, timers, or other on-chip resources. C2 details can be found in Section "27. C2 Interface" on page 300.

The CIP-51 is supported by development tools from Silicon Labs and third party vendors. Silicon Labs provides an integrated development environment (IDE) including editor, debugger and programmer. The IDE's debugger and programmer interface to the CIP-51 via the C2 interface to provide fast and efficient in-system device programming and debugging. Third party macro assemblers and C compilers are also available.



# SFR Definition 12.2. SFRPAGE: SFR Page

| Bit   | 7   | 6            | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----|--------------|---|---|---|---|---|---|
| Name  |     | SFRPAGE[7:0] |   |   |   |   |   |   |
| Туре  | R/W |              |   |   |   |   |   |   |
| Reset | 0   | 0            | 0 | 0 | 0 | 0 | 0 | 0 |

#### SFR Address = 0xA7; SFR Page = All Pages

| Bit | Name         | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | SFRPAGE[7:0] | SFR Page Bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |              | Represents the SFR Page the C8051 core uses when reading or modifying SFRs.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |              | Write: Sets the SFR Page.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |              | Read: Byte is the SFR page the C8051 core is using.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     |              | When enabled in the SFR Page Control Register (SFR0CN), the C8051 core will automatically switch to the SFR Page that contains the SFRs of the corresponding peripheral/function that caused the interrupt, and return to the previous SFR page upon return from interrupt (unless SFR Stack was altered before a returning from the interrupt). SFRPAGE is the top byte of the SFR Page Stack, and push/pop events of this stack are caused by interrupts (and not by reading/writing to the SFRPAGE register) |



# Table 12.3. Special Function Registers (Continued)

| Register | Address | Description                          | Page |
|----------|---------|--------------------------------------|------|
| IT01CF   | 0xE4    | INT0/INT1 Configuration              | 123  |
| LIN0ADR  | 0xD3    | LIN0 Address                         | 200  |
| LIN0CF   | 0xC9    | LIN0 Configuration                   | 200  |
| LIN0DAT  | 0xD2    | LIN0 Data                            | 201  |
| OSCICN   | 0xA1    | Internal Oscillator Control          | 160  |
| OSCICRS  | 0xA2    | Internal Oscillator Coarse Control   | 161  |
| OSCIFIN  | 0x9E    | Internal Oscillator Fine Calibration | 161  |
| OSCXCN   | 0x9F    | External Oscillator Control          | 165  |
| P0       | 0x80    | Port 0 Latch                         | 183  |
| POMASK   | 0xF2    | Port 0 Mask Configuration            | 179  |
| POMAT    | 0xF1    | Port 0 Match Configuration           | 179  |
| POMDIN   | 0xF1    | Port 0 Input Mode Configuration      | 184  |
| P0MDOUT  | 0xA4    | Port 0 Output Mode Configuration     | 184  |
| P0SKIP   | 0xD4    | Port 0 Skip                          | 185  |
| P1       | 0x90    | Port 1 Latch                         | 185  |
| P1MASK   | 0xF4    | Port 1 Mask Configuration            | 180  |
| P1MAT    | 0xF3    | Port 1 Match Configuration           | 180  |
| P1MDIN   | 0xF2    | Port 1 Input Mode Configuration      | 186  |
| P1MDOUT  | 0xA5    | Port 1 Output Mode Configuration     | 186  |
| P1SKIP   | 0xD5    | Port 1 Skip                          | 187  |
| P2       | 0xA0    | Port 2 Latch                         | 187  |
| P2MASK   | 0xB2    | Port 2 Mask Configuration            | 181  |
| P2MAT    | 0xB1    | Port 2 Match Configuration           | 181  |
| P2MDIN   | 0xF3    | Port 2 Input Mode Configuration      | 188  |
| P2MDOUT  | 0xA6    | Port 2 Output Mode Configuration     | 188  |
| P2SKIP   | 0xD6    | Port 2 Skip                          | 189  |
| P3       | 0xB0    | Port 3 Latch                         | 189  |
| P3MASK   | 0xAF    | Port 3 Mask Configuration            | 182  |
| P3MAT    | 0xAE    | Port 3 Match Configuration           | 182  |
| P3MDIN   | 0xF4    | Port 3 Input Mode Configuration      | 190  |
| P3MDOUT  | 0xAE    | Port 3 Output Mode Configuration     | 190  |
| P3SKIP   | 0xD7    | Port 3 Skip                          | 191  |
| P4       | 0xB5    | Port 4 Latch                         | 191  |
| P4MDOUT  | 0xAF    | Port 4 Output Mode Configuration     | 192  |
| PCA0CN   | 0xD8    | PCA Control                          | 294  |
| PCA0CPH0 | 0xFC    | PCA Capture 0 High                   | 299  |



# SFR Definition 14.3. FLSCL: Flash Scale

| Bit   | 7        | 6        | 5        | 4    | 3        | 2        | 1     | 0        |
|-------|----------|----------|----------|------|----------|----------|-------|----------|
| Name  | Reserved | Reserved | Reserved | FLRT | Reserved | Reserved | FLEWT | Reserved |
| Туре  | R/W      | R/W      | R/W      | R/W  | R/W      | R/W      | R/W   | R/W      |
| Reset | 0        | 0        | 0        | 0    | 0        | 0        | 0     | 0        |

### SFR Address = 0xB6; SFR Page = All Pages

| Bit | Name     | Function                                                                                          |
|-----|----------|---------------------------------------------------------------------------------------------------|
| 7:5 | Reserved | Must Write 000b.                                                                                  |
| 4   | FLRT     | Flash Read Time Control.                                                                          |
|     |          | This bit should be programmed to the smallest allowed value, according to the system clock speed. |
|     |          | 0: SYSCLK $\leq$ 25 MHz (Flash read strobe is one system clock).                                  |
|     |          | 1: SYSCLK > 25 MHz (Flash read strobe is two system clocks).                                      |
| 3:2 | Reserved | Must Write 00b.                                                                                   |
| 1   | FLEWT    | Flash Erase Write Time Control.                                                                   |
|     |          | This bit should be set to 1b before Writing or Erasing Flash.                                     |
|     |          | 0: Short Flash Erase / Write Timing.                                                              |
|     |          | 1: Extended Flash Erase / Write Timing.                                                           |
| 0   | Reserved | Must Write 0b.                                                                                    |



# SFR Definition 16.2. RSTSRC: Reset Source

| Bit   | 7 | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|-------|---|--------|--------|--------|--------|--------|--------|--------|
| Name  |   | FERROR | C0RSEF | SWRSF  | WDTRSF | MCDRSF | PORSF  | PINRSF |
| Туре  | R | R      | R/W    | R/W    | R      | R/W    | R/W    | R      |
| Reset | 0 | Varies |

SFR Address = 0xEF; SFR Page = 0x00

| Bit   | Name       | Description                                                                                  | Write                                                                                                                                                                | Read                                                                                                                                           |
|-------|------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | Unused     | Unused.                                                                                      | Don't care.                                                                                                                                                          | 0                                                                                                                                              |
| 6     | FERROR     | Flash Error Reset Flag.                                                                      | N/A                                                                                                                                                                  | Set to 1 if Flash<br>read/write/erase error<br>caused the last reset.                                                                          |
| 5     | CORSEF     | Comparator0 Reset Enable<br>and Flag.                                                        | Writing a 1 enables Com-<br>parator0 as a reset source<br>(active-low).                                                                                              | Set to 1 if Comparator0 caused the last reset.                                                                                                 |
| 4     | SWRSF      | Software Reset Force and Flag.                                                               | Writing a 1 forces a sys-<br>tem reset.                                                                                                                              | Set to 1 if last reset was<br>caused by a write to<br>SWRSF.                                                                                   |
| 3     | WDTRSF     | Watchdog Timer Reset Flag.                                                                   | N/A                                                                                                                                                                  | Set to 1 if Watchdog Timer<br>overflow caused the last<br>reset.                                                                               |
| 2     | MCDRSF     | Missing Clock Detector<br>Enable and Flag.                                                   | Writing a 1 enables the<br>Missing Clock Detector.<br>The MCD triggers a reset<br>if a missing clock condition<br>is detected.                                       | Set to 1 if Missing Clock<br>Detector timeout caused<br>the last reset.                                                                        |
| 1     | PORSF      | Power-On/V <sub>DD</sub> Monitor<br>Reset Flag, and V <sub>DD</sub> monitor<br>Reset Enable. | Writing a 1 enables the $V_{DD}$ monitor as a reset source.<br>Writing 1 to this bit before the $V_{DD}$ monitor is enabled and stabilized may cause a system reset. | Set to 1 anytime a power-<br>on or V <sub>DD</sub> monitor reset<br>occurs.<br>When set to 1 all other<br>RSTSRC flags are inde-<br>terminate. |
| 0     | PINRSF     | HW Pin Reset Flag.                                                                           | N/A                                                                                                                                                                  | Set to 1 if $\overrightarrow{RST}$ pin caused the last reset.                                                                                  |
| Note: | Do not use | read-modify-write operations on this                                                         | s register                                                                                                                                                           |                                                                                                                                                |





### Figure 18.3. External 32.768 kHz Quartz Crystal Oscillator Connection Diagram

#### 18.4.2. External RC Example

If an RC network is used as an external oscillator source for the MCU, the circuit should be configured as shown in Figure 18.1, Option 2. The capacitor should be no greater than 100 pF; however for very small capacitors, the total capacitance may be dominated by parasitic capacitance in the PCB layout. To determine the required External Oscillator Frequency Control value (XFCN) in the OSCXCN Register, first select the RC network value to produce the desired frequency of oscillation, according to Equation 18.1, where f = the frequency of oscillation in MHz, C = the capacitor value in pF, and R = the pull-up resistor value in k $\Omega$ .

$$f = 1.23 \times 10^3 / (R \times C)$$

### Equation 18.1. RC Mode Oscillator Frequency

For example: If the frequency desired is 100 kHz, let R = 246 k $\Omega$  and C = 50 pF:

f = 1.23(10<sup>3</sup>)/RC = 1.23(10<sup>3</sup>)/[246 x 50] = 0.1 MHz = 100 kHz

Referring to the table in SFR Definition 18.6, the required XFCN setting is 010b.

#### 18.4.3. External Capacitor Example

If a capacitor is used as an external oscillator for the MCU, the circuit should be configured as shown in Figure 18.1, Option 3. The capacitor should be no greater than 100 pF; however for very small capacitors, the total capacitance may be dominated by parasitic capacitance in the PCB layout. To determine the required External Oscillator Frequency Control value (XFCN) in the OSCXCN Register, select the capacitor to be used and find the frequency of oscillation according to Equation , where f = the frequency of oscillation in MHz, C = the capacitor value in pF, and V<sub>DD</sub> = the MCU power supply in Volts.



# **19. Port Input/Output**

Digital and analog resources are available through 33 (C8051F568-9 and 'F570-5), 25 (C8051F550-7) or 18 (C8051F550-7) I/O pins. Port pins P0.0-P4.0 on the C8051F568-9 and 'F570-5, port pins P0.0-P3.0 on theC8051F560-7, and port pins P0.0-P2.1 on the C8051F550-7 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources, or assigned to an analog function as shown in Figure 19.3. Port pin P4.0 on the C8051F568-9 and 'F570-5 can be used as GPIO and is shared with the C2 Interface Data signal (C2D). Similarly, port pin P3.0 is shared with C2D on the C8051F560-7 and port pin P2.1 on the C8051F550-7. The designer has complete control over which functions are assigned, limited only by the number of physical I/O pins. This resource assignment flexibility is achieved through the use of a Priority Crossbar Decoder. Note that the state of a Port I/O pin can always be read in the corresponding Port latch, regardless of the Crossbar settings.

The Crossbar assigns the selected internal digital resources to the I/O pins based on the Priority Decoder (Figure 19.3 and Figure 19.4). The registers XBR0, XBR1, XBR2 are defined in SFR Definition 19.1 and SFR Definition 19.2 and are used to select internal digital functions.

The Port I/O cells are configured as either push-pull or open-drain in the Port Output Mode registers (PnMDOUT, where n = 0,1). Complete Electrical Specifications for Port I/O are given in Table 5.3 on page 40.



Figure 19.1. Port I/O Functional Block Diagram



# SFR Definition 19.23. P2SKIP: Port 2 Skip

| Bit   | 7   | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|-----|-------------|---|---|---|---|---|---|
| Name  |     | P2SKIP[7:0] |   |   |   |   |   |   |
| Туре  | R/W |             |   |   |   |   |   |   |
| Reset | 0   | 0           | 0 | 0 | 0 | 0 | 0 | 0 |

SFR Address = 0xD6; SFR Page = 0x0F

| Bit   | Name              | Function                                                                                                                                                                                                                                                                                                           |
|-------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | P2SKIP[7:0]       | Port 2 Crossbar Skip Enable Bits.                                                                                                                                                                                                                                                                                  |
|       |                   | <ul> <li>These bits select Port 2 pins to be skipped by the Crossbar Decoder. Port pins used for analog, special functions or GPIO should be skipped by the Crossbar.</li> <li>0: Corresponding P2.n pin is not skipped by the Crossbar.</li> <li>1: Corresponding P2.n pin is skipped by the Crossbar.</li> </ul> |
| Note: | P2.2-P2.7 are ava | ailable on 40-pin and 32-pin packages.                                                                                                                                                                                                                                                                             |

## SFR Definition 19.24. P3: Port 3

| Bit   | 7       | 6 | 5 | 4  | 3 | 2 | 1 | 0 |
|-------|---------|---|---|----|---|---|---|---|
| Name  | P3[7:0] |   |   |    |   |   |   |   |
| Туре  |         |   |   | R/ | W |   |   |   |
| Reset | 1       | 1 | 1 | 1  | 1 | 1 | 1 | 1 |

#### SFR Address = 0xB0; SFR Page = All Pages; Bit-Addressable

| Bit   | Name         | Description                                                                                                                                   | Write                                                                         | Read                                                                    |
|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 7:0   | P3[7:0]      | <b>Port 3 Data.</b><br>Sets the Port latch logic<br>value or reads the Port pin<br>logic state in Port cells con-<br>figured for digital I/O. | 0: Set output latch to logic<br>LOW.<br>1: Set output latch to logic<br>HIGH. | 0: P3.n Port pin is logic<br>LOW.<br>1: P3.n Port pin is logic<br>HIGH. |
| Note: | P3.0 is avai | lable on 40-pin and 32-pin packag                                                                                                             | es. P3.1-P3.7 are available on 4                                              | l0-pin packages                                                         |





Figure 24.2. Multiple-Master Mode Connection Diagram



Figure 24.3. 3-Wire Single Master and 3-Wire Single Slave Mode Connection Diagram



Figure 24.4. 4-Wire Single Master Mode and 4-Wire Slave Mode Connection Diagram



# SFR Definition 24.2. SPI0CN: SPI0 Control

| Bit   | 7             | 6                                                                                                                                                                                                                                                                          | 5                                                                                                                                                                                                                                                                                                                                                                                            | 4                                                              | 3                                                           | 2                                                      | 1                                                     | 0                                              |
|-------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|------------------------------------------------|
| Nam   | e SPIF        | WCOL                                                                                                                                                                                                                                                                       | MODF                                                                                                                                                                                                                                                                                                                                                                                         | DF RXOVRN NSSMD[1:0] TXBMT SPIE                                |                                                             |                                                        | SPIEN                                                 |                                                |
| Туре  | e R/W         | R/W                                                                                                                                                                                                                                                                        | R/W                                                                                                                                                                                                                                                                                                                                                                                          | R/W                                                            | R/W R R/W                                                   |                                                        |                                                       | R/W                                            |
| Rese  | et O          | 0                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                            | 0                                                              | 0                                                           | 1                                                      | 1                                                     | 0                                              |
| SFR A | ddress = 0xF8 | ; Bit-Addres                                                                                                                                                                                                                                                               | sable; SFR                                                                                                                                                                                                                                                                                                                                                                                   | Page = 0x00                                                    | )                                                           |                                                        |                                                       |                                                |
| Bit   | Name          |                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                              |                                                                | Function                                                    | Ì                                                      |                                                       |                                                |
| 7     | SPIF          | SPI0 Interrupt Flag.<br>This bit is set to logic 1 by hardware at the end of a data transfer. If interru<br>enabled, setting this bit causes the CPU to vector to the SPI0 interrupt ser<br>tine. This bit is not automatically cleared by bardware. It must be cleared by |                                                                                                                                                                                                                                                                                                                                                                                              |                                                                |                                                             | errupts are<br>service rou-<br>ed by soft-             |                                                       |                                                |
|       |               | ware.                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                              |                                                                |                                                             |                                                        |                                                       |                                                |
| 6     | WCOL          | Write Col<br>This bit is<br>write to the<br>It must be                                                                                                                                                                                                                     | Write Collision Flag.<br>This bit is set to logic 1 by hardware (and generates a SPI0 interrupt) to indicate a<br>write to the SPI0 data register was attempted while a data transfer was in progress.<br>It must be cleared by software.                                                                                                                                                    |                                                                |                                                             |                                                        |                                                       |                                                |
| 5     | MODF          | Mode Fau                                                                                                                                                                                                                                                                   | ult Flag.                                                                                                                                                                                                                                                                                                                                                                                    |                                                                |                                                             |                                                        |                                                       |                                                |
|       |               | This bit is<br>ter mode<br>This bit is                                                                                                                                                                                                                                     | This bit is set to logic 1 by hardware (and generates a SPI0 interrupt) when a master mode collision is detected (NSS is low, $MSTEN = 1$ , and $NSSMD[1:0] = 01$ ). This bit is not automatically cleared by hardware. It must be cleared by software.                                                                                                                                      |                                                                |                                                             |                                                        |                                                       | when a mas-<br>:0] = 01).<br>v software.       |
| 4     | RXOVRN        | Receive (                                                                                                                                                                                                                                                                  | Overrun Fla                                                                                                                                                                                                                                                                                                                                                                                  | g (valid in s                                                  | lave mode                                                   | only).                                                 |                                                       |                                                |
|       |               | This bit is<br>receive bu<br>current tra<br>cleared by                                                                                                                                                                                                                     | set to logic<br>uffer still holo<br>ansfer is shif<br>/ hardware.                                                                                                                                                                                                                                                                                                                            | 1 by hardwa<br>Is unread da<br>ted into the S<br>It must be cl | re (and gen<br>ta from a pr<br>SPI0 shift re<br>eared by so | erates a SP<br>evious trans<br>gister. This<br>ftware. | 10 interrupt) v<br>sfer and the la<br>bit is not auto | when the<br>ast bit of the<br>omatically       |
| 3:2   | NSSMD[1:0]    | Slave Sel                                                                                                                                                                                                                                                                  | ect Mode.                                                                                                                                                                                                                                                                                                                                                                                    |                                                                |                                                             |                                                        |                                                       |                                                |
|       |               | Selects be<br>(See Sect<br>00: 3-Wire<br>01: 4-Wire<br>1x: 4-Wire<br>device an                                                                                                                                                                                             | Selects between the following NSS operation modes:<br>(See Section 24.2 and Section 24.3).<br>00: 3-Wire Slave or 3-Wire Master Mode. NSS signal is not routed to a port pin.<br>01: 4-Wire Slave or Multi-Master Mode (Default). NSS is an input to the device.<br>1x: 4-Wire Single-Master Mode. NSS signal is mapped as an output from the<br>device and will assume the value of NSSMD0. |                                                                |                                                             |                                                        |                                                       |                                                |
| 1     | TXBMT         | Transmit                                                                                                                                                                                                                                                                   | Buffer Emp                                                                                                                                                                                                                                                                                                                                                                                   | oty.                                                           |                                                             |                                                        |                                                       |                                                |
|       |               | This bit wi<br>When dat<br>be set to l                                                                                                                                                                                                                                     | II be set to lo<br>a in the trans<br>ogic 1, indic                                                                                                                                                                                                                                                                                                                                           | ogic 0 when<br>smit buffer is<br>ating that it is              | new data ha<br>transferrec<br>s safe to wr                  | as been writ<br>I to the SPI<br>ite a new by           | ten to the trar<br>shift register,<br>/te to the tran | nsmit buffer.<br>this bit will<br>smit buffer. |
| 0     | SPIEN         | SPI0 Ena<br>0: SPI dis<br>1: SPI ena                                                                                                                                                                                                                                       | <b>ble.</b><br>abled.<br>abled.                                                                                                                                                                                                                                                                                                                                                              |                                                                |                                                             |                                                        |                                                       |                                                |





Figure 25.1. T0 Mode 0 Block Diagram

#### 25.1.2. Mode 1: 16-bit Counter/Timer

Mode 1 operation is the same as Mode 0, except that the counter/timer registers use all 16 bits. The counter/timers are enabled and configured in Mode 1 in the same manner as for Mode 0.

#### 25.1.3. Mode 2: 8-bit Counter/Timer with Auto-Reload

Mode 2 configures Timer 0 and Timer 1 to operate as 8-bit counter/timers with automatic reload of the start value. TL0 holds the count and TH0 holds the reload value. When the counter in TL0 overflows from all ones to 0x00, the timer overflow flag TF0 (TCON.5) is set and the counter in TL0 is reloaded from TH0. If Timer 0 interrupts are enabled, an interrupt will occur when the TF0 flag is set. The reload value in TH0 is not changed. TL0 must be initialized to the desired value before enabling the timer for the first count to be correct. When in Mode 2, Timer 1 operates identically to Timer 0.

Both counter/timers are enabled and configured in Mode 2 in the same manner as Mode 0. Setting the TR0 bit (TCON.4) enables the timer when either GATE0 (TMOD.3) is logic 0 or when the input signal INT0 is active as defined by bit INOPL in register IT01CF (see Section "13.3. External Interrupts INT0 and INT1" on page 122 for details on the external input signals INT0 and INT1).



# SFR Definition 25.14. TMR3RLL: Timer 3 Reload Register Low Byte

| Bit   | 7                                   | 6            | 5 | 4  | 3        | 2 | 1 | 0 |
|-------|-------------------------------------|--------------|---|----|----------|---|---|---|
| Nam   | e                                   | TMR3RLL[7:0] |   |    |          |   |   |   |
| Туре  | •                                   |              |   | R/ | W        |   |   |   |
| Rese  | et 0                                | 0            | 0 | 0  | 0        | 0 | 0 | 0 |
| SFR A | SFR Address = 0x92; SFR Page = 0x00 |              |   |    |          |   |   |   |
| Bit   | Name                                |              |   |    | Function |   |   |   |

| ы   | Name         | T unction                                                   |
|-----|--------------|-------------------------------------------------------------|
| 7:0 | TMR3RLL[7:0] | Timer 3 Reload Register Low Byte.                           |
|     |              | TMR3RLL holds the low byte of the reload value for Timer 3. |

# SFR Definition 25.15. TMR3RLH: Timer 3 Reload Register High Byte

| Bit                                 | 7            | 6                                                            | 5        | 4 | 3 | 2 | 1 | 0 |  |
|-------------------------------------|--------------|--------------------------------------------------------------|----------|---|---|---|---|---|--|
| Name TMR3RL                         |              |                                                              |          |   |   |   |   |   |  |
| Type     R/W                        |              |                                                              |          |   |   |   |   |   |  |
| Rese                                | et 0         | 0                                                            | 0        | 0 | 0 | 0 | 0 | 0 |  |
| SFR Address = 0x93; SFR Page = 0x00 |              |                                                              |          |   |   |   |   |   |  |
| Bit                                 | Name         |                                                              | Function |   |   |   |   |   |  |
| 7:0                                 | TMR3RLH[7:0] | Timer 3 Reload Register High Byte.                           |          |   |   |   |   |   |  |
|                                     |              | TMR3RLH holds the high byte of the reload value for Timer 3. |          |   |   |   |   |   |  |



### 26.1. PCA Counter/Timer

The 16-bit PCA counter/timer consists of two 8-bit SFRs: PCA0L and PCA0H. PCA0H is the high byte (MSB) of the 16-bit counter/timer and PCA0L is the low byte (LSB). Reading PCA0L automatically latches the value of PCA0H into a "snapshot" register; the following PCA0H read accesses this "snapshot" register. **Reading the PCA0L Register first guarantees an accurate reading of the entire 16-bit PCA0 counter.** Reading PCA0H or PCA0L does not disturb the counter operation. The CPS[2:0] bits in the PCA0MD register select the timebase for the counter/timer as shown in Table 26.1.

When the counter/timer overflows from 0xFFFF to 0x0000, the Counter Overflow Flag (CF) in PCA0MD is set to logic 1 and an interrupt request is generated if CF interrupts are enabled. Setting the ECF bit in PCA0MD to logic 1 enables the CF flag to generate an interrupt request. The CF bit is not automatically cleared by hardware when the CPU vectors to the interrupt service routine, and must be cleared by software. Clearing the CIDL bit in the PCA0MD register allows the PCA to continue normal operation while the CPU is in Idle mode.

| CPS2                                                                                  | CPS1 | CPS0 | Timebase                                                        |  |  |  |
|---------------------------------------------------------------------------------------|------|------|-----------------------------------------------------------------|--|--|--|
| 0                                                                                     | 0    | 0    | System clock divided by 12.                                     |  |  |  |
| 0                                                                                     | 0    | 1    | System clock divided by 4.                                      |  |  |  |
| 0                                                                                     | 1    | 0    | Timer 0 overflow.                                               |  |  |  |
| 0                                                                                     | 1    | 1    | High-to-low transitions on ECI (max rate = system clock divided |  |  |  |
|                                                                                       |      |      | by 4).                                                          |  |  |  |
| 1                                                                                     | 0    | 0    | System clock.                                                   |  |  |  |
| 1                                                                                     | 0    | 1    | External oscillator source divided by 8.                        |  |  |  |
| 1                                                                                     | 1    | Х    | Reserved.                                                       |  |  |  |
| *Note: External oscillator source divided by 8 is synchronized with the system clock. |      |      |                                                                 |  |  |  |

Table 26.1. PCA Timebase Input Options







# C2 Register Definition 27.2. DEVICEID: C2 Device ID

| Bit                                                   | 7            | 6                                                                              | 5        | 4 | 3 | 2 | 1 | 0 |  |
|-------------------------------------------------------|--------------|--------------------------------------------------------------------------------|----------|---|---|---|---|---|--|
| Nam                                                   | e            | DEVICEID[7:0]                                                                  |          |   |   |   |   |   |  |
| Type     R/W                                          |              |                                                                                |          |   |   |   |   |   |  |
| Rese                                                  | et 0         | 0                                                                              | 0        | 1 | 0 | 1 | 0 | 0 |  |
| C2 Address = 0xFD; SFR Address = 0xFD; SFR Page = 0xF |              |                                                                                |          |   |   |   |   |   |  |
| Bit                                                   | Name         |                                                                                | Function |   |   |   |   |   |  |
| 7:0                                                   | DEVICEID[7:0 | 20] Device ID.                                                                 |          |   |   |   |   |   |  |
|                                                       |              | This read-only register returns the 8-bit device ID: 0x22 (C8051F55x/56x/57x). |          |   |   |   |   |   |  |

## C2 Register Definition 27.3. REVID: C2 Revision ID

| Bit                                                   | 7          | 6                                                                                      | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
|-------------------------------------------------------|------------|----------------------------------------------------------------------------------------|--------|--------|--------|--------|--------|--------|--|--|
| Nam                                                   | е          | REVID[7:0]                                                                             |        |        |        |        |        |        |  |  |
| Туре                                                  | e          | R/W                                                                                    |        |        |        |        |        |        |  |  |
| Rese                                                  | et Varies  | Varies                                                                                 | Varies | Varies | Varies | Varies | Varies | Varies |  |  |
| C2 Address = 0xFE; SFR Address = 0xFE; SFR Page = 0xF |            |                                                                                        |        |        |        |        |        |        |  |  |
| Bit                                                   | Name       | Function                                                                               |        |        |        |        |        |        |  |  |
| 7:0                                                   | REVID[7:0] | Revision ID.                                                                           |        |        |        |        |        |        |  |  |
|                                                       |            | This read-only register returns the 8-bit revision ID. For example: 0x00 = Revision A. |        |        |        |        |        |        |  |  |

