



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Active                                                       |
|---------------------------------|--------------------------------------------------------------|
| Core Processor                  | -                                                            |
| Number of Cores/Bus Width       | -                                                            |
| Speed                           | -                                                            |
| Co-Processors/DSP               | -                                                            |
| RAM Controllers                 | -                                                            |
| Graphics Acceleration           | -                                                            |
| Display & Interface Controllers | -                                                            |
| Ethernet                        | -                                                            |
| SATA                            | -                                                            |
| USB                             | -                                                            |
| Voltage - I/O                   | -                                                            |
| Operating Temperature           | -                                                            |
| Security Features               | -                                                            |
| Package / Case                  | -                                                            |
| Supplier Device Package         | -                                                            |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc8343ecvragdb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Power Characteristics

supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins will actively be driven and cause contention and excessive current from 3A to 5A. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage ( $V_{DD}$ ) before the I/O voltage ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) and assert PORESET before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see Figure 4.



Figure 4. Power Sequencing Example

I/O voltage supplies ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) do not have any ordering requirements with respect to one another.

# **3** Power Characteristics

The estimated typical power dissipation for the MPC8343EA device is shown in Table 4.

|      | Core<br>Frequency<br>(MHz) | CSB<br>Frequency<br>(MHz) | Typical at T <sub>J</sub> = 65 | Typical <sup>2,3</sup> | Maximum <sup>4</sup> | Unit |
|------|----------------------------|---------------------------|--------------------------------|------------------------|----------------------|------|
| PBGA | 266                        | 266                       | 1.3                            | 1.6                    | 1.8                  | W    |
|      |                            | 133                       | 1.1                            | 1.4                    | 1.6                  | W    |
|      | 400                        | 266                       | 1.5                            | 1.9                    | 2.1                  | W    |
|      |                            | 133                       | 1.4                            | 1.7                    | 1.9                  | W    |
|      | 400                        | 200                       | 1.5                            | 1.8                    | 2.0                  | W    |
|      |                            | 100                       | 1.3                            | 1.7                    | 1.9                  | W    |

 Table 4. MPC8343EA Power Dissipation<sup>1</sup>

<sup>1</sup> The values do not include I/O supply power (OV<sub>DD</sub>, LV<sub>DD</sub>, GV<sub>DD</sub>) or AV<sub>DD</sub>. For I/O power values, see Table 5.

<sup>2</sup> Typical power is based on a voltage of  $V_{DD}$  = 1.2 V, a junction temperature of  $T_J$  = 105°C, and a Dhrystone benchmark application.

<sup>3</sup> Thermal solutions may need to design to a value higher than typical power based on the end application, T<sub>A</sub> target, and I/O power.

<sup>4</sup> Maximum power is based on a voltage of V<sub>DD</sub> = 1.2 V, worst case process, a junction temperature of T<sub>J</sub> = 105°C, and an artificial smoke test.



Table 5 shows the estimated typical I/O power dissipation for MPC8343EA.

| Interface                                                              | Parameter        | DDR2<br>GV <sub>DD</sub><br>(1.8 V) | DDR1<br>GV <sub>DD</sub><br>(2.5 V) | OV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(3.3 V) | LV <sub>DD</sub><br>(2.5 V) | Unit | Comments            |
|------------------------------------------------------------------------|------------------|-------------------------------------|-------------------------------------|-----------------------------|-----------------------------|-----------------------------|------|---------------------|
| DDR I/O                                                                | 200 MHz, 32 bits | 0.31                                | 0.42                                | _                           | _                           | _                           | W    | —                   |
| 65% utilization<br>2.5 V<br>Rs = 20 Ω<br>Rt = 50 Ω<br>2 pair of clocks | 266 MHz, 32 bits | 0.35                                | 0.5                                 |                             |                             |                             | W    | —                   |
| PCI I/O                                                                | 33 MHz, 32 bits  | _                                   | _                                   | 0.04                        | _                           |                             | W    | —                   |
| 10ad = 30 pF                                                           | 66 MHz, 32 bits  | _                                   | _                                   | 0.07                        | _                           |                             | W    | —                   |
| Local bus I/O                                                          | 167 MHz, 32 bits | _                                   | _                                   | 0.34                        | _                           |                             | W    | —                   |
| 10ad = 25 pF                                                           | 133 MHz, 32 bits | _                                   | _                                   | 0.27                        | _                           | _                           | W    | —                   |
|                                                                        | 83 MHz, 32 bits  | _                                   | _                                   | 0.17                        | _                           | _                           | W    | —                   |
|                                                                        | 66 MHz, 32 bits  |                                     |                                     | 0.14                        |                             | _                           | W    | —                   |
|                                                                        | 50 MHz, 32 bits  |                                     |                                     | 0.11                        |                             | _                           | W    | —                   |
| TSEC I/O                                                               | МІІ              | _                                   | _                                   |                             | 0.01                        |                             | W    | Multiply by number  |
| 10ad = 25 pF                                                           | GMII or TBI      |                                     |                                     |                             | 0.06                        | _                           | W    | of interfaces used. |
|                                                                        | RGMII or RTBI    |                                     |                                     |                             |                             | 0.04                        | W    |                     |
| USB                                                                    | 12 MHz           |                                     |                                     | 0.01                        |                             | _                           | W    | —                   |
|                                                                        | 480 MHz          | _                                   | —                                   | 0.2                         | _                           | _                           | W    | —                   |
| Other I/O                                                              |                  | _                                   | _                                   | 0.01                        | _                           | _                           | W    | —                   |

Table 5. MPC8343EA Typical I/O Power Dissipation

# 4 Clock Input Timing

This section provides the clock input DC and AC electrical characteristics for the device.

# 4.1 DC Electrical Characteristics

Table 6 provides the clock input (CLKIN/PCI\_SYNC\_IN) DC timing specifications for the MPC8343EA.

Table 6. CLKIN DC Timing Specifications

| Parameter           | Condition                      | Symbol          | Min  | Max                    | Unit |
|---------------------|--------------------------------|-----------------|------|------------------------|------|
| Input high voltage  | —                              | V <sub>IH</sub> | 2.7  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | —                              | V <sub>IL</sub> | -0.3 | 0.4                    | V    |
| CLKIN input current | $0~V \leq V_{IN} \leq OV_{DD}$ | I <sub>IN</sub> | _    | ±10                    | μA   |



#### DDR and DDR2 SDRAM

### Table 13 provides the DDR2 capacitance when $GV_{DD}(typ) = 1.8$ V.

#### Table 13. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ) = 1.8 V

| Parameter/Condition                          | Symbol           | Min | Мах | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD}$  = 1.8 V ± 0.090 V, f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.

Table 14 provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

#### Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                             | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | _     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | _     |
| Output leakage current                          | I <sub>OZ</sub>   | -9.9                     | -9.9                     | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>ОН</sub>   | -15.2                    | —                        | mA   | _     |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub>   | 15.2                     | —                        | mA   | _     |

Notes:

1.  $\text{GV}_{\text{DD}}$  is expected to be within 50 mV of the DRAM  $\text{GV}_{\text{DD}}$  at all times.

2.  $MV_{REF}$  is expected to be equal to 0.5 ×  $GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 15 provides the DDR capacitance when  $GV_{DD}(typ) = 2.5$  V.

#### Table 15. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.



#### DDR and DDR2 SDRAM

Table 16 provides the current draw characteristics for  $MV_{REF}$ .

Table 16. Current Draw Characteristics for MV<sub>REF</sub>

| Parameter/Condition                | Symbol             | Min | Max | Unit | Note |
|------------------------------------|--------------------|-----|-----|------|------|
| Current draw for MV <sub>REF</sub> | I <sub>MVREF</sub> |     | 500 | μA   | 1    |

Note:

1. The voltage regulator for  $\text{MV}_{\text{REF}}$  must supply up to 500  $\mu\text{A}$  current.

# 6.2 DDR and DDR2 SDRAM AC Electrical Characteristics

This section provides the AC electrical characteristics for the DDR and DDR2 SDRAM interface.

## 6.2.1 DDR and DDR2 SDRAM Input AC Timing Specifications

Table 17 provides the input AC timing specifications for the DDR2 SDRAM when  $GV_{DD}(typ) = 1.8 \text{ V}$ .

### Table 17. DDR2 SDRAM Input AC Timing Specifications for 1.8-V Interface

At recommended operating conditions with GV\_{DD} of 1.8  $\pm$  5%.

| Parameter             | Symbol          | Min                      | Min Max                  |   | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|---|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.25 | V | _     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.25 |                          | V |       |

Table 18 provides the input AC timing specifications for the DDR SDRAM when  $GV_{DD}(typ) = 2.5 V$ .

### Table 18. DDR SDRAM Input AC Timing Specifications for 2.5-V Interface

At recommended operating conditions with  $GV_{DD}$  of 2.5  $\pm$  5%.

| Parameter             | Symbol          | Min                      | Min Max                  |   | Notes |
|-----------------------|-----------------|--------------------------|--------------------------|---|-------|
| AC input low voltage  | V <sub>IL</sub> | —                        | MV <sub>REF</sub> – 0.31 | V | _     |
| AC input high voltage | V <sub>IH</sub> | MV <sub>REF</sub> + 0.31 | _                        | V | _     |

Table 19 provides the input AC timing specifications for the DDR SDRAM interface.

### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                             | Symbol              | Min  | Мах | Unit | Notes |
|---------------------------------------|---------------------|------|-----|------|-------|
| Controller Skew for MDQS—MDQ/MECC/MDM | t <sub>CISKEW</sub> |      |     | ps   | 1, 2  |
| 400 MHz                               |                     | -600 | 600 |      | 3     |
| 333 MHz                               |                     | -750 | 750 |      | —     |



#### DDR and DDR2 SDRAM

#### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications (continued)

At recommended operating conditions with GV<sub>DD</sub> of (1.8 or 2.5 V)  $\pm$  5%.

| Parameter | Symbol | Min  | Max | Unit | Notes |
|-----------|--------|------|-----|------|-------|
| 266 MHz   |        | -750 | 750 |      |       |
| 200 MHz   |        | -750 | 750 |      |       |

#### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the equation: t<sub>DISKEW</sub> = ± (T/4 – abs (t<sub>CISKEW</sub>)); where T is the clock period and abs (t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

3. This specification applies only to the DDR interface.

Figure 5 illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.



Figure 5. DDR Input Timing Diagram

## 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20 shows the DDR and DDR2 output AC timing specifications.

#### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                      | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|------------------------------------------------|---------------------|------|-----|------|-------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing)    | t <sub>MCK</sub>    | 7.5  | 10  | ns   | 2     |
| ADDR/CMD/MODT output setup with respect to MCK | t <sub>DDKHAS</sub> |      |     | ns   | 3     |
| 400 MHz                                        |                     | 1.95 | —   |      |       |
| 333 MHz                                        |                     | 2.40 | —   |      |       |
| 266 MHz                                        |                     | 3.15 | —   |      |       |
| 200 MHz                                        |                     | 4.20 | —   |      |       |

# NP

#### DDR and DDR2 SDRAM

#### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications (continued)

At recommended operating conditions with GV\_{DD} of (1.8 or 2.5 V)  $\pm$  5%.

| Parameter         | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|-------------------|---------------------|------|-----|------|-------|
| MDQS epilogue end | t <sub>DDKHME</sub> | -0.6 | 0.6 | ns   | 6     |

Notes:

- The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output goes invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are set up (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes low (L) until data outputs (D) are invalid (X) or data output hold time.
  </sub>
- 2. All MCK/ $\overline{MCK}$  referenced measurements are made from the crossing of the two signals ±0.1 V.
- 3. ADDR/CMD includes all DDR SDRAM output signals except MCK/MCK, MCS, and MDQ/MECC/MDM/MDQS. For the ADDR/CMD setup and hold specifications, it is assumed that the clock control register is set to adjust the memory clocks by 1/2 applied cycle.
- 4. t<sub>DDKHMH</sub> follows the symbol conventions described in note 1. For example, t<sub>DDKHMH</sub> describes the DDR timing (DD) from the rising edge of the MCK(n) clock (KH) until the MDQS signal is valid (MH). t<sub>DDKHMH</sub> can be modified through control of the DQSS override bits in the TIMING\_CFG\_2 register and is typically set to the same delay as the clock adjust in the CLK\_CNTL register. The timing parameters listed in the table assume that these two parameters are set to the same adjustment value. See the MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual for the timing modifications enabled by use of these bits.
- 5. Determined by maximum possible skew between a data strobe (MDQS) and any corresponding bit of data (MDQ), ECC (MECC), or data mask (MDM). The data strobe should be centered inside the data eye at the pins of the microprocessor.
- 6. All outputs are referenced to the rising edge of MCK(n) at the pins of the microprocessor. Note that t<sub>DDKHMP</sub> follows the symbol conventions described in note 1.

Figure 6 shows the DDR SDRAM output timing for the MCK to MDQS skew measurement (t<sub>DDKHMH</sub>).



Figure 6. Timing Diagram for t<sub>DDKHMH</sub>



| Table 21. DUA | RT DC Electrica | Characteristics | (continued) |
|---------------|-----------------|-----------------|-------------|
|---------------|-----------------|-----------------|-------------|

| Parameter                                          | Symbol          | Min                    | Мах | Unit |
|----------------------------------------------------|-----------------|------------------------|-----|------|
| High-level output voltage, $I_{OH} = -100 \ \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | —   | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$   | V <sub>OL</sub> | —                      | 0.2 | V    |

# 7.2 DUART AC Electrical Specifications

Table 22 provides the AC timing parameters for the DUART interface of the MPC8343EA.

Table 22. DUART AC Timing Specifications

| Parameter         | Value       | Unit | Notes |
|-------------------|-------------|------|-------|
| Minimum baud rate | 256         | baud | _     |
| Maximum baud rate | > 1,000,000 | baud | 1     |
| Oversample rate   | 16          |      | 2     |

Notes:

1. Actual attainable baud rate will be limited by the latency of interrupt processing.

2. The middle of a start bit is detected as the 8<sup>th</sup> sampled 0 after the 1-to-0 transition of the start bit. Subsequent bit values are sampled each 16<sup>th</sup> sample.

# 8 Ethernet: Three-Speed Ethernet, MII Management

This section provides the AC and DC electrical characteristics for three-speeds (10/100/1000 Mbps) and MII management.

## 8.1 Three-Speed Ethernet Controller (TSEC)—MII/RGMII/RTBI Electrical Characteristics

The electrical characteristics specified here apply to media independent interface (MII), reduced gigabit media independent interface (RGMII), and reduced ten-bit interface (RTBI) signals except management data input/output (MDIO) and management data clock (MDC). The MII interface is defined for 3.3 V, and the RGMII and RTBI interfaces are defined for 2.5 V. The RGMII and RTBI interfaces follow the Hewlett-Packard *Reduced Pin-Count Interface for Gigabit Ethernet Physical Layer Device Specification*, Version 1.2a (9/22/2000). The electrical characteristics for MDIO and MDC are specified in Section 8.3, "Ethernet Management Interface Electrical Characteristics."

Figure 14 and Figure 15 provide the AC test load and signals for the USB, respectively.



# 10 Local Bus

This section describes the DC and AC electrical specifications for the local bus interface of the MPC8343EA.

# **10.1 Local Bus DC Electrical Characteristics**

Table 33 provides the DC electrical characteristics for the local bus interface.

 Table 33. Local Bus DC Electrical Characteristics

| Parameter                                          | Symbol          | Min                    | Мах                    | Unit |
|----------------------------------------------------|-----------------|------------------------|------------------------|------|
| High-level input voltage                           | V <sub>IH</sub> | 2                      | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                            | V <sub>IL</sub> | -0.3                   | 0.8                    | V    |
| Input current                                      | I <sub>IN</sub> | _                      | ±5                     | μA   |
| High-level output voltage, $I_{OH} = -100 \ \mu A$ | V <sub>OH</sub> | OV <sub>DD</sub> - 0.2 | _                      | V    |
| Low-level output voltage, $I_{OL} = 100 \ \mu A$   | V <sub>OL</sub> | _                      | 0.2                    | V    |



PCI

#### Table 41. PCI AC Timing Specifications at 66 MHz<sup>1</sup> (continued)

| Parameter             | Symbol <sup>2</sup> | Min | Мах | Unit | Notes |
|-----------------------|---------------------|-----|-----|------|-------|
| Input hold from clock | t <sub>PCIXKH</sub> | 0   | —   | ns   | 3, 5  |

Notes:

- 1. PCI timing depends on M66EN and the ratio between PCI1/PCI2. Refer to the PCI chapter of the reference manual for a description of M66EN.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.</sub>
- 3. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 4. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.

## Table 42 provides the PCI AC timing specifications at 33 MHz.

#### Table 42. PCI AC Timing Specifications at 33 MHz

| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Notes |
|--------------------------------|---------------------|-----|-----|------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV | _   | 11  | ns   | 2     |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | —   | ns   | 2     |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | -   | 14  | ns   | 2, 3  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | —   | ns   | 2, 4  |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | _   | ns   | 2, 4  |

Notes:

- 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 3. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

Figure 30 provides the AC test load for PCI.



Figure 30. PCI AC Test Load

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>



# 16 IPIC

This section describes the DC and AC electrical specifications for the external interrupt pins.

# **16.1 IPIC DC Electrical Characteristics**

Table 47 provides the DC electrical characteristics for the external interrupt pins.

### Table 47. IPIC DC Electrical Characteristics<sup>1</sup>

| Parameter          | Symbol          | Condition                | Min  | Мах                    | Unit | Notes |
|--------------------|-----------------|--------------------------|------|------------------------|------|-------|
| Input high voltage | V <sub>IH</sub> | _                        | 2.0  | OV <sub>DD</sub> + 0.3 | V    | —     |
| Input low voltage  | V <sub>IL</sub> | _                        | -0.3 | 0.8                    | V    | —     |
| Input current      | I <sub>IN</sub> | —                        | —    | ±5                     | μA   | —     |
| Output low voltage | V <sub>OL</sub> | l <sub>OL</sub> = 8.0 mA | —    | 0.5                    | V    | 2     |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | _    | 0.4                    | V    | 2     |

#### Notes:

1. This table applies for pins  $\overline{IRQ}$ [0:7],  $\overline{IRQ}$ \_OUT, and  $\overline{MCP}$ \_OUT.

2.  $\overline{IRQ\_OUT}$  and  $\overline{MCP\_OUT}$  are open-drain pins; thus  $V_{OH}$  is not relevant for those pins.

# 16.2 IPIC AC Timing Specifications

Table 48 provides the IPIC input and output AC timing specifications.

## Table 48. IPIC Input AC Timing Specifications<sup>1</sup>

| Parameter                       | Symbol <sup>2</sup> | Min | Unit |
|---------------------------------|---------------------|-----|------|
| IPIC inputs—minimum pulse width | t <sub>PICWID</sub> | 20  | ns   |

### Notes:

1. Input specifications are measured at the 50 percent level of the IPIC input signals. Timings are measured at the pin.

 IPIC inputs and outputs are asynchronous to any visible clock. IPIC outputs should be synchronized before use by external synchronous logic. IPIC inputs must be valid for at least t<sub>PICWID</sub> ns to ensure proper operation in edge triggered mode.

# 17 SPI

This section describes the SPI DC and AC electrical specifications.

# **17.1 SPI DC Electrical Characteristics**

Table 49 provides the SPI DC electrical characteristics.

### Table 49. SPI DC Electrical Characteristics

| Parameter          | Symbol          | Condition | Min  | Max                    | Unit |
|--------------------|-----------------|-----------|------|------------------------|------|
| Input high voltage | V <sub>IH</sub> | _         | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage  | V <sub>IL</sub> | _         | -0.3 | 0.8                    | V    |

SPI

| Table 49. SPI DC Electrical C | Characteristics ( | (continued) |
|-------------------------------|-------------------|-------------|
|-------------------------------|-------------------|-------------|

| Parameter           | Symbol          | Condition                 | Min | Мах | Unit |
|---------------------|-----------------|---------------------------|-----|-----|------|
| Input current       | I <sub>IN</sub> | —                         | _   | ±5  | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4 | —   | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | _   | 0.5 | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | _   | 0.4 | V    |

# 17.2 SPI AC Timing Specifications

Table 50 provides the SPI input and output AC timing specifications.

| Table 50. | SPI AC | Timina S                              | Specifications <sup>1</sup> |  |
|-----------|--------|---------------------------------------|-----------------------------|--|
|           | 01170  | i i i i i i i i i i i i i i i i i i i | opconnoutions               |  |

| Parameter                                               | Symbol <sup>2</sup> | Min | Мах | Unit |
|---------------------------------------------------------|---------------------|-----|-----|------|
| SPI outputs valid—Master mode (internal clock) delay    | t <sub>NIKHOV</sub> | —   | 6   | ns   |
| SPI outputs hold—Master mode (internal clock) delay     | t <sub>NIKHOX</sub> | 0.5 | —   | ns   |
| SPI outputs valid—Slave mode (external clock) delay     | t <sub>NEKHOV</sub> | —   | 8   | ns   |
| SPI outputs hold—Slave mode (external clock) delay      | t <sub>NEKHOX</sub> | 2   | —   | ns   |
| SPI inputs—Master mode (internal clock input setup time | t <sub>NIIVKH</sub> | 4   | —   | ns   |
| SPI inputs—Master mode (internal clock input hold time  | t <sub>NIIXKH</sub> | 0   | —   | ns   |
| SPI inputs—Slave mode (external clock) input setup time | t <sub>NEIVKH</sub> | 4   | —   | ns   |
| SPI inputs—Slave mode (external clock) input hold time  | t <sub>NEIXKH</sub> | 2   | —   | ns   |

#### Notes:

1. Output specifications are measured from the 50 percent level of the rising edge of CLKIN to the 50 percent level of the signal. Timings are measured at the pin.

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state)</sub> for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>NIKHOX</sub> symbolizes the internal timing (NI) for the time SPICLK clock reference (K) goes to the high state (H) until outputs (O) are invalid (X).

### Figure 33 provides the AC test load for the SPI.



Figure 33. SPI AC Test Load



Package and Pin Listings

| Signal                                          | Package Pin Number         | Pin Type | Power<br>Supply  | Notes |
|-------------------------------------------------|----------------------------|----------|------------------|-------|
| LBCTL                                           | H5                         | 0        | OV <sub>DD</sub> | _     |
| LALE                                            | E3                         | 0        | OV <sub>DD</sub> |       |
| LGPL0/LSDA10/cfg_reset_source0                  | F4                         | I/O      | OV <sub>DD</sub> |       |
| LGPL1/LSDWE/cfg_reset_source1                   | D2                         | I/O      | OV <sub>DD</sub> |       |
| LGPL2/LSDRAS/LOE                                | C1                         | 0        | OV <sub>DD</sub> | _     |
| LGPL3/LSDCAS/cfg_reset_source2                  | C2                         | I/O      | OV <sub>DD</sub> | _     |
| LGPL4/LGTA/LUPWAIT/LPBSE                        | С3                         | I/O      | OV <sub>DD</sub> | 12    |
| LGPL5/cfg_clkin_div                             | B3                         | I/O      | OV <sub>DD</sub> | _     |
| LCKE                                            | E4                         | 0        | OV <sub>DD</sub> | _     |
| LCLK[0:2]                                       | D4, A3, C4                 | 0        | OV <sub>DD</sub> | _     |
| LSYNC_OUT                                       | U3                         | 0        | OV <sub>DD</sub> | _     |
| LSYNC_IN                                        | Y2                         | I        | $OV_{DD}$        |       |
|                                                 | General Purpose I/O Timers |          |                  |       |
| GPIO1[0]/DMA_DREQ0/GTM1_TIN1/<br>GTM2_TIN2      | D27                        | I/O      | OV <sub>DD</sub> |       |
| GPIO1[1]/DMA_DACK0/GTM1_TGATE1/<br>GTM2_TGATE2  | E26                        | I/O      | OV <sub>DD</sub> | —     |
| GPIO1[2]/DMA_DDONE0/<br>GTM1_TOUT1              | D28                        | I/O      | OV <sub>DD</sub> | —     |
| GPIO1[3]/DMA_DREQ1/GTM1_TIN2/<br>GTM2_TIN1      | G25                        | I/O      | OV <sub>DD</sub> | _     |
| GPIO1[4]/DMA_DACK1/<br>GTM1_TGATE2/GTM2_TGATE1  | J24                        | I/O      | OV <sub>DD</sub> | _     |
| GPIO1[5]/DMA_DDONE1/<br>GTM1_TOUT2/GTM2_TOUT1   | F26                        | I/O      | OV <sub>DD</sub> | _     |
| GPIO1[6]/DMA_DREQ2/GTM1_TIN3/<br>GTM2_TIN4      | E27                        | I/O      | OV <sub>DD</sub> | —     |
| GPIO1[7]/DMA_DACK2/GTM1_TGATE3/<br>GTM2_TGATE4  | E28                        | I/O      | OV <sub>DD</sub> | _     |
| GPIO1[8]/DMA_DDONE2/<br>GTM1_TOUT3              | H25                        | I/O      | OV <sub>DD</sub> | _     |
| GPIO1[9]/DMA_DREQ3/GTM1_TIN4/<br>GTM2_TIN3      | F27                        | I/O      | OV <sub>DD</sub> | —     |
| GPIO1[10]/DMA_DACK3/<br>GTM1_TGATE4/GTM2_TGATE3 | K24                        | I/O      | OV <sub>DD</sub> | —     |
| GPIO1[11]/DMA_DDONE3/<br>GTM1_TOUT4/GTM2_TOUT3  | G26                        | I/O      | OV <sub>DD</sub> | _     |



# 19 Clocking

Figure 37 shows the internal distribution of the clocks.



Figure 37. MPC8343EA Clock Subsystem

The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8343EA is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICD*n*] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUT signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8343EA to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND.



As shown in Figure 37, the primary clock input (frequency) is multiplied up by the system phase-locked loop (PLL) and the clock unit to create the coherent system bus clock ( $csb\_clk$ ), the internal clock for the DDR controller ( $ddr\_clk$ ), and the internal clock for the local bus interface unit ( $lbiu\_clk$ ).

The *csb\_clk* frequency is derived from a complex set of factors that can be simplified into the following equation:

 $csb\_clk = \{PCI\_SYNC\_IN \times (1 + CFG\_CLKIN\_DIV)\} \times SPMF$ 

In PCI host mode, PCI\_SYNC\_IN  $\times$  (1 + CFG\_CLKIN\_DIV) is the CLKIN frequency.

The *csb\_clk* serves as the clock input to the e300 core. A second PLL inside the e300 core multiplies the *csb\_clk* frequency to create the internal clock for the e300 core (*core\_clk*). The system and core PLL multipliers are selected by the SPMF and COREPLL fields in the reset configuration word low (RCWL), which is loaded at power-on reset or by one of the hard-coded reset options. See the chapter on reset, clocking, and initialization in the *MPC8349EA Reference Manual* for more information on the clock subsystem.

The internal *ddr\_clk* frequency is determined by the following equation:

 $ddr_clk = csb_clk \times (1 + RCWL[DDRCM])$ 

 $ddr_clk$  is not the external memory bus frequency;  $ddr_clk$  passes through the DDR clock divider (÷2) to create the differential DDR memory bus clock outputs (MCK and MCK). However, the data rate is the same frequency as  $ddr_clk$ .

The internal *lbiu\_clk* frequency is determined by the following equation:

 $lbiu_clk = csb_clk \times (1 + \text{RCWL[LBIUCM]})$ 

*lbiu\_clk* is not the external local bus frequency; *lbiu\_clk* passes through the LBIU clock divider to create the external local bus clock outputs (LSYNC\_OUT and LCLK[0:2]). The LBIU clock divider ratio is controlled by LCCR[CLKDIV].

In addition, some of the internal units may have to be shut off or operate at lower frequency than the *csb\_clk* frequency. Those units have a default clock ratio that can be configured by a memory-mapped register after the device exits reset. Table 52 specifies which units have a configurable clock frequency.

| Unit                     | Default Frequency | Options                                          |
|--------------------------|-------------------|--------------------------------------------------|
| TSEC1                    | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3               |
| TSEC2, I <sup>2</sup> C1 | csb_clk/3         | Off, csb_clk, csb_clk/2, csb_clk/3               |
| Security core            | csb_clk/3         | Off, <i>csb_clk,</i> csb_clk/2, <i>csb_clk/3</i> |
| USB DR, USB MPH          | csb_clk/3         | Off, csb_clk, csb_clk/2, <i>csb_clk/3</i>        |
| PCI and DMA complex      | csb_clk           | Off, csb_clk                                     |

Table 52. Configurable Clock Units

All frequency combinations shown in the table below may not be available. Maximum operating frequencies depend on the part ordered, see Section 22.1, "Part Numbers Fully Addressed by This Document," for part ordering details and contact your Freescale Sales Representative or authorized distributor for more information.



#### Clocking

Table 53 provides the operating frequencies for the MPC8343EA PBGA under recommended operating conditions.

| Parameter <sup>1</sup>                               | 266 MHz   | 333 MHz | 400 MHz | Unit |
|------------------------------------------------------|-----------|---------|---------|------|
| e300 core frequency ( <i>core_clk</i> )              | 200–266   | 200–333 | 200–400 | MHz  |
| Coherent system bus frequency ( <i>csb_clk</i> )     |           | 100–266 |         | MHz  |
| DDR1 memory bus frequency (MCK) <sup>2</sup>         | 100–133   |         |         |      |
| DDR2 memory bus frequency (MCK) <sup>3</sup>         | 100–133   |         |         |      |
| Local bus frequency (LCLK <i>n</i> ) <sup>4</sup>    | 16.67–133 |         |         | MHz  |
| PCI input frequency (CLKIN or PCI_CLK)               | 25–66     |         |         | MHz  |
| Security core maximum internal operating frequency   | 133       |         |         | MHz  |
| USB_DR, USB_MPH maximum internal operating frequency |           | MHz     |         |      |

### Table 53. Operating Frequencies for PBGA

<sup>1</sup> The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table.

<sup>2</sup> The DDR data rate is 2× the DDR memory bus frequency.

<sup>3</sup> The DDR data rate is 2× the DDR memory bus frequency.

<sup>4</sup> The local bus frequency is ½, ¼, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBIUCM]).

# 19.1 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] parameter. Table 54 shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL Multiplication Factor |  |  |  |
|------------|----------------------------------|--|--|--|
| 0000       | × 16                             |  |  |  |
| 0001       | Reserved                         |  |  |  |
| 0010       | × 2                              |  |  |  |
| 0011       | × 3                              |  |  |  |
| 0100       | × 4                              |  |  |  |
| 0101       | × 5                              |  |  |  |
| 0110       | × 6                              |  |  |  |
| 0111       | × 7                              |  |  |  |
| 1000       | × 8                              |  |  |  |
| 1001       | × 9                              |  |  |  |
| 1010       | × 10                             |  |  |  |

### Table 54. System PLL Multiplication Factors



Clocking

|                                        |      |                                                    | In    | put Clock Fre       | equency (MHz | :) <sup>2</sup> |
|----------------------------------------|------|----------------------------------------------------|-------|---------------------|--------------|-----------------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25                  | 33.33        | 66.67           |
|                                        |      |                                                    |       | <i>csb_clk</i> Freq | uency (MHz)  |                 |
| High                                   | 0010 | 2 : 1                                              |       |                     |              | 133             |
| High                                   | 0011 | 3 : 1                                              |       |                     | 100          | 200             |
| High                                   | 0100 | 4 : 1                                              |       |                     | 133          | 266             |
| High                                   | 0101 | 5 : 1                                              |       |                     | 166          | 333             |
| High                                   | 0110 | 6 : 1                                              |       |                     | 200          |                 |
| High                                   | 0111 | 7:1                                                |       |                     | 233          |                 |
| High                                   | 1000 | 8:1                                                |       |                     |              |                 |

#### Table 55. CSB Frequency Options for Host Mode (continued)

<sup>1</sup> CFG\_CLKIN\_DIV selects the ratio between CLKIN and PCI\_SYNC\_OUT.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

DDR2 memory may be used at 133 MHz provided that the memory components are specified for operation at this frequency.

### Table 56. CSB Frequency Options for Agent Mode

|                                        |      |                                                    | h     | nput Clock Fre      | equency (MHz | z) <sup>2</sup> |
|----------------------------------------|------|----------------------------------------------------|-------|---------------------|--------------|-----------------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25                  | 33.33        | 66.67           |
|                                        |      |                                                    |       | <i>csb_clk</i> Fred | quency (MHz) |                 |
| Low                                    | 0010 | 2 : 1                                              |       |                     |              | 133             |
| Low                                    | 0011 | 3 : 1                                              |       |                     | 100          | 200             |
| Low                                    | 0100 | 4 : 1                                              |       | 100                 | 133          | 266             |
| Low                                    | 0101 | 5 : 1                                              |       | 125                 | 166          | 333             |
| Low                                    | 0110 | 6 : 1                                              | 100   | 150                 | 200          |                 |
| Low                                    | 0111 | 7:1                                                | 116   | 175                 | 233          |                 |
| Low                                    | 1000 | 8 : 1                                              | 133   | 200                 | 266          |                 |
| Low                                    | 1001 | 9 : 1                                              | 150   | 225                 | 300          |                 |
| Low                                    | 1010 | 10 : 1                                             | 166   | 250                 | 333          |                 |
| Low                                    | 1011 | 11 : 1                                             | 183   | 275                 |              |                 |
| Low                                    | 1100 | 12 : 1                                             | 200   | 300                 |              |                 |
| Low                                    | 1101 | 13 : 1                                             | 216   | 325                 |              |                 |
| Low                                    | 1110 | 14 : 1                                             | 233   |                     | -            |                 |
| Low                                    | 1111 | 15 : 1                                             | 250   |                     |              |                 |
| Low                                    | 0000 | 16 : 1                                             | 266   |                     |              |                 |
| High                                   | 0010 | 4 : 1                                              |       | 100                 | 133          | 266             |



|                                        |      |                                                    | In    | put Clock Fre       | equency (MHz | ) <sup>2</sup> |
|----------------------------------------|------|----------------------------------------------------|-------|---------------------|--------------|----------------|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25                  | 33.33        | 66.67          |
|                                        |      |                                                    |       | <i>csb_clk</i> Freq | uency (MHz)  |                |
| High                                   | 0011 | 6 : 1                                              | 100   | 150                 | 200          |                |
| High                                   | 0100 | 8:1                                                | 133   | 200                 | 266          |                |
| High                                   | 0101 | 10 : 1                                             | 166   | 250                 | 333          |                |
| High                                   | 0110 | 12 : 1                                             | 200   | 300                 |              |                |
| High                                   | 0111 | 14 : 1                                             | 233   |                     |              |                |
| High                                   | 1000 | 16 : 1                                             | 266   |                     |              |                |

### Table 56. CSB Frequency Options for Agent Mode (continued)

<sup>1</sup> CFG\_CLKIN\_DIV doubles csb\_clk if set high.

<sup>2</sup> CLKIN is the input clock in host mode; PCI\_CLK is the input clock in agent mode.

DDR2 memory may be used at 133 MHz provided that the memory components are specified for operation at this frequency.

# **19.2 Core PLL Configuration**

RCWL[COREPLL] selects the ratio between the internal coherent system bus clock (*csb\_clk*) and the e300 core clock (*core\_clk*). Table 57 shows the encodings for RCWL[COREPLL]. COREPLL values that are not listed in Table 57 should be considered as reserved.

### NOTE

Core VCO frequency = core frequency × VCO divider

VCO divider must be set properly so that the core VCO frequency is in the range of 800–1800 MHz.

| F   | RCWL[COREPLL] |   | RCWL[COREPLL]                                                  |                                                                | core clk: csh clk Batio |  |
|-----|---------------|---|----------------------------------------------------------------|----------------------------------------------------------------|-------------------------|--|
| 0–1 | 2–5           | 6 |                                                                |                                                                |                         |  |
| nn  | 0000          | n | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) | PLL bypassed<br>(PLL off, <i>csb_clk</i> clocks core directly) |                         |  |
| 00  | 0001          | 0 | 1:1                                                            | 2                                                              |                         |  |
| 01  | 0001          | 0 | 1:1                                                            | 4                                                              |                         |  |
| 10  | 0001          | 0 | 1:1                                                            | 8                                                              |                         |  |
| 11  | 0001          | 0 | 1:1                                                            | 8                                                              |                         |  |
| 00  | 0001          | 1 | 1.5:1                                                          | 2                                                              |                         |  |
| 01  | 0001          | 1 | 1.5:1                                                          | 4                                                              |                         |  |
| 10  | 0001          | 1 | 1.5:1                                                          | 8                                                              |                         |  |
| 11  | 0001          | 1 | 1.5:1                                                          | 8                                                              |                         |  |

### Table 57. e300 Core PLL Configuration



#### Ordering Information

However, while HRESET is asserted, these pins are treated as inputs, and the value on these pins is latched when PORESET deasserts. Then the input receiver is disabled and the I/O circuit takes on its normal function. Careful board layout with stubless connections to these pull-up/pull-down resistors coupled with the large value of the pull-up/pull-down resistor should minimize the disruption of signal quality or speed for the output pins.

# 21.7 Pull-Up Resistor Requirements

The MPC8343EA requires high resistance pull-up resistors (10 k $\Omega$  is recommended) on open-drain pins, including I<sup>2</sup>C pins, and IPIC interrupt pins.

For more information on required pull-up resistors and the connections required for the JTAG interface, refer to application note AN2931, "PowerQUICC Design Checklist."

# 22 Ordering Information

This section presents ordering information for the device discussed in this document, and it shows an example of how the parts are marked.

## NOTE

The information in this document is accurate for revision 3.x silicon and later (in other words, for orderable part numbers ending in A or B). For information on revision 1.1 silicon and earlier versions, see the *MPC8343E PowerQUICC II Pro Integrated Host Processor Hardware Specifications* (Document Order No. MPC8343EEC).

# 22.1 Part Numbers Fully Addressed by This Document

Table 62 shows an analysis of the Freescale part numbering nomenclature for the MPC8343EA. The individual part numbers correspond to a maximum processor core frequency. Each part number also contains a revision code that refers to the die mask revision number. For available frequency configuration



| Table 64. D | Document Revision | h History | (continued) |
|-------------|-------------------|-----------|-------------|
|-------------|-------------------|-----------|-------------|

| Rev.<br>Number | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 3              | 11/2006 | <ul> <li>Updated note in introduction.</li> <li>In the features list in Section 1, "Overview," updated DDR data rate to show 266 MHz for PBGA parts for all silicon revisions.</li> <li>In Table 57, "Suggested PLL Configurations," added the following row:</li> <li>Ref No: 823, SPMF: 1000, Core PLL: 0100011, 400-MHz Device Input Clock Freq: 33, CSB Freq: 266, and Core Freq: 400.</li> <li>In Section 23, "Ordering Information," replicated note from document introduction.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 2              | 8/2006  | <ul> <li>Changed all references to revision 2.0 silicon to revision 3.0 silicon.</li> <li>Changed number of general purpose parallel I/O pins to 39 in Section 1, "Overview."</li> <li>Changed VIH minimum value in Table 35, "JTAG Interface DC Electrical Characteristics," to OV<sub>DD</sub> - 0.3.</li> <li>In Table 40, "PCI DC Electrical Characteristics," changed high-level input voltage values to min = 2 and max = OV<sub>DD</sub> + 0.3; changed low-level input voltage values to min = (-0.3) and max = 0.8.</li> <li>In Table 44, "PCI DC Electrical Characteristics," changed high-level input voltage values to min = 2 and max = OV<sub>DD</sub> + 0.3; changed low-level input voltage values to min = (-0.3) and max = 0.8.</li> <li>In Table 44, "PCI DC Electrical Characteristics," changed high-level input voltage values to min = 2 and max = OV<sub>DD</sub> + 0.3; changed low-level input voltage values to min = (-0.3) and max = 0.8.</li> <li>In Table 44, "PCI DC Electrical Characteristics," changed high-level input voltage values to min = 2 and max = OV<sub>DD</sub> + 0.3; changed low-level input voltage values to min = (-0.3) and max = 0.8.</li> <li>In Table 44, "PCI DC Electrical Characteristics," changed high-level input voltage values to min = 2 and max = OV<sub>DD</sub> + 0.3; changed low-level input voltage values to min = (-0.3) and max = 0.8.</li> <li>Updated DDR2 I/O power values in Table 5, "MPC8347EA Typical I/O Power Dissipation."</li> </ul> |  |
| 1              | 4/2006  | <ul> <li>Removed Table 20, "Timing Parameters for DDR2-400."</li> <li>Changed ADDR/CMD to ADDR/CMD/MODT in Table 9, "DDR and DDR2 SDRAM Output AC Timing Specifications," rows 2 and 3, and in Figure 2, "DDR SDRAM Output Timing Diagram.</li> <li>Changed Min and Max values for V<sub>IH</sub> and VIL in Table 40Table 44, "PCI DC Electrical Characteristics."</li> <li>In Table 58, "MPC8343EA (PBGA) Pinout Listing," and Table 52, "MPC8347EA (PBGA) Pinout Listing," modified rows for MDICO and MDIC1 signals and added note 'It is recommended that MDICO be tied to GRD using an 18 Ω resistor and MCIC1 be tied to DDR power using an 18 Ω resistor.'</li> <li>Table 58, "MPC8343EA (PBGA) Pinout Listing," in row AVDD3 changed power supply from "AVDD3" to '—.'</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 0              | 3/2006  | Initial public release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo and PowerQUICC are trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2006–2011 Freescale Semiconductor, Inc.

Document Number: MPC8343EAEC Rev. 11 09/2011



