# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                                |
|---------------------------------|-------------------------------------------------------------------------|
| Core Processor                  | PowerPC e300                                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                          |
| Speed                           | 266MHz                                                                  |
| Co-Processors/DSP               | Security; SEC                                                           |
| RAM Controllers                 | DDR, DDR2                                                               |
| Graphics Acceleration           | No                                                                      |
| Display & Interface Controllers | -                                                                       |
| Ethernet                        | 10/100/1000Mbps (3)                                                     |
| SATA                            | -                                                                       |
| USB                             | USB 2.0 + PHY (2)                                                       |
| Voltage - I/O                   | 1.8V, 2.5V, 3.3V                                                        |
| Operating Temperature           | -40°C ~ 105°C (TA)                                                      |
| Security Features               | Cryptography, Random Number Generator                                   |
| Package / Case                  | 620-BBGA Exposed Pad                                                    |
| Supplier Device Package         | 620-HBGA (29x29)                                                        |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc8343eczqaddb |
|                                 |                                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Overview

- Address translation units for address mapping between host and peripheral
- Dual address cycle for target
- Internal configuration registers accessible from PCI
- Security engine is optimized to handle all the algorithms associated with IPSec, SSL/TLS, SRTP, IEEE Std. 802.11i<sup>®</sup>, iSCSI, and IKE processing. The security engine contains four crypto-channels, a controller, and a set of crypto execution units (EUs):
  - Public key execution unit (PKEU) :
    - RSA and Diffie-Hellman algorithms
    - Programmable field size up to 2048 bits
    - Elliptic curve cryptography
    - F2m and F(p) modes
    - Programmable field size up to 511 bits
  - Data encryption standard (DES) execution unit (DEU)
    - DES and 3DES algorithms
    - Two key (K1, K2) or three key (K1, K2, K3) for 3DES
    - ECB and CBC modes for both DES and 3DES
  - Advanced encryption standard unit (AESU)
    - Implements the Rijndael symmetric-key cipher
    - Key lengths of 128, 192, and 256 bits
    - ECB, CBC, CCM, and counter (CTR) modes
  - XOR parity generation accelerator for RAID applications
  - ARC four execution unit (AFEU)
    - Stream cipher compatible with the RC4 algorithm
    - 40- to 128-bit programmable key
  - Message digest execution unit (MDEU)
    - SHA with 160-, 224-, or 256-bit message digest
    - MD5 with 128-bit message digest
    - HMAC with either algorithm
  - Random number generator (RNG)
  - Four crypto-channels, each supporting multi-command descriptor chains
    - Static and/or dynamic assignment of crypto-execution units through an integrated controller
    - Buffer size of 256 bytes for each execution unit, with flow control for large data sizes
- Universal serial bus (USB) dual role controller
  - USB on-the-go mode with both device and host functionality
  - Complies with USB specification Rev. 2.0
  - Can operate as a stand-alone USB device
    - One upstream facing port
    - Six programmable USB endpoints



#### Power Characteristics

supplies are stable and if the I/O voltages are supplied before the core voltage, there may be a period of time that all input and output pins will actively be driven and cause contention and excessive current from 3A to 5A. In order to avoid actively driving the I/O pins and to eliminate excessive current draw, apply the core voltage ( $V_{DD}$ ) before the I/O voltage ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) and assert PORESET before the power supplies fully ramp up. In the case where the core voltage is applied first, the core voltage supply must rise to 90% of its nominal value before the I/O supplies reach 0.7 V, see Figure 4.



Figure 4. Power Sequencing Example

I/O voltage supplies ( $GV_{DD}$ ,  $LV_{DD}$ , and  $OV_{DD}$ ) do not have any ordering requirements with respect to one another.

# **3** Power Characteristics

The estimated typical power dissipation for the MPC8343EA device is shown in Table 4.

|      | Core<br>Frequency<br>(MHz) | CSB<br>Frequency<br>(MHz) | Typical at T <sub>J</sub> = 65 | Typical <sup>2,3</sup> | Maximum <sup>4</sup> | Unit |
|------|----------------------------|---------------------------|--------------------------------|------------------------|----------------------|------|
| PBGA | 266                        | 266                       | 1.3                            | 1.6                    | 1.8                  | W    |
|      |                            | 133                       | 1.1                            | 1.4                    | 1.6                  | W    |
|      | 400                        | 266                       | 1.5                            | 1.9                    | 2.1                  | W    |
|      |                            | 133                       | 1.4                            | 1.7                    | 1.9                  | W    |
|      | 400                        | 200                       | 1.5                            | 1.8                    | 2.0                  | W    |
|      |                            | 100                       | 1.3                            | 1.7                    | 1.9                  | W    |

 Table 4. MPC8343EA Power Dissipation<sup>1</sup>

<sup>1</sup> The values do not include I/O supply power (OV<sub>DD</sub>, LV<sub>DD</sub>, GV<sub>DD</sub>) or AV<sub>DD</sub>. For I/O power values, see Table 5.

<sup>2</sup> Typical power is based on a voltage of  $V_{DD}$  = 1.2 V, a junction temperature of  $T_J$  = 105°C, and a Dhrystone benchmark application.

<sup>3</sup> Thermal solutions may need to design to a value higher than typical power based on the end application, T<sub>A</sub> target, and I/O power.

<sup>4</sup> Maximum power is based on a voltage of V<sub>DD</sub> = 1.2 V, worst case process, a junction temperature of T<sub>J</sub> = 105°C, and an artificial smoke test.



**RESET** Initialization

# 5.2 **RESET AC Electrical Characteristics**

Table 10 provides the reset initialization AC timing specifications of the MPC8343EA.

#### Table 10. RESET Initialization Timing Specifications

| Parameter                                                                                                                                                            | Min | Max | Unit                     | Notes |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------------|-------|
| Required assertion time of HRESET or SRESET (input) to activate reset flow                                                                                           | 32  | —   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Required assertion time of PORESET with stable clock applied to CLKIN when the MPC8343EA is in PCI host mode                                                         | 32  | —   | t <sub>CLKIN</sub>       | 2     |
| Required assertion time of $\overrightarrow{\text{PORESET}}$ with stable clock applied to PCI_SYNC_IN when the MPC8343EA is in PCI agent mode                        | 32  | —   | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET/SRESET assertion (output)                                                                                                                                     | 512 | —   | t <sub>PCI_SYNC_IN</sub> | 1     |
| HRESET negation to SRESET negation (output)                                                                                                                          | 16  | —   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8343EA is in PCI host mode  | 4   | _   | t <sub>CLKIN</sub>       | 2     |
| Input setup time for POR configuration signals (CFG_RESET_SOURCE[0:2] and CFG_CLKIN_DIV) with respect to negation of PORESET when the MPC8343EA is in PCI agent mode | 4   | —   | t <sub>PCI_SYNC_IN</sub> | 1     |
| Input hold time for POR configuration signals with respect to negation of HRESET                                                                                     | 0   | —   | ns                       | —     |
| Time for the MPC8343EA to turn off POR configuration signals with respect to the assertion of $\overrightarrow{\text{HRESET}}$                                       | —   | 4   | ns                       | 3     |
| Time for the MPC8343EA to turn on POR configuration signals with respect to the negation of HRESET                                                                   | 1   |     | t <sub>PCI_SYNC_IN</sub> | 1, 3  |

Notes:

1. t<sub>PCI\_SYNC\_IN</sub> is the clock period of the input clock applied to PCI\_SYNC\_IN. In PCI host mode, the primary clock is applied to the CLKIN input, and PCI\_SYNC\_IN period depends on the value of CFG\_CLKIN\_DIV. See the *MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual*.

2. t<sub>CLKIN</sub> is the clock period of the input clock applied to CLKIN. It is valid only in PCI host mode. See the MPC8349EA PowerQUICC II Pro Integrated Host Processor Family Reference Manual.

3. POR configuration signals consist of CFG\_RESET\_SOURCE[0:2] and CFG\_CLKIN\_DIV.

#### Table 11 lists the PLL and DLL lock times.

#### Table 11. PLL and DLL Lock Times

| Parameter/Condition | Min  | Мах     | Unit           | Notes |
|---------------------|------|---------|----------------|-------|
| PLL lock times      | —    | 100     | μs             |       |
| DLL lock times      | 7680 | 122,880 | csb_clk cycles | 1, 2  |

Notes:

1. DLL lock times are a function of the ratio between the output clock and the coherency system bus clock (csb\_clk). A 2:1 ratio results in the minimum and an 8:1 ratio results in the maximum.

2. The csb\_clk is determined by the CLKIN and system PLL ratio. See Section 19, "Clocking."



#### DDR and DDR2 SDRAM

#### Table 13 provides the DDR2 capacitance when $GV_{DD}(typ) = 1.8$ V.

#### Table 13. DDR2 SDRAM Capacitance for GV<sub>DD</sub>(typ) = 1.8 V

| Parameter/Condition                          | Symbol           | Min | Мах | Unit | Notes |
|----------------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 1.8 \text{ V} \pm 0.090 \text{ V}$ , f = 1 MHz,  $T_A = 25^{\circ}C$ ,  $V_{OUT} = GV_{DD}/2$ ,  $V_{OUT}$  (peak-to-peak) = 0.2 V.

Table 14 provides the recommended operating conditions for the DDR SDRAM component(s) when  $GV_{DD}(typ) = 2.5 \text{ V}.$ 

#### Table 14. DDR SDRAM DC Electrical Characteristics for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                             | Symbol            | Min                      | Мах                      | Unit | Notes |
|-------------------------------------------------|-------------------|--------------------------|--------------------------|------|-------|
| I/O supply voltage                              | GV <sub>DD</sub>  | 2.375                    | 2.625                    | V    | 1     |
| I/O reference voltage                           | MV <sub>REF</sub> | $0.49 	imes GV_{DD}$     | $0.51 	imes GV_{DD}$     | V    | 2     |
| I/O termination voltage                         | V <sub>TT</sub>   | MV <sub>REF</sub> – 0.04 | MV <sub>REF</sub> + 0.04 | V    | 3     |
| Input high voltage                              | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.18 | GV <sub>DD</sub> + 0.3   | V    | _     |
| Input low voltage                               | V <sub>IL</sub>   | -0.3                     | MV <sub>REF</sub> – 0.18 | V    | _     |
| Output leakage current                          | I <sub>OZ</sub>   | -9.9                     | -9.9                     | μA   | 4     |
| Output high current (V <sub>OUT</sub> = 1.95 V) | I <sub>ОН</sub>   | -15.2                    | —                        | mA   | _     |
| Output low current (V <sub>OUT</sub> = 0.35 V)  | I <sub>OL</sub>   | 15.2                     | —                        | mA   | _     |

Notes:

1.  $\text{GV}_{\text{DD}}$  is expected to be within 50 mV of the DRAM  $\text{GV}_{\text{DD}}$  at all times.

2.  $MV_{REF}$  is expected to be equal to 0.5 ×  $GV_{DD}$ , and to track  $GV_{DD}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

3. V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub>. This rail should track variations in the DC level of MV<sub>REF</sub>.

4. Output leakage is measured with all outputs disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  GV<sub>DD</sub>.

Table 15 provides the DDR capacitance when  $GV_{DD}(typ) = 2.5$  V.

#### Table 15. DDR SDRAM Capacitance for GV<sub>DD</sub>(typ) = 2.5 V

| Parameter/Condition                     | Symbol           | Min | Мах | Unit | Notes |
|-----------------------------------------|------------------|-----|-----|------|-------|
| Input/output capacitance: DQ, DQS       | C <sub>IO</sub>  | 6   | 8   | pF   | 1     |
| Delta input/output capacitance: DQ, DQS | C <sub>DIO</sub> | —   | 0.5 | pF   | 1     |

Note:

1. This parameter is sampled.  $GV_{DD} = 2.5 V \pm 0.125 V$ , f = 1 MHz, T<sub>A</sub> = 25°C, V<sub>OUT</sub> =  $GV_{DD}/2$ , V<sub>OUT</sub> (peak-to-peak) = 0.2 V.



#### DDR and DDR2 SDRAM

#### Table 19. DDR and DDR2 SDRAM Input AC Timing Specifications (continued)

At recommended operating conditions with GV<sub>DD</sub> of (1.8 or 2.5 V)  $\pm$  5%.

| Parameter | Symbol | Min  | Max | Unit | Notes |
|-----------|--------|------|-----|------|-------|
| 266 MHz   |        | -750 | 750 |      |       |
| 200 MHz   |        | -750 | 750 |      |       |

#### Notes:

1. t<sub>CISKEW</sub> represents the total amount of skew consumed by the controller between MDQS[n] and any corresponding bit that will be captured with MDQS[n]. This should be subtracted from the total timing budget.

 The amount of skew that can be tolerated from MDQS to a corresponding MDQ signal is called t<sub>DISKEW</sub>. This can be determined by the equation: t<sub>DISKEW</sub> = ± (T/4 – abs (t<sub>CISKEW</sub>)); where T is the clock period and abs (t<sub>CISKEW</sub>) is the absolute value of t<sub>CISKEW</sub>.

3. This specification applies only to the DDR interface.

Figure 5 illustrates the DDR input timing diagram showing the t<sub>DISKEW</sub> timing parameter.



Figure 5. DDR Input Timing Diagram

### 6.2.2 DDR and DDR2 SDRAM Output AC Timing Specifications

Table 20 shows the DDR and DDR2 output AC timing specifications.

#### Table 20. DDR and DDR2 SDRAM Output AC Timing Specifications

At recommended operating conditions with  $GV_{DD}$  of (1.8 or 2.5 V) ± 5%.

| Parameter                                      | Symbol <sup>1</sup> | Min  | Мах | Unit | Notes |
|------------------------------------------------|---------------------|------|-----|------|-------|
| MCK[n] cycle time, (MCK[n]/MCK[n] crossing)    | t <sub>MCK</sub>    | 7.5  | 10  | ns   | 2     |
| ADDR/CMD/MODT output setup with respect to MCK | t <sub>DDKHAS</sub> |      |     | ns   | 3     |
| 400 MHz                                        |                     | 1.95 | —   |      |       |
| 333 MHz                                        |                     | 2.40 | —   |      |       |
| 266 MHz                                        |                     | 3.15 | —   |      |       |
| 200 MHz                                        |                     | 4.20 | —   |      |       |

Figure 7 shows the DDR SDRAM output timing diagram.



Figure 8 provides the AC test load for the DDR bus.



Figure 8. DDR AC Test Load

# 7 DUART

This section describes the DC and AC electrical specifications for the DUART interface of the MPC8343EA.

# 7.1 DUART DC Electrical Characteristics

Table 21 provides the DC electrical characteristics for the DUART interface of the MPC8343EA.

**Table 21. DUART DC Electrical Characteristics** 

| Parameter                                               | Symbol          | Min  | Мах                    | Unit |
|---------------------------------------------------------|-----------------|------|------------------------|------|
| High-level input voltage                                | V <sub>IH</sub> | 2    | OV <sub>DD</sub> + 0.3 | V    |
| Low-level input voltage                                 | V <sub>IL</sub> | -0.3 | 0.8                    | V    |
| Input current (0.8 V $\leq$ V <sub>IN</sub> $\leq$ 2 V) | I <sub>IN</sub> | —    | ±5                     | μA   |



## 8.1.1 **TSEC DC Electrical Characteristics**

MII, RGMII, and RTBI drivers and receivers comply with the DC parametric attributes specified in Table 23 and Table 24. The RGMII and RTBI signals in Table 24 are based on a 2.5-V CMOS interface voltage as defined by JEDEC EIA/JESD8-5.

| Parameter            | Symbol          | Conditions                |                 | Min  | Мах                    | Unit |
|----------------------|-----------------|---------------------------|-----------------|------|------------------------|------|
| Supply voltage 3.3 V | $LV_{DD}^2$     | —                         |                 | 2.97 | 3.63                   | V    |
| Output high voltage  | V <sub>OH</sub> | I <sub>OH</sub> = -4.0 mA | $LV_{DD} = Min$ | 2.40 | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub> | I <sub>OL</sub> = 4.0 mA  | $LV_{DD} = Min$ | GND  | 0.50                   | V    |
| Input high voltage   | V <sub>IH</sub> | —                         | —               | 2.0  | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub> | —                         | —               | -0.3 | 0.90                   | V    |
| Input high current   | I <sub>IH</sub> | $V_{IN}^{1} = LV_{DD}$    |                 | _    | 40                     | μA   |
| Input low current    | IIL             | $V_{IN}^{1} = GND$        |                 | -600 |                        | μA   |

#### Table 23. MII DC Electrical Characteristics

Notes:

1. The symbol  $V_{\text{IN}}$  in this case, represents the  $\text{LV}_{\text{IN}}$  symbol referenced in Table 1 and Table 2.

2. MII pins not needed for RGMII or RTBI operation are powered by the  $\ensuremath{\mathsf{OV}_{\mathsf{DD}}}$  supply.

#### Table 24. RGMII/RTBI (When Operating at 2.5 V) DC Electrical Characteristics

| Parameters           | Symbol           | Conditions                |                 | Min       | Мах                    | Unit |
|----------------------|------------------|---------------------------|-----------------|-----------|------------------------|------|
| Supply voltage 2.5 V | LV <sub>DD</sub> | —                         |                 | 2.37      | 2.63                   | V    |
| Output high voltage  | V <sub>OH</sub>  | I <sub>OH</sub> = -1.0 mA | $LV_{DD} = Min$ | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage   | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA  | $LV_{DD} = Min$ | GND – 0.3 | 0.40                   | V    |
| Input high voltage   | V <sub>IH</sub>  | —                         | $LV_{DD} = Min$ | 1.7       | LV <sub>DD</sub> + 0.3 | V    |
| Input low voltage    | V <sub>IL</sub>  | —                         | $LV_{DD} = Min$ | -0.3      | 0.70                   | V    |
| Input high current   | I <sub>IH</sub>  | $V_{IN}^{1} = LV_{DD}$    |                 | _         | 10                     | μA   |
| Input low current    | ۱ <sub>IL</sub>  | $V_{IN}^{1} = GND$        |                 | -15       | —                      | μA   |

#### Note:

1. The symbol  $V_{IN}$ , in this case, represents the LV<sub>IN</sub> symbol referenced in Table 1 and Table 2.



### 8.2.1.2 MII Receive AC Timing Specifications

Table 26 provides the MII receive AC timing specifications.

#### Table 26. MII Receive AC Timing Specifications

At recommended operating conditions with  $LV_{DD}/OV_{DD}$  of 3.3 V ± 10%.

| Parameter/Condition                         | Symbol <sup>1</sup>                 | Min  | Тур | Мах | Unit |
|---------------------------------------------|-------------------------------------|------|-----|-----|------|
| RX_CLK clock period 10 Mbps                 | t <sub>MRX</sub>                    | —    | 400 | —   | ns   |
| RX_CLK clock period 100 Mbps                | t <sub>MRX</sub>                    | —    | 40  | —   | ns   |
| RX_CLK duty cycle                           | t <sub>MRXH</sub> /t <sub>MRX</sub> | 35   | —   | 65  | %    |
| RXD[3:0], RX_DV, RX_ER setup time to RX_CLK | t <sub>MRDVKH</sub>                 | 10.0 | —   | —   | ns   |
| RXD[3:0], RX_DV, RX_ER hold time to RX_CLK  | t <sub>MRDXKH</sub>                 | 10.0 | —   | —   | ns   |
| RX_CLK clock rise (20%–80%)                 | t <sub>MRXR</sub>                   | 1.0  | —   | 4.0 | ns   |
| RX_CLK clock fall time (80%-20%)            | t <sub>MRXF</sub>                   | 1.0  | —   | 4.0 | ns   |

#### Note:

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>MRDVKH</sub> symbolizes MII receive timing (MR) with respect to the time data input signals (D) reach the valid state (V) relative to the t<sub>MRX</sub> clock reference (K) going to the high (H) state or setup time. Also, t<sub>MRDXKL</sub> symbolizes MII receive timing (GR) with respect to the time data input signals (D) went invalid (X) relative to the t<sub>MRX</sub> clock reference (K) going to the low (L) state or hold time. In general, the clock reference symbol is based on three letters representing the clock of a particular function. For example, the subscript of t<sub>MRX</sub> represents the MII (M) receive (RX) clock. For rise and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
</sub>

Figure 10 provides the AC test load for TSEC.



Figure 10. TSEC AC Test Load

Figure 11 shows the MII receive AC timing diagram.



Figure 11. MII Receive AC Timing Diagram



Ethernet: Three-Speed Ethernet, MII Management

# 8.2.2 RGMII and RTBI AC Timing Specifications

Table 27 presents the RGMII and RTBI AC timing specifications.

#### Table 27. RGMII and RTBI AC Timing Specifications

At recommended operating conditions with LV\_{DD} of 2.5 V  $\pm$  5%.

| Parameter/Condition                                    | Symbol <sup>1</sup>                 | Min  | Тур | Max  | Unit |
|--------------------------------------------------------|-------------------------------------|------|-----|------|------|
| Data to clock output skew (at transmitter)             | t <sub>SKRGT</sub>                  | -0.5 | —   | 0.5  | ns   |
| Data to clock input skew (at receiver) <sup>2</sup>    | t <sub>SKRGT</sub>                  | 1.0  | —   | 2.8  | ns   |
| Clock cycle duration <sup>3</sup>                      | t <sub>RGT</sub>                    | 7.2  | 8.0 | 8.8  | ns   |
| Duty cycle for 1000Base-T <sup>4, 5</sup>              | t <sub>RGTH</sub> /t <sub>RGT</sub> | 45   | 50  | 55   | %    |
| Duty cycle for 10BASE-T and 100BASE-TX <sup>3, 5</sup> | t <sub>RGTH</sub> /t <sub>RGT</sub> | 40   | 50  | 60   | %    |
| Rise time (20%–80%)                                    | t <sub>RGTR</sub>                   | —    | —   | 0.75 | ns   |
| Fall time (80%–20%)                                    | t <sub>RGTF</sub>                   | —    | —   | 0.75 | ns   |

Notes:

1. In general, the clock reference symbol for this section is based on the symbols RGT to represent RGMII and RTBI timing. For example, the subscript of t<sub>RGT</sub> represents the TBI (T) receive (RX) clock. Also, the notation for rise (R) and fall (F) times follows the clock symbol. For symbols representing skews, the subscript is SK followed by the clock being skewed (RGT).

2. This implies that PC board design requires clocks to be routed so that an additional trace delay of greater than 1.5 ns is added to the associated clock signal.

3. For 10 and 100 Mbps,  $t_{RGT}$  scales to 400 ns  $\pm$  40 ns and 40 ns  $\pm$  4 ns, respectively.

4. Duty cycle may be stretched/shrunk during speed changes or while transitioning to a received packet clock domains as long as the minimum duty cycle is not violated and stretching occurs for no more than three t<sub>RGT</sub> of the lowest speed transitioned.

5. Duty cycle reference is  $LV_{DD}/2$ .





Figure 12 shows the RBMII and RTBI AC timing and multiplexing diagrams.

Figure 12. RGMII and RTBI AC Timing and Multiplexing Diagrams

# 8.3 Ethernet Management Interface Electrical Characteristics

The electrical characteristics specified here apply to the MII management interface signals management data input/output (MDIO) and management data clock (MDC). The electrical characteristics for GMII, RGMII, TBI and RTBI are specified in Section 8.1, "Three-Speed Ethernet Controller (TSEC)—MII/RGMII/RTBI Electrical Characteristics."

### 8.3.1 MII Management DC Electrical Characteristics

The MDC and MDIO are defined to operate at a supply voltage of 2.5 or 3.3 V. The DC electrical characteristics for MDIO and MDC are provided in Table 28 and Table 29.

| Parameter              | Symbol           | Conditions                 |                        | Min       | Мах                    | Unit |
|------------------------|------------------|----------------------------|------------------------|-----------|------------------------|------|
| Supply voltage (2.5 V) | LV <sub>DD</sub> | —                          |                        | 2.37      | 2.63                   | V    |
| Output high voltage    | V <sub>OH</sub>  | $I_{OH} = -1.0 \text{ mA}$ | $LV_{DD} = Min$        | 2.00      | LV <sub>DD</sub> + 0.3 | V    |
| Output low voltage     | V <sub>OL</sub>  | I <sub>OL</sub> = 1.0 mA   | $LV_{DD} = Min$        | GND – 0.3 | 0.40                   | V    |
| Input high voltage     | V <sub>IH</sub>  | —                          | LV <sub>DD</sub> = Min | 1.7       | _                      | V    |
| Input low voltage      | V <sub>IL</sub>  | —                          | $LV_{DD} = Min$        | -0.3      | 0.70                   | V    |

| Table 28. MII Management DC Electrical Characteristics Powered at 2.5 V |
|-------------------------------------------------------------------------|
|-------------------------------------------------------------------------|





Figure 19. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Enabled)



Figure 20. Local Bus Signals, GPCM/UPM Signals for LCCR[CLKDIV] = 2 (DLL Bypass Mode)



JTAG

Table 36. JTAG Interface DC Electrical Characteristics (continued)

| Parameter          | Symbol          | Condition                | Min | Мах | Unit |
|--------------------|-----------------|--------------------------|-----|-----|------|
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA | -   | 0.5 | V    |
| Output low voltage | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA | —   | 0.4 | V    |

# **11.2 JTAG AC Timing Specifications**

This section describes the AC electrical specifications for the IEEE Std. 1149.1 (JTAG) interface of the MPC8343EA. Table 37 provides the JTAG AC timing specifications as defined in Figure 24 through Figure 27.

#### Table 37. JTAG AC Timing Specifications (Independent of CLKIN)<sup>1</sup>

At recommended operating conditions (see Table 2).

| Parameter                    |                                | Symbol <sup>2</sup>                        | Min      | Max      | Unit | Notes |
|------------------------------|--------------------------------|--------------------------------------------|----------|----------|------|-------|
| JTAG external clock frequer  | ncy of operation               | f <sub>JTG</sub>                           | 0        | 33.3     | MHz  | —     |
| JTAG external clock cycle ti | me                             | t <sub>JTG</sub>                           | 30       | _        | ns   | _     |
| JTAG external clock pulse v  | vidth measured at 1.4 V        | t <sub>JTKHKL</sub>                        | 15       | _        | ns   | —     |
| JTAG external clock rise and | d fall times                   | t <sub>JTGR</sub> , t <sub>JTGF</sub>      | 0        | 2        | ns   | —     |
| TRST assert time             |                                | t <sub>TRST</sub>                          | 25       | _        | ns   | 3     |
| Input setup times:           | Boundary-scan data<br>TMS, TDI | <sup>t</sup> jtdvkh<br>t <sub>jtivkh</sub> | 4<br>4   | _<br>_   | ns   | 4     |
| Input hold times:            | Boundary-scan data<br>TMS, TDI | t <sub>JTDXKH</sub><br>t <sub>JTIXKH</sub> | 10<br>10 |          | ns   | 4     |
| Valid times:                 | Boundary-scan data<br>TDO      | t <sub>jtkldv</sub><br>t <sub>jtklov</sub> | 2<br>2   | 11<br>11 | ns   | 5     |
| Output hold times:           | Boundary-scan data<br>TDO      | t <sub>jtkldx</sub><br>t <sub>jtklox</sub> | 2<br>2   |          | ns   | 5     |



PCI

#### Table 41. PCI AC Timing Specifications at 66 MHz<sup>1</sup> (continued)

| Parameter             | Symbol <sup>2</sup> | Min | Мах | Unit | Notes |
|-----------------------|---------------------|-----|-----|------|-------|
| Input hold from clock | t <sub>PCIXKH</sub> | 0   |     | ns   | 3, 5  |

Notes:

- 1. PCI timing depends on M66EN and the ratio between PCI1/PCI2. Refer to the PCI chapter of the reference manual for a description of M66EN.
- 2. The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)</sub>(reference)(state)(signal)(state) for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.</sub>
- 3. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 4. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 5. Input timings are measured at the pin.

### Table 42 provides the PCI AC timing specifications at 33 MHz.

#### Table 42. PCI AC Timing Specifications at 33 MHz

| Parameter                      | Symbol <sup>1</sup> | Min | Мах | Unit | Notes |
|--------------------------------|---------------------|-----|-----|------|-------|
| Clock to output valid          | <sup>t</sup> PCKHOV | _   | 11  | ns   | 2     |
| Output hold from clock         | t <sub>PCKHOX</sub> | 2   | —   | ns   | 2     |
| Clock to output high impedance | t <sub>PCKHOZ</sub> | -   | 14  | ns   | 2, 3  |
| Input setup to clock           | t <sub>PCIVKH</sub> | 3.0 | —   | ns   | 2, 4  |
| Input hold from clock          | t <sub>PCIXKH</sub> | 0   | _   | ns   | 2, 4  |

Notes:

- 2. See the timing measurement conditions in the PCI 2.3 Local Bus Specifications.
- 3. For active/float timing measurements, the Hi-Z or off-state is defined to be when the total current delivered through the component pin is less than or equal to the leakage current specification.
- 4. Input timings are measured at the pin.

Figure 30 provides the AC test load for PCI.



Figure 30. PCI AC Test Load

The symbols for timing specifications follow the pattern of t<sub>(first two letters of functional block)(signal)(state)(reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state)</sub> for outputs. For example, t<sub>PCIVKH</sub> symbolizes PCI timing (PC) with respect to the time the input signals (I) reach the valid state (V) relative to the PCI\_SYNC\_IN clock, t<sub>SYS</sub>, reference (K) going to the high (H) state or setup time. Also, t<sub>PCRHFV</sub> symbolizes PCI timing (PC) with respect to the time hard reset (R) went high (H) relative to the frame signal (F) going to the valid (V) state.
</sub>

Figure 31 shows the PCI input AC timing diagram.



Figure 31. PCI Input AC Timing Diagram

Figure 32 shows the PCI output AC timing diagram.



# 14 Timers

This section describes the DC and AC electrical specifications for the timers.

# 14.1 Timer DC Electrical Characteristics

Table 43 provides the DC electrical characteristics for the MPC8343EA timer pins, including TIN,  $\overline{\text{TOUT}}$ , TGATE, and RTC\_CLK.

| Parameter           | Symbol          | Condition                 | Min  | Мах                    | Unit |
|---------------------|-----------------|---------------------------|------|------------------------|------|
| Input high voltage  | V <sub>IH</sub> | _                         | 2.0  | OV <sub>DD</sub> + 0.3 | V    |
| Input low voltage   | V <sub>IL</sub> | _                         | -0.3 | 0.8                    | V    |
| Input current       | I <sub>IN</sub> | _                         | —    | ±5                     | μA   |
| Output high voltage | V <sub>OH</sub> | I <sub>OH</sub> = -8.0 mA | 2.4  | —                      | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 8.0 mA  | —    | 0.5                    | V    |
| Output low voltage  | V <sub>OL</sub> | I <sub>OL</sub> = 3.2 mA  | —    | 0.4                    | V    |

**Table 43. Timer DC Electrical Characteristics** 



### 18.2 Mechanical Dimensions for the MPC8343EA PBGA

Figure 36 shows the mechanical dimensions and bottom surface nomenclature for the MPC8343EA, 620-PBGA package.



### Notes:

- 1. All dimensions are in millimeters.
- 2. Dimensioning and tolerancing per ASME Y14. 5M-1994.
- 3. Maximum solder ball diameter measured parallel to datum A.
- 4. Datum A, the seating plane, is determined by the spherical crowns of the solder balls.

#### Figure 36. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC8343EA PBGA



Package and Pin Listings

| Table 51 MPC83/3EA    |        |                  | na (contin | (hau |
|-----------------------|--------|------------------|------------|------|
| TADIE 31. INF CO343EA | (FDGA) | ) Fillout Listii | ig (contin | ueu) |

| Signal                | Package Pin Number | Pin Type | Power<br>Supply  | Notes |
|-----------------------|--------------------|----------|------------------|-------|
|                       | SPI                |          | -                | •     |
| SPIMOSI/LCS[6]        | D7                 | I/O      | OV <sub>DD</sub> | —     |
| SPIMISO/LCS[7]        | C7                 | I/O      | OV <sub>DD</sub> | —     |
| SPICLK                | B7                 | I/O      | OV <sub>DD</sub> | —     |
| SPISEL                | A7                 | I        | OV <sub>DD</sub> | —     |
|                       | Clocks             |          |                  |       |
| PCI_CLK_OUT[0:2]      | Y1, W3, W2         | 0        | OV <sub>DD</sub> | —     |
| PCI_CLK_OUT[3]/LCS[6] | W1                 | 0        | OV <sub>DD</sub> | —     |
| PCI_CLK_OUT[4]/LCS[7] | V3                 | 0        | OV <sub>DD</sub> | —     |
| PCI_SYNC_IN/PCI_CLOCK | U4                 | I        | OV <sub>DD</sub> | —     |
| PCI_SYNC_OUT          | U5                 | 0        | OV <sub>DD</sub> | 3     |
| RTC/PIT_CLOCK         | E9                 | I        | OV <sub>DD</sub> | —     |
| CLKIN                 | W5                 | I        | OV <sub>DD</sub> | —     |
|                       | JTAG               |          |                  |       |
| тск                   | H27                | I        | OV <sub>DD</sub> | —     |
| TDI                   | H28                | I        | OV <sub>DD</sub> | 4     |
| TDO                   | M24                | 0        | OV <sub>DD</sub> | 3     |
| TMS                   | J27                | I        | OV <sub>DD</sub> | 4     |
| TRST                  | K26                | I        | OV <sub>DD</sub> | 4     |
|                       | Test               |          |                  |       |
| TEST                  | F28                | I        | OV <sub>DD</sub> | 6     |
| TEST_SEL              | Т3                 | I        | OV <sub>DD</sub> | 7     |
|                       | РМС                |          |                  |       |
| QUIESCE               | K27                | 0        | OV <sub>DD</sub> | —     |
|                       | System Control     |          |                  |       |
| PORESET               | K28                | I        | OV <sub>DD</sub> | —     |
| HRESET                | M25                | I/O      | OV <sub>DD</sub> | 1     |
| SRESET                | L27                | I/O      | OV <sub>DD</sub> | 2     |
|                       | Thermal Management | _        |                  |       |
| THERM0                | B15                | I        | _                | 8     |



# 19 Clocking

Figure 37 shows the internal distribution of the clocks.



Figure 37. MPC8343EA Clock Subsystem

The primary clock source can be one of two inputs, CLKIN or PCI\_CLK, depending on whether the device is configured in PCI host or PCI agent mode. When the MPC8343EA is configured as a PCI host device, CLKIN is its primary input clock. CLKIN feeds the PCI clock divider (÷2) and the multiplexors for PCI\_SYNC\_OUT and PCI\_CLK\_OUT. The CFG\_CLKIN\_DIV configuration input selects whether CLKIN or CLKIN/2 is driven out on the PCI\_SYNC\_OUT signal. The OCCR[PCICD*n*] parameters select whether CLKIN or CLKIN/2 is driven out on the PCI\_CLK\_OUT signals.

PCI\_SYNC\_OUT is connected externally to PCI\_SYNC\_IN to allow the internal clock subsystem to synchronize to the system PCI clocks. PCI\_SYNC\_OUT must be connected properly to PCI\_SYNC\_IN, with equal delay to all PCI agent devices in the system, to allow the MPC8343EA to function. When the device is configured as a PCI agent device, PCI\_CLK is the primary input clock and the CLKIN signal should be tied to GND.



#### Clocking

Table 53 provides the operating frequencies for the MPC8343EA PBGA under recommended operating conditions.

| Parameter <sup>1</sup>                               | 266 MHz   | 333 MHz | 400 MHz | Unit |
|------------------------------------------------------|-----------|---------|---------|------|
| e300 core frequency ( <i>core_clk</i> )              | 200–266   | 200–333 | 200–400 | MHz  |
| Coherent system bus frequency ( <i>csb_clk</i> )     | 100–266   |         |         | MHz  |
| DDR1 memory bus frequency (MCK) <sup>2</sup>         | 100–133   |         |         | MHz  |
| DDR2 memory bus frequency (MCK) <sup>3</sup>         | 100–133   |         |         | MHz  |
| Local bus frequency (LCLK <i>n</i> ) <sup>4</sup>    | 16.67–133 |         |         | MHz  |
| PCI input frequency (CLKIN or PCI_CLK)               | 25–66     |         |         | MHz  |
| Security core maximum internal operating frequency   | 133       |         |         | MHz  |
| USB_DR, USB_MPH maximum internal operating frequency | 133       |         |         | MHz  |

#### Table 53. Operating Frequencies for PBGA

<sup>1</sup> The CLKIN frequency, RCWL[SPMF], and RCWL[COREPLL] settings must be chosen so that the resulting *csb\_clk*, MCLK, LCLK[0:2], and *core\_clk* frequencies do not exceed their respective maximum or minimum operating frequencies. The value of SCCR[ENCCM], SCCR[USBDRCM], and SCCR[USBMPHCM] must be programmed so that the maximum internal operating frequency of the Security core and USB modules does not exceed the respective values listed in this table.

<sup>2</sup> The DDR data rate is 2× the DDR memory bus frequency.

<sup>3</sup> The DDR data rate is 2× the DDR memory bus frequency.

<sup>4</sup> The local bus frequency is ½, ¼, or 1/8 of the *lbiu\_clk* frequency (depending on LCCR[CLKDIV]) which is in turn 1× or 2× the *csb\_clk* frequency (depending on RCWL[LBIUCM]).

# 19.1 System PLL Configuration

The system PLL is controlled by the RCWL[SPMF] parameter. Table 54 shows the multiplication factor encodings for the system PLL.

| RCWL[SPMF] | System PLL Multiplication Factor |
|------------|----------------------------------|
| 0000       | × 16                             |
| 0001       | Reserved                         |
| 0010       | × 2                              |
| 0011       | × 3                              |
| 0100       | × 4                              |
| 0101       | × 5                              |
| 0110       | × 6                              |
| 0111       | × 7                              |
| 1000       | × 8                              |
| 1001       | × 9                              |
| 1010       | × 10                             |

#### Table 54. System PLL Multiplication Factors

| RCWL[SPMF] | System PLL Multiplication Factor |
|------------|----------------------------------|
| 1011       | × 11                             |
| 1100       | × 12                             |
| 1101       | × 13                             |
| 1110       | × 14                             |
| 1111       | × 15                             |

| Table 54. Sy | ystem PLL | Multiplication | Factors ( | (continued) |
|--------------|-----------|----------------|-----------|-------------|
|--------------|-----------|----------------|-----------|-------------|

As described in Section 19, "Clocking," the LBIUCM, DDRCM, and SPMF parameters in the reset configuration word low and the CFG\_CLKIN\_DIV configuration input signal select the ratio between the primary clock input (CLKIN or PCI\_CLK) and the internal coherent system bus clock (*csb\_clk*). Table 55 and Table 56 show the expected frequency values for the CSB frequency for select *csb\_clk* to CLKIN/PCI\_SYNC\_IN ratios.

|                                        |      |                                                    | Ir    | put Clock Fre       | quency (MHz | ıency (MHz) <sup>2</sup> |  |
|----------------------------------------|------|----------------------------------------------------|-------|---------------------|-------------|--------------------------|--|
| CFG_CLKIN_DIV<br>at Reset <sup>1</sup> | SPMF | <i>csb_clk</i> :<br>Input Clock Ratio <sup>2</sup> | 16.67 | 25                  | 33.33       | 66.67                    |  |
|                                        |      |                                                    |       | <i>csb_clk</i> Freq | uency (MHz) |                          |  |
| Low                                    | 0010 | 2 : 1                                              |       |                     |             | 133                      |  |
| Low                                    | 0011 | 3 : 1                                              |       |                     | 100         | 200                      |  |
| Low                                    | 0100 | 4 : 1                                              |       | 100                 | 133         | 266                      |  |
| Low                                    | 0101 | 5 : 1                                              |       | 125                 | 166         | 333                      |  |
| Low                                    | 0110 | 6 : 1                                              | 100   | 150                 | 200         |                          |  |
| Low                                    | 0111 | 7 : 1                                              | 116   | 175                 | 233         |                          |  |
| Low                                    | 1000 | 8 : 1                                              | 133   | 200                 | 266         |                          |  |
| Low                                    | 1001 | 9:1                                                | 150   | 225                 | 300         |                          |  |
| Low                                    | 1010 | 10 : 1                                             | 166   | 250                 | 333         |                          |  |
| Low                                    | 1011 | 11 : 1                                             | 183   | 275                 |             |                          |  |
| Low                                    | 1100 | 12 : 1                                             | 200   | 300                 |             |                          |  |
| Low                                    | 1101 | 13 : 1                                             | 216   | 325                 |             |                          |  |
| Low                                    | 1110 | 14 : 1                                             | 233   |                     |             |                          |  |
| Low                                    | 1111 | 15 : 1                                             | 250   |                     |             |                          |  |
| Low                                    | 0000 | 16 : 1                                             | 266   |                     |             |                          |  |

Table 55. CSB Frequency Options for Host Mode



#### Thermal

that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

### 20.2.4 Heat Sinks and Junction-to-Case Thermal Resistance

Some application environments require a heat sink to provide the necessary thermal management of the device. When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

 $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $R_{\theta JC}$  = junction-to-case thermal resistance (°C/W)

 $R_{\theta CA}$  = case-to-ambient thermal resistance (°C/W)

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed-circuit board, or change the thermal dissipation on the printed-circuit board surrounding the device.

The thermal performance of devices with heat sinks has been simulated with a few commercially available heat sinks. The heat sink choice is determined by the application environment (temperature, air flow, adjacent component power dissipation) and the physical space available. Because there is not a standard application environment, a standard heat sink is not required.

Table 60 shows heat sink thermal resistance for PBGA of the MPC8343EA.

#### Table 60. Heat Sink and Thermal Resistance of MPC8343EA (PBGA)

| Heat Sink Assuming Thermal Grease                          | Air Flow           | 29 $	imes$ 29 mm PBGA |  |
|------------------------------------------------------------|--------------------|-----------------------|--|
| neat Sink Assuming merinal Grease                          | AITTOW             | Thermal Resistance    |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                 | Natural convection | 13.5                  |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                 | 1 m/s              | 9.6                   |  |
| AAVID $30 \times 30 \times 9.4$ mm pin fin                 | 2 m/s              | 8.8                   |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                | Natural convection | 11.3                  |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                | 1 m/s              | 8.1                   |  |
| AAVID 31 $\times$ 35 $\times$ 23 mm pin fin                | 2 m/s              | 7.5                   |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin             | Natural convection | 9.1                   |  |
| Wakefield, $53\times53\times25$ mm pin fin                 | 1 m/s              | 7.1                   |  |
| Wakefield, $53 \times 53 \times 25$ mm pin fin             | 2 m/s              | 6.5                   |  |
| MEI, $75 \times 85 \times 12$ no adjacent board, extrusion | Natural convection | 10.1                  |  |